bnx2x_reg.h 271 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364
  1. /* bnx2x_reg.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2009 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * The registers description starts with the register Access type followed
  10. * by size in bits. For example [RW 32]. The access types are:
  11. * R - Read only
  12. * RC - Clear on read
  13. * RW - Read/Write
  14. * ST - Statistics register (clear on read)
  15. * W - Write only
  16. * WB - Wide bus register - the size is over 32 bits and it should be
  17. * read/write in consecutive 32 bits accesses
  18. * WR - Write Clear (write 1 to clear the bit)
  19. *
  20. */
  21. /* [R 19] Interrupt register #0 read */
  22. #define BRB1_REG_BRB1_INT_STS 0x6011c
  23. /* [RW 4] Parity mask register #0 read/write */
  24. #define BRB1_REG_BRB1_PRTY_MASK 0x60138
  25. /* [R 4] Parity register #0 read */
  26. #define BRB1_REG_BRB1_PRTY_STS 0x6012c
  27. /* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
  28. address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
  29. BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. */
  30. #define BRB1_REG_FREE_LIST_PRS_CRDT 0x60200
  31. /* [RW 10] The number of free blocks above which the High_llfc signal to
  32. interface #n is de-asserted. */
  33. #define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0 0x6014c
  34. /* [RW 10] The number of free blocks below which the High_llfc signal to
  35. interface #n is asserted. */
  36. #define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0 0x6013c
  37. /* [RW 23] LL RAM data. */
  38. #define BRB1_REG_LL_RAM 0x61000
  39. /* [RW 10] The number of free blocks above which the Low_llfc signal to
  40. interface #n is de-asserted. */
  41. #define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0 0x6016c
  42. /* [RW 10] The number of free blocks below which the Low_llfc signal to
  43. interface #n is asserted. */
  44. #define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0 0x6015c
  45. /* [R 24] The number of full blocks. */
  46. #define BRB1_REG_NUM_OF_FULL_BLOCKS 0x60090
  47. /* [ST 32] The number of cycles that the write_full signal towards MAC #0
  48. was asserted. */
  49. #define BRB1_REG_NUM_OF_FULL_CYCLES_0 0x600c8
  50. #define BRB1_REG_NUM_OF_FULL_CYCLES_1 0x600cc
  51. #define BRB1_REG_NUM_OF_FULL_CYCLES_4 0x600d8
  52. /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
  53. asserted. */
  54. #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0 0x600b8
  55. #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1 0x600bc
  56. /* [RW 10] Write client 0: De-assert pause threshold. */
  57. #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 0x60078
  58. #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 0x6007c
  59. /* [RW 10] Write client 0: Assert pause threshold. */
  60. #define BRB1_REG_PAUSE_LOW_THRESHOLD_0 0x60068
  61. #define BRB1_REG_PAUSE_LOW_THRESHOLD_1 0x6006c
  62. /* [R 24] The number of full blocks occupied by port. */
  63. #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0 0x60094
  64. /* [RW 1] Reset the design by software. */
  65. #define BRB1_REG_SOFT_RESET 0x600dc
  66. /* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
  67. #define CCM_REG_CAM_OCCUP 0xd0188
  68. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  69. acknowledge output is deasserted; all other signals are treated as usual;
  70. if 1 - normal activity. */
  71. #define CCM_REG_CCM_CFC_IFEN 0xd003c
  72. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  73. disregarded; valid is deasserted; all other signals are treated as usual;
  74. if 1 - normal activity. */
  75. #define CCM_REG_CCM_CQM_IFEN 0xd000c
  76. /* [RW 1] If set the Q index; received from the QM is inserted to event ID.
  77. Otherwise 0 is inserted. */
  78. #define CCM_REG_CCM_CQM_USE_Q 0xd00c0
  79. /* [RW 11] Interrupt mask register #0 read/write */
  80. #define CCM_REG_CCM_INT_MASK 0xd01e4
  81. /* [R 11] Interrupt register #0 read */
  82. #define CCM_REG_CCM_INT_STS 0xd01d8
  83. /* [R 27] Parity register #0 read */
  84. #define CCM_REG_CCM_PRTY_STS 0xd01e8
  85. /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
  86. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  87. Is used to determine the number of the AG context REG-pairs written back;
  88. when the input message Reg1WbFlg isn't set. */
  89. #define CCM_REG_CCM_REG0_SZ 0xd00c4
  90. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  91. disregarded; valid is deasserted; all other signals are treated as usual;
  92. if 1 - normal activity. */
  93. #define CCM_REG_CCM_STORM0_IFEN 0xd0004
  94. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  95. disregarded; valid is deasserted; all other signals are treated as usual;
  96. if 1 - normal activity. */
  97. #define CCM_REG_CCM_STORM1_IFEN 0xd0008
  98. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  99. disregarded; valid output is deasserted; all other signals are treated as
  100. usual; if 1 - normal activity. */
  101. #define CCM_REG_CDU_AG_RD_IFEN 0xd0030
  102. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  103. are disregarded; all other signals are treated as usual; if 1 - normal
  104. activity. */
  105. #define CCM_REG_CDU_AG_WR_IFEN 0xd002c
  106. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  107. disregarded; valid output is deasserted; all other signals are treated as
  108. usual; if 1 - normal activity. */
  109. #define CCM_REG_CDU_SM_RD_IFEN 0xd0038
  110. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  111. input is disregarded; all other signals are treated as usual; if 1 -
  112. normal activity. */
  113. #define CCM_REG_CDU_SM_WR_IFEN 0xd0034
  114. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  115. the initial credit value; read returns the current value of the credit
  116. counter. Must be initialized to 1 at start-up. */
  117. #define CCM_REG_CFC_INIT_CRD 0xd0204
  118. /* [RW 2] Auxillary counter flag Q number 1. */
  119. #define CCM_REG_CNT_AUX1_Q 0xd00c8
  120. /* [RW 2] Auxillary counter flag Q number 2. */
  121. #define CCM_REG_CNT_AUX2_Q 0xd00cc
  122. /* [RW 28] The CM header value for QM request (primary). */
  123. #define CCM_REG_CQM_CCM_HDR_P 0xd008c
  124. /* [RW 28] The CM header value for QM request (secondary). */
  125. #define CCM_REG_CQM_CCM_HDR_S 0xd0090
  126. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  127. acknowledge output is deasserted; all other signals are treated as usual;
  128. if 1 - normal activity. */
  129. #define CCM_REG_CQM_CCM_IFEN 0xd0014
  130. /* [RW 6] QM output initial credit. Max credit available - 32. Write writes
  131. the initial credit value; read returns the current value of the credit
  132. counter. Must be initialized to 32 at start-up. */
  133. #define CCM_REG_CQM_INIT_CRD 0xd020c
  134. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  135. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  136. prioritised); 2 stands for weight 2; tc. */
  137. #define CCM_REG_CQM_P_WEIGHT 0xd00b8
  138. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  139. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  140. prioritised); 2 stands for weight 2; tc. */
  141. #define CCM_REG_CQM_S_WEIGHT 0xd00bc
  142. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  143. acknowledge output is deasserted; all other signals are treated as usual;
  144. if 1 - normal activity. */
  145. #define CCM_REG_CSDM_IFEN 0xd0018
  146. /* [RC 1] Set when the message length mismatch (relative to last indication)
  147. at the SDM interface is detected. */
  148. #define CCM_REG_CSDM_LENGTH_MIS 0xd0170
  149. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  150. weight 8 (the most prioritised); 1 stands for weight 1(least
  151. prioritised); 2 stands for weight 2; tc. */
  152. #define CCM_REG_CSDM_WEIGHT 0xd00b4
  153. /* [RW 28] The CM header for QM formatting in case of an error in the QM
  154. inputs. */
  155. #define CCM_REG_ERR_CCM_HDR 0xd0094
  156. /* [RW 8] The Event ID in case the input message ErrorFlg is set. */
  157. #define CCM_REG_ERR_EVNT_ID 0xd0098
  158. /* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
  159. writes the initial credit value; read returns the current value of the
  160. credit counter. Must be initialized to 64 at start-up. */
  161. #define CCM_REG_FIC0_INIT_CRD 0xd0210
  162. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  163. writes the initial credit value; read returns the current value of the
  164. credit counter. Must be initialized to 64 at start-up. */
  165. #define CCM_REG_FIC1_INIT_CRD 0xd0214
  166. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  167. - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
  168. ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
  169. ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
  170. outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
  171. #define CCM_REG_GR_ARB_TYPE 0xd015c
  172. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  173. highest priority is 3. It is supposed; that the Store channel priority is
  174. the compliment to 4 of the rest priorities - Aggregation channel; Load
  175. (FIC0) channel and Load (FIC1). */
  176. #define CCM_REG_GR_LD0_PR 0xd0164
  177. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  178. highest priority is 3. It is supposed; that the Store channel priority is
  179. the compliment to 4 of the rest priorities - Aggregation channel; Load
  180. (FIC0) channel and Load (FIC1). */
  181. #define CCM_REG_GR_LD1_PR 0xd0168
  182. /* [RW 2] General flags index. */
  183. #define CCM_REG_INV_DONE_Q 0xd0108
  184. /* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
  185. context and sent to STORM; for a specific connection type. The double
  186. REG-pairs are used in order to align to STORM context row size of 128
  187. bits. The offset of these data in the STORM context is always 0. Index
  188. _(0..15) stands for the connection type (one of 16). */
  189. #define CCM_REG_N_SM_CTX_LD_0 0xd004c
  190. #define CCM_REG_N_SM_CTX_LD_1 0xd0050
  191. #define CCM_REG_N_SM_CTX_LD_2 0xd0054
  192. #define CCM_REG_N_SM_CTX_LD_3 0xd0058
  193. #define CCM_REG_N_SM_CTX_LD_4 0xd005c
  194. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  195. acknowledge output is deasserted; all other signals are treated as usual;
  196. if 1 - normal activity. */
  197. #define CCM_REG_PBF_IFEN 0xd0028
  198. /* [RC 1] Set when the message length mismatch (relative to last indication)
  199. at the pbf interface is detected. */
  200. #define CCM_REG_PBF_LENGTH_MIS 0xd0180
  201. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  202. weight 8 (the most prioritised); 1 stands for weight 1(least
  203. prioritised); 2 stands for weight 2; tc. */
  204. #define CCM_REG_PBF_WEIGHT 0xd00ac
  205. #define CCM_REG_PHYS_QNUM1_0 0xd0134
  206. #define CCM_REG_PHYS_QNUM1_1 0xd0138
  207. #define CCM_REG_PHYS_QNUM2_0 0xd013c
  208. #define CCM_REG_PHYS_QNUM2_1 0xd0140
  209. #define CCM_REG_PHYS_QNUM3_0 0xd0144
  210. #define CCM_REG_PHYS_QNUM3_1 0xd0148
  211. #define CCM_REG_QOS_PHYS_QNUM0_0 0xd0114
  212. #define CCM_REG_QOS_PHYS_QNUM0_1 0xd0118
  213. #define CCM_REG_QOS_PHYS_QNUM1_0 0xd011c
  214. #define CCM_REG_QOS_PHYS_QNUM1_1 0xd0120
  215. #define CCM_REG_QOS_PHYS_QNUM2_0 0xd0124
  216. #define CCM_REG_QOS_PHYS_QNUM2_1 0xd0128
  217. #define CCM_REG_QOS_PHYS_QNUM3_0 0xd012c
  218. #define CCM_REG_QOS_PHYS_QNUM3_1 0xd0130
  219. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  220. disregarded; acknowledge output is deasserted; all other signals are
  221. treated as usual; if 1 - normal activity. */
  222. #define CCM_REG_STORM_CCM_IFEN 0xd0010
  223. /* [RC 1] Set when the message length mismatch (relative to last indication)
  224. at the STORM interface is detected. */
  225. #define CCM_REG_STORM_LENGTH_MIS 0xd016c
  226. /* [RW 3] The weight of the STORM input in the WRR (Weighted Round robin)
  227. mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
  228. weight 1(least prioritised); 2 stands for weight 2 (more prioritised);
  229. tc. */
  230. #define CCM_REG_STORM_WEIGHT 0xd009c
  231. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  232. disregarded; acknowledge output is deasserted; all other signals are
  233. treated as usual; if 1 - normal activity. */
  234. #define CCM_REG_TSEM_IFEN 0xd001c
  235. /* [RC 1] Set when the message length mismatch (relative to last indication)
  236. at the tsem interface is detected. */
  237. #define CCM_REG_TSEM_LENGTH_MIS 0xd0174
  238. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  239. weight 8 (the most prioritised); 1 stands for weight 1(least
  240. prioritised); 2 stands for weight 2; tc. */
  241. #define CCM_REG_TSEM_WEIGHT 0xd00a0
  242. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  243. disregarded; acknowledge output is deasserted; all other signals are
  244. treated as usual; if 1 - normal activity. */
  245. #define CCM_REG_USEM_IFEN 0xd0024
  246. /* [RC 1] Set when message length mismatch (relative to last indication) at
  247. the usem interface is detected. */
  248. #define CCM_REG_USEM_LENGTH_MIS 0xd017c
  249. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  250. weight 8 (the most prioritised); 1 stands for weight 1(least
  251. prioritised); 2 stands for weight 2; tc. */
  252. #define CCM_REG_USEM_WEIGHT 0xd00a8
  253. /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
  254. disregarded; acknowledge output is deasserted; all other signals are
  255. treated as usual; if 1 - normal activity. */
  256. #define CCM_REG_XSEM_IFEN 0xd0020
  257. /* [RC 1] Set when the message length mismatch (relative to last indication)
  258. at the xsem interface is detected. */
  259. #define CCM_REG_XSEM_LENGTH_MIS 0xd0178
  260. /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
  261. weight 8 (the most prioritised); 1 stands for weight 1(least
  262. prioritised); 2 stands for weight 2; tc. */
  263. #define CCM_REG_XSEM_WEIGHT 0xd00a4
  264. /* [RW 19] Indirect access to the descriptor table of the XX protection
  265. mechanism. The fields are: [5:0] - message length; [12:6] - message
  266. pointer; 18:13] - next pointer. */
  267. #define CCM_REG_XX_DESCR_TABLE 0xd0300
  268. #define CCM_REG_XX_DESCR_TABLE_SIZE 36
  269. /* [R 7] Used to read the value of XX protection Free counter. */
  270. #define CCM_REG_XX_FREE 0xd0184
  271. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  272. of the Input Stage XX protection buffer by the XX protection pending
  273. messages. Max credit available - 127. Write writes the initial credit
  274. value; read returns the current value of the credit counter. Must be
  275. initialized to maximum XX protected message size - 2 at start-up. */
  276. #define CCM_REG_XX_INIT_CRD 0xd0220
  277. /* [RW 7] The maximum number of pending messages; which may be stored in XX
  278. protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
  279. At write comprises the start value of the ~ccm_registers_xx_free.xx_free
  280. counter. */
  281. #define CCM_REG_XX_MSG_NUM 0xd0224
  282. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  283. #define CCM_REG_XX_OVFL_EVNT_ID 0xd0044
  284. /* [RW 18] Indirect access to the XX table of the XX protection mechanism.
  285. The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
  286. header pointer. */
  287. #define CCM_REG_XX_TABLE 0xd0280
  288. #define CDU_REG_CDU_CHK_MASK0 0x101000
  289. #define CDU_REG_CDU_CHK_MASK1 0x101004
  290. #define CDU_REG_CDU_CONTROL0 0x101008
  291. #define CDU_REG_CDU_DEBUG 0x101010
  292. #define CDU_REG_CDU_GLOBAL_PARAMS 0x101020
  293. /* [RW 7] Interrupt mask register #0 read/write */
  294. #define CDU_REG_CDU_INT_MASK 0x10103c
  295. /* [R 7] Interrupt register #0 read */
  296. #define CDU_REG_CDU_INT_STS 0x101030
  297. /* [RW 5] Parity mask register #0 read/write */
  298. #define CDU_REG_CDU_PRTY_MASK 0x10104c
  299. /* [R 5] Parity register #0 read */
  300. #define CDU_REG_CDU_PRTY_STS 0x101040
  301. /* [RC 32] logging of error data in case of a CDU load error:
  302. {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
  303. ype_error; ctual_active; ctual_compressed_context}; */
  304. #define CDU_REG_ERROR_DATA 0x101014
  305. /* [WB 216] L1TT ram access. each entry has the following format :
  306. {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
  307. ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
  308. #define CDU_REG_L1TT 0x101800
  309. /* [WB 24] MATT ram access. each entry has the following
  310. format:{RegionLength[11:0]; egionOffset[11:0]} */
  311. #define CDU_REG_MATT 0x101100
  312. /* [RW 1] when this bit is set the CDU operates in e1hmf mode */
  313. #define CDU_REG_MF_MODE 0x101050
  314. /* [R 1] indication the initializing the activity counter by the hardware
  315. was done. */
  316. #define CFC_REG_AC_INIT_DONE 0x104078
  317. /* [RW 13] activity counter ram access */
  318. #define CFC_REG_ACTIVITY_COUNTER 0x104400
  319. #define CFC_REG_ACTIVITY_COUNTER_SIZE 256
  320. /* [R 1] indication the initializing the cams by the hardware was done. */
  321. #define CFC_REG_CAM_INIT_DONE 0x10407c
  322. /* [RW 2] Interrupt mask register #0 read/write */
  323. #define CFC_REG_CFC_INT_MASK 0x104108
  324. /* [R 2] Interrupt register #0 read */
  325. #define CFC_REG_CFC_INT_STS 0x1040fc
  326. /* [RC 2] Interrupt register #0 read clear */
  327. #define CFC_REG_CFC_INT_STS_CLR 0x104100
  328. /* [RW 4] Parity mask register #0 read/write */
  329. #define CFC_REG_CFC_PRTY_MASK 0x104118
  330. /* [R 4] Parity register #0 read */
  331. #define CFC_REG_CFC_PRTY_STS 0x10410c
  332. /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
  333. #define CFC_REG_CID_CAM 0x104800
  334. #define CFC_REG_CONTROL0 0x104028
  335. #define CFC_REG_DEBUG0 0x104050
  336. /* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
  337. vector) whether the cfc should be disabled upon it */
  338. #define CFC_REG_DISABLE_ON_ERROR 0x104044
  339. /* [RC 14] CFC error vector. when the CFC detects an internal error it will
  340. set one of these bits. the bit description can be found in CFC
  341. specifications */
  342. #define CFC_REG_ERROR_VECTOR 0x10403c
  343. /* [WB 93] LCID info ram access */
  344. #define CFC_REG_INFO_RAM 0x105000
  345. #define CFC_REG_INFO_RAM_SIZE 1024
  346. #define CFC_REG_INIT_REG 0x10404c
  347. #define CFC_REG_INTERFACES 0x104058
  348. /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
  349. field allows changing the priorities of the weighted-round-robin arbiter
  350. which selects which CFC load client should be served next */
  351. #define CFC_REG_LCREQ_WEIGHTS 0x104084
  352. /* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
  353. #define CFC_REG_LINK_LIST 0x104c00
  354. #define CFC_REG_LINK_LIST_SIZE 256
  355. /* [R 1] indication the initializing the link list by the hardware was done. */
  356. #define CFC_REG_LL_INIT_DONE 0x104074
  357. /* [R 9] Number of allocated LCIDs which are at empty state */
  358. #define CFC_REG_NUM_LCIDS_ALLOC 0x104020
  359. /* [R 9] Number of Arriving LCIDs in Link List Block */
  360. #define CFC_REG_NUM_LCIDS_ARRIVING 0x104004
  361. /* [R 9] Number of Leaving LCIDs in Link List Block */
  362. #define CFC_REG_NUM_LCIDS_LEAVING 0x104018
  363. /* [RW 8] The event id for aggregated interrupt 0 */
  364. #define CSDM_REG_AGG_INT_EVENT_0 0xc2038
  365. #define CSDM_REG_AGG_INT_EVENT_10 0xc2060
  366. #define CSDM_REG_AGG_INT_EVENT_11 0xc2064
  367. #define CSDM_REG_AGG_INT_EVENT_12 0xc2068
  368. #define CSDM_REG_AGG_INT_EVENT_13 0xc206c
  369. #define CSDM_REG_AGG_INT_EVENT_14 0xc2070
  370. #define CSDM_REG_AGG_INT_EVENT_15 0xc2074
  371. #define CSDM_REG_AGG_INT_EVENT_16 0xc2078
  372. #define CSDM_REG_AGG_INT_EVENT_2 0xc2040
  373. #define CSDM_REG_AGG_INT_EVENT_3 0xc2044
  374. #define CSDM_REG_AGG_INT_EVENT_4 0xc2048
  375. #define CSDM_REG_AGG_INT_EVENT_5 0xc204c
  376. #define CSDM_REG_AGG_INT_EVENT_6 0xc2050
  377. #define CSDM_REG_AGG_INT_EVENT_7 0xc2054
  378. #define CSDM_REG_AGG_INT_EVENT_8 0xc2058
  379. #define CSDM_REG_AGG_INT_EVENT_9 0xc205c
  380. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  381. or auto-mask-mode (1) */
  382. #define CSDM_REG_AGG_INT_MODE_10 0xc21e0
  383. #define CSDM_REG_AGG_INT_MODE_11 0xc21e4
  384. #define CSDM_REG_AGG_INT_MODE_12 0xc21e8
  385. #define CSDM_REG_AGG_INT_MODE_13 0xc21ec
  386. #define CSDM_REG_AGG_INT_MODE_14 0xc21f0
  387. #define CSDM_REG_AGG_INT_MODE_15 0xc21f4
  388. #define CSDM_REG_AGG_INT_MODE_16 0xc21f8
  389. #define CSDM_REG_AGG_INT_MODE_6 0xc21d0
  390. #define CSDM_REG_AGG_INT_MODE_7 0xc21d4
  391. #define CSDM_REG_AGG_INT_MODE_8 0xc21d8
  392. #define CSDM_REG_AGG_INT_MODE_9 0xc21dc
  393. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  394. #define CSDM_REG_CFC_RSP_START_ADDR 0xc2008
  395. /* [RW 16] The maximum value of the competion counter #0 */
  396. #define CSDM_REG_CMP_COUNTER_MAX0 0xc201c
  397. /* [RW 16] The maximum value of the competion counter #1 */
  398. #define CSDM_REG_CMP_COUNTER_MAX1 0xc2020
  399. /* [RW 16] The maximum value of the competion counter #2 */
  400. #define CSDM_REG_CMP_COUNTER_MAX2 0xc2024
  401. /* [RW 16] The maximum value of the competion counter #3 */
  402. #define CSDM_REG_CMP_COUNTER_MAX3 0xc2028
  403. /* [RW 13] The start address in the internal RAM for the completion
  404. counters. */
  405. #define CSDM_REG_CMP_COUNTER_START_ADDR 0xc200c
  406. /* [RW 32] Interrupt mask register #0 read/write */
  407. #define CSDM_REG_CSDM_INT_MASK_0 0xc229c
  408. #define CSDM_REG_CSDM_INT_MASK_1 0xc22ac
  409. /* [R 32] Interrupt register #0 read */
  410. #define CSDM_REG_CSDM_INT_STS_0 0xc2290
  411. #define CSDM_REG_CSDM_INT_STS_1 0xc22a0
  412. /* [RW 11] Parity mask register #0 read/write */
  413. #define CSDM_REG_CSDM_PRTY_MASK 0xc22bc
  414. /* [R 11] Parity register #0 read */
  415. #define CSDM_REG_CSDM_PRTY_STS 0xc22b0
  416. #define CSDM_REG_ENABLE_IN1 0xc2238
  417. #define CSDM_REG_ENABLE_IN2 0xc223c
  418. #define CSDM_REG_ENABLE_OUT1 0xc2240
  419. #define CSDM_REG_ENABLE_OUT2 0xc2244
  420. /* [RW 4] The initial number of messages that can be sent to the pxp control
  421. interface without receiving any ACK. */
  422. #define CSDM_REG_INIT_CREDIT_PXP_CTRL 0xc24bc
  423. /* [ST 32] The number of ACK after placement messages received */
  424. #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc227c
  425. /* [ST 32] The number of packet end messages received from the parser */
  426. #define CSDM_REG_NUM_OF_PKT_END_MSG 0xc2274
  427. /* [ST 32] The number of requests received from the pxp async if */
  428. #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc2278
  429. /* [ST 32] The number of commands received in queue 0 */
  430. #define CSDM_REG_NUM_OF_Q0_CMD 0xc2248
  431. /* [ST 32] The number of commands received in queue 10 */
  432. #define CSDM_REG_NUM_OF_Q10_CMD 0xc226c
  433. /* [ST 32] The number of commands received in queue 11 */
  434. #define CSDM_REG_NUM_OF_Q11_CMD 0xc2270
  435. /* [ST 32] The number of commands received in queue 1 */
  436. #define CSDM_REG_NUM_OF_Q1_CMD 0xc224c
  437. /* [ST 32] The number of commands received in queue 3 */
  438. #define CSDM_REG_NUM_OF_Q3_CMD 0xc2250
  439. /* [ST 32] The number of commands received in queue 4 */
  440. #define CSDM_REG_NUM_OF_Q4_CMD 0xc2254
  441. /* [ST 32] The number of commands received in queue 5 */
  442. #define CSDM_REG_NUM_OF_Q5_CMD 0xc2258
  443. /* [ST 32] The number of commands received in queue 6 */
  444. #define CSDM_REG_NUM_OF_Q6_CMD 0xc225c
  445. /* [ST 32] The number of commands received in queue 7 */
  446. #define CSDM_REG_NUM_OF_Q7_CMD 0xc2260
  447. /* [ST 32] The number of commands received in queue 8 */
  448. #define CSDM_REG_NUM_OF_Q8_CMD 0xc2264
  449. /* [ST 32] The number of commands received in queue 9 */
  450. #define CSDM_REG_NUM_OF_Q9_CMD 0xc2268
  451. /* [RW 13] The start address in the internal RAM for queue counters */
  452. #define CSDM_REG_Q_COUNTER_START_ADDR 0xc2010
  453. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  454. #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc2548
  455. /* [R 1] parser fifo empty in sdm_sync block */
  456. #define CSDM_REG_SYNC_PARSER_EMPTY 0xc2550
  457. /* [R 1] parser serial fifo empty in sdm_sync block */
  458. #define CSDM_REG_SYNC_SYNC_EMPTY 0xc2558
  459. /* [RW 32] Tick for timer counter. Applicable only when
  460. ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
  461. #define CSDM_REG_TIMER_TICK 0xc2000
  462. /* [RW 5] The number of time_slots in the arbitration cycle */
  463. #define CSEM_REG_ARB_CYCLE_SIZE 0x200034
  464. /* [RW 3] The source that is associated with arbitration element 0. Source
  465. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  466. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  467. #define CSEM_REG_ARB_ELEMENT0 0x200020
  468. /* [RW 3] The source that is associated with arbitration element 1. Source
  469. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  470. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  471. Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
  472. #define CSEM_REG_ARB_ELEMENT1 0x200024
  473. /* [RW 3] The source that is associated with arbitration element 2. Source
  474. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  475. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  476. Could not be equal to register ~csem_registers_arb_element0.arb_element0
  477. and ~csem_registers_arb_element1.arb_element1 */
  478. #define CSEM_REG_ARB_ELEMENT2 0x200028
  479. /* [RW 3] The source that is associated with arbitration element 3. Source
  480. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  481. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  482. not be equal to register ~csem_registers_arb_element0.arb_element0 and
  483. ~csem_registers_arb_element1.arb_element1 and
  484. ~csem_registers_arb_element2.arb_element2 */
  485. #define CSEM_REG_ARB_ELEMENT3 0x20002c
  486. /* [RW 3] The source that is associated with arbitration element 4. Source
  487. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  488. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  489. Could not be equal to register ~csem_registers_arb_element0.arb_element0
  490. and ~csem_registers_arb_element1.arb_element1 and
  491. ~csem_registers_arb_element2.arb_element2 and
  492. ~csem_registers_arb_element3.arb_element3 */
  493. #define CSEM_REG_ARB_ELEMENT4 0x200030
  494. /* [RW 32] Interrupt mask register #0 read/write */
  495. #define CSEM_REG_CSEM_INT_MASK_0 0x200110
  496. #define CSEM_REG_CSEM_INT_MASK_1 0x200120
  497. /* [R 32] Interrupt register #0 read */
  498. #define CSEM_REG_CSEM_INT_STS_0 0x200104
  499. #define CSEM_REG_CSEM_INT_STS_1 0x200114
  500. /* [RW 32] Parity mask register #0 read/write */
  501. #define CSEM_REG_CSEM_PRTY_MASK_0 0x200130
  502. #define CSEM_REG_CSEM_PRTY_MASK_1 0x200140
  503. /* [R 32] Parity register #0 read */
  504. #define CSEM_REG_CSEM_PRTY_STS_0 0x200124
  505. #define CSEM_REG_CSEM_PRTY_STS_1 0x200134
  506. #define CSEM_REG_ENABLE_IN 0x2000a4
  507. #define CSEM_REG_ENABLE_OUT 0x2000a8
  508. /* [RW 32] This address space contains all registers and memories that are
  509. placed in SEM_FAST block. The SEM_FAST registers are described in
  510. appendix B. In order to access the sem_fast registers the base address
  511. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  512. #define CSEM_REG_FAST_MEMORY 0x220000
  513. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  514. by the microcode */
  515. #define CSEM_REG_FIC0_DISABLE 0x200224
  516. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  517. by the microcode */
  518. #define CSEM_REG_FIC1_DISABLE 0x200234
  519. /* [RW 15] Interrupt table Read and write access to it is not possible in
  520. the middle of the work */
  521. #define CSEM_REG_INT_TABLE 0x200400
  522. /* [ST 24] Statistics register. The number of messages that entered through
  523. FIC0 */
  524. #define CSEM_REG_MSG_NUM_FIC0 0x200000
  525. /* [ST 24] Statistics register. The number of messages that entered through
  526. FIC1 */
  527. #define CSEM_REG_MSG_NUM_FIC1 0x200004
  528. /* [ST 24] Statistics register. The number of messages that were sent to
  529. FOC0 */
  530. #define CSEM_REG_MSG_NUM_FOC0 0x200008
  531. /* [ST 24] Statistics register. The number of messages that were sent to
  532. FOC1 */
  533. #define CSEM_REG_MSG_NUM_FOC1 0x20000c
  534. /* [ST 24] Statistics register. The number of messages that were sent to
  535. FOC2 */
  536. #define CSEM_REG_MSG_NUM_FOC2 0x200010
  537. /* [ST 24] Statistics register. The number of messages that were sent to
  538. FOC3 */
  539. #define CSEM_REG_MSG_NUM_FOC3 0x200014
  540. /* [RW 1] Disables input messages from the passive buffer May be updated
  541. during run_time by the microcode */
  542. #define CSEM_REG_PAS_DISABLE 0x20024c
  543. /* [WB 128] Debug only. Passive buffer memory */
  544. #define CSEM_REG_PASSIVE_BUFFER 0x202000
  545. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  546. #define CSEM_REG_PRAM 0x240000
  547. /* [R 16] Valid sleeping threads indication have bit per thread */
  548. #define CSEM_REG_SLEEP_THREADS_VALID 0x20026c
  549. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  550. #define CSEM_REG_SLOW_EXT_STORE_EMPTY 0x2002a0
  551. /* [RW 16] List of free threads . There is a bit per thread. */
  552. #define CSEM_REG_THREADS_LIST 0x2002e4
  553. /* [RW 3] The arbitration scheme of time_slot 0 */
  554. #define CSEM_REG_TS_0_AS 0x200038
  555. /* [RW 3] The arbitration scheme of time_slot 10 */
  556. #define CSEM_REG_TS_10_AS 0x200060
  557. /* [RW 3] The arbitration scheme of time_slot 11 */
  558. #define CSEM_REG_TS_11_AS 0x200064
  559. /* [RW 3] The arbitration scheme of time_slot 12 */
  560. #define CSEM_REG_TS_12_AS 0x200068
  561. /* [RW 3] The arbitration scheme of time_slot 13 */
  562. #define CSEM_REG_TS_13_AS 0x20006c
  563. /* [RW 3] The arbitration scheme of time_slot 14 */
  564. #define CSEM_REG_TS_14_AS 0x200070
  565. /* [RW 3] The arbitration scheme of time_slot 15 */
  566. #define CSEM_REG_TS_15_AS 0x200074
  567. /* [RW 3] The arbitration scheme of time_slot 16 */
  568. #define CSEM_REG_TS_16_AS 0x200078
  569. /* [RW 3] The arbitration scheme of time_slot 17 */
  570. #define CSEM_REG_TS_17_AS 0x20007c
  571. /* [RW 3] The arbitration scheme of time_slot 18 */
  572. #define CSEM_REG_TS_18_AS 0x200080
  573. /* [RW 3] The arbitration scheme of time_slot 1 */
  574. #define CSEM_REG_TS_1_AS 0x20003c
  575. /* [RW 3] The arbitration scheme of time_slot 2 */
  576. #define CSEM_REG_TS_2_AS 0x200040
  577. /* [RW 3] The arbitration scheme of time_slot 3 */
  578. #define CSEM_REG_TS_3_AS 0x200044
  579. /* [RW 3] The arbitration scheme of time_slot 4 */
  580. #define CSEM_REG_TS_4_AS 0x200048
  581. /* [RW 3] The arbitration scheme of time_slot 5 */
  582. #define CSEM_REG_TS_5_AS 0x20004c
  583. /* [RW 3] The arbitration scheme of time_slot 6 */
  584. #define CSEM_REG_TS_6_AS 0x200050
  585. /* [RW 3] The arbitration scheme of time_slot 7 */
  586. #define CSEM_REG_TS_7_AS 0x200054
  587. /* [RW 3] The arbitration scheme of time_slot 8 */
  588. #define CSEM_REG_TS_8_AS 0x200058
  589. /* [RW 3] The arbitration scheme of time_slot 9 */
  590. #define CSEM_REG_TS_9_AS 0x20005c
  591. /* [RW 1] Parity mask register #0 read/write */
  592. #define DBG_REG_DBG_PRTY_MASK 0xc0a8
  593. /* [R 1] Parity register #0 read */
  594. #define DBG_REG_DBG_PRTY_STS 0xc09c
  595. /* [RW 32] Commands memory. The address to command X; row Y is to calculated
  596. as 14*X+Y. */
  597. #define DMAE_REG_CMD_MEM 0x102400
  598. #define DMAE_REG_CMD_MEM_SIZE 224
  599. /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
  600. initial value is all ones. */
  601. #define DMAE_REG_CRC16C_INIT 0x10201c
  602. /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
  603. CRC-16 T10 initial value is all ones. */
  604. #define DMAE_REG_CRC16T10_INIT 0x102020
  605. /* [RW 2] Interrupt mask register #0 read/write */
  606. #define DMAE_REG_DMAE_INT_MASK 0x102054
  607. /* [RW 4] Parity mask register #0 read/write */
  608. #define DMAE_REG_DMAE_PRTY_MASK 0x102064
  609. /* [R 4] Parity register #0 read */
  610. #define DMAE_REG_DMAE_PRTY_STS 0x102058
  611. /* [RW 1] Command 0 go. */
  612. #define DMAE_REG_GO_C0 0x102080
  613. /* [RW 1] Command 1 go. */
  614. #define DMAE_REG_GO_C1 0x102084
  615. /* [RW 1] Command 10 go. */
  616. #define DMAE_REG_GO_C10 0x102088
  617. /* [RW 1] Command 11 go. */
  618. #define DMAE_REG_GO_C11 0x10208c
  619. /* [RW 1] Command 12 go. */
  620. #define DMAE_REG_GO_C12 0x102090
  621. /* [RW 1] Command 13 go. */
  622. #define DMAE_REG_GO_C13 0x102094
  623. /* [RW 1] Command 14 go. */
  624. #define DMAE_REG_GO_C14 0x102098
  625. /* [RW 1] Command 15 go. */
  626. #define DMAE_REG_GO_C15 0x10209c
  627. /* [RW 1] Command 2 go. */
  628. #define DMAE_REG_GO_C2 0x1020a0
  629. /* [RW 1] Command 3 go. */
  630. #define DMAE_REG_GO_C3 0x1020a4
  631. /* [RW 1] Command 4 go. */
  632. #define DMAE_REG_GO_C4 0x1020a8
  633. /* [RW 1] Command 5 go. */
  634. #define DMAE_REG_GO_C5 0x1020ac
  635. /* [RW 1] Command 6 go. */
  636. #define DMAE_REG_GO_C6 0x1020b0
  637. /* [RW 1] Command 7 go. */
  638. #define DMAE_REG_GO_C7 0x1020b4
  639. /* [RW 1] Command 8 go. */
  640. #define DMAE_REG_GO_C8 0x1020b8
  641. /* [RW 1] Command 9 go. */
  642. #define DMAE_REG_GO_C9 0x1020bc
  643. /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
  644. input is disregarded; valid is deasserted; all other signals are treated
  645. as usual; if 1 - normal activity. */
  646. #define DMAE_REG_GRC_IFEN 0x102008
  647. /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
  648. acknowledge input is disregarded; valid is deasserted; full is asserted;
  649. all other signals are treated as usual; if 1 - normal activity. */
  650. #define DMAE_REG_PCI_IFEN 0x102004
  651. /* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
  652. initial value to the credit counter; related to the address. Read returns
  653. the current value of the counter. */
  654. #define DMAE_REG_PXP_REQ_INIT_CRD 0x1020c0
  655. /* [RW 8] Aggregation command. */
  656. #define DORQ_REG_AGG_CMD0 0x170060
  657. /* [RW 8] Aggregation command. */
  658. #define DORQ_REG_AGG_CMD1 0x170064
  659. /* [RW 8] Aggregation command. */
  660. #define DORQ_REG_AGG_CMD2 0x170068
  661. /* [RW 8] Aggregation command. */
  662. #define DORQ_REG_AGG_CMD3 0x17006c
  663. /* [RW 28] UCM Header. */
  664. #define DORQ_REG_CMHEAD_RX 0x170050
  665. /* [RW 32] Doorbell address for RBC doorbells (function 0). */
  666. #define DORQ_REG_DB_ADDR0 0x17008c
  667. /* [RW 5] Interrupt mask register #0 read/write */
  668. #define DORQ_REG_DORQ_INT_MASK 0x170180
  669. /* [R 5] Interrupt register #0 read */
  670. #define DORQ_REG_DORQ_INT_STS 0x170174
  671. /* [RC 5] Interrupt register #0 read clear */
  672. #define DORQ_REG_DORQ_INT_STS_CLR 0x170178
  673. /* [RW 2] Parity mask register #0 read/write */
  674. #define DORQ_REG_DORQ_PRTY_MASK 0x170190
  675. /* [R 2] Parity register #0 read */
  676. #define DORQ_REG_DORQ_PRTY_STS 0x170184
  677. /* [RW 8] The address to write the DPM CID to STORM. */
  678. #define DORQ_REG_DPM_CID_ADDR 0x170044
  679. /* [RW 5] The DPM mode CID extraction offset. */
  680. #define DORQ_REG_DPM_CID_OFST 0x170030
  681. /* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
  682. #define DORQ_REG_DQ_FIFO_AFULL_TH 0x17007c
  683. /* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
  684. #define DORQ_REG_DQ_FIFO_FULL_TH 0x170078
  685. /* [R 13] Current value of the DQ FIFO fill level according to following
  686. pointer. The range is 0 - 256 FIFO rows; where each row stands for the
  687. doorbell. */
  688. #define DORQ_REG_DQ_FILL_LVLF 0x1700a4
  689. /* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
  690. equal to full threshold; reset on full clear. */
  691. #define DORQ_REG_DQ_FULL_ST 0x1700c0
  692. /* [RW 28] The value sent to CM header in the case of CFC load error. */
  693. #define DORQ_REG_ERR_CMHEAD 0x170058
  694. #define DORQ_REG_IF_EN 0x170004
  695. #define DORQ_REG_MODE_ACT 0x170008
  696. /* [RW 5] The normal mode CID extraction offset. */
  697. #define DORQ_REG_NORM_CID_OFST 0x17002c
  698. /* [RW 28] TCM Header when only TCP context is loaded. */
  699. #define DORQ_REG_NORM_CMHEAD_TX 0x17004c
  700. /* [RW 3] The number of simultaneous outstanding requests to Context Fetch
  701. Interface. */
  702. #define DORQ_REG_OUTST_REQ 0x17003c
  703. #define DORQ_REG_REGN 0x170038
  704. /* [R 4] Current value of response A counter credit. Initial credit is
  705. configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
  706. register. */
  707. #define DORQ_REG_RSPA_CRD_CNT 0x1700ac
  708. /* [R 4] Current value of response B counter credit. Initial credit is
  709. configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
  710. register. */
  711. #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
  712. /* [RW 4] The initial credit at the Doorbell Response Interface. The write
  713. writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
  714. read reads this written value. */
  715. #define DORQ_REG_RSP_INIT_CRD 0x170048
  716. /* [RW 4] Initial activity counter value on the load request; when the
  717. shortcut is done. */
  718. #define DORQ_REG_SHRT_ACT_CNT 0x170070
  719. /* [RW 28] TCM Header when both ULP and TCP context is loaded. */
  720. #define DORQ_REG_SHRT_CMHEAD 0x170054
  721. #define HC_CONFIG_0_REG_ATTN_BIT_EN_0 (0x1<<4)
  722. #define HC_CONFIG_0_REG_INT_LINE_EN_0 (0x1<<3)
  723. #define HC_CONFIG_0_REG_MSI_ATTN_EN_0 (0x1<<7)
  724. #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 (0x1<<2)
  725. #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0 (0x1<<1)
  726. #define HC_REG_AGG_INT_0 0x108050
  727. #define HC_REG_AGG_INT_1 0x108054
  728. #define HC_REG_ATTN_BIT 0x108120
  729. #define HC_REG_ATTN_IDX 0x108100
  730. #define HC_REG_ATTN_MSG0_ADDR_L 0x108018
  731. #define HC_REG_ATTN_MSG1_ADDR_L 0x108020
  732. #define HC_REG_ATTN_NUM_P0 0x108038
  733. #define HC_REG_ATTN_NUM_P1 0x10803c
  734. #define HC_REG_COMMAND_REG 0x108180
  735. #define HC_REG_CONFIG_0 0x108000
  736. #define HC_REG_CONFIG_1 0x108004
  737. #define HC_REG_FUNC_NUM_P0 0x1080ac
  738. #define HC_REG_FUNC_NUM_P1 0x1080b0
  739. /* [RW 3] Parity mask register #0 read/write */
  740. #define HC_REG_HC_PRTY_MASK 0x1080a0
  741. /* [R 3] Parity register #0 read */
  742. #define HC_REG_HC_PRTY_STS 0x108094
  743. #define HC_REG_INT_MASK 0x108108
  744. #define HC_REG_LEADING_EDGE_0 0x108040
  745. #define HC_REG_LEADING_EDGE_1 0x108048
  746. #define HC_REG_P0_PROD_CONS 0x108200
  747. #define HC_REG_P1_PROD_CONS 0x108400
  748. #define HC_REG_PBA_COMMAND 0x108140
  749. #define HC_REG_PCI_CONFIG_0 0x108010
  750. #define HC_REG_PCI_CONFIG_1 0x108014
  751. #define HC_REG_STATISTIC_COUNTERS 0x109000
  752. #define HC_REG_TRAILING_EDGE_0 0x108044
  753. #define HC_REG_TRAILING_EDGE_1 0x10804c
  754. #define HC_REG_UC_RAM_ADDR_0 0x108028
  755. #define HC_REG_UC_RAM_ADDR_1 0x108030
  756. #define HC_REG_USTORM_ADDR_FOR_COALESCE 0x108068
  757. #define HC_REG_VQID_0 0x108008
  758. #define HC_REG_VQID_1 0x10800c
  759. #define MCP_REG_MCPR_NVM_ACCESS_ENABLE 0x86424
  760. #define MCP_REG_MCPR_NVM_ADDR 0x8640c
  761. #define MCP_REG_MCPR_NVM_CFG4 0x8642c
  762. #define MCP_REG_MCPR_NVM_COMMAND 0x86400
  763. #define MCP_REG_MCPR_NVM_READ 0x86410
  764. #define MCP_REG_MCPR_NVM_SW_ARB 0x86420
  765. #define MCP_REG_MCPR_NVM_WRITE 0x86408
  766. #define MCP_REG_MCPR_SCRATCH 0xa0000
  767. #define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK (0x1<<1)
  768. #define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK (0x1<<0)
  769. /* [R 32] read first 32 bit after inversion of function 0. mapped as
  770. follows: [0] NIG attention for function0; [1] NIG attention for
  771. function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
  772. [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
  773. GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
  774. glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
  775. [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
  776. MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
  777. Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
  778. interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
  779. error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
  780. interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
  781. Parity error; [31] PBF Hw interrupt; */
  782. #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 0xa42c
  783. #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1 0xa430
  784. /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
  785. NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
  786. mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
  787. [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
  788. PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
  789. function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
  790. Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
  791. mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
  792. BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
  793. Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
  794. interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
  795. Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
  796. interrupt; */
  797. #define MISC_REG_AEU_AFTER_INVERT_1_MCP 0xa434
  798. /* [R 32] read second 32 bit after inversion of function 0. mapped as
  799. follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  800. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  801. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  802. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  803. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  804. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  805. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  806. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  807. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  808. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  809. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  810. interrupt; */
  811. #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 0xa438
  812. #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1 0xa43c
  813. /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
  814. PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
  815. [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
  816. [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
  817. XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
  818. DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
  819. error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
  820. PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
  821. [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
  822. [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
  823. [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
  824. [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
  825. #define MISC_REG_AEU_AFTER_INVERT_2_MCP 0xa440
  826. /* [R 32] read third 32 bit after inversion of function 0. mapped as
  827. follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
  828. error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
  829. PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  830. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  831. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  832. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  833. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  834. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  835. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  836. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  837. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  838. attn1; */
  839. #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 0xa444
  840. #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1 0xa448
  841. /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
  842. CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
  843. Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
  844. Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
  845. error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
  846. interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
  847. MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
  848. Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
  849. timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
  850. func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
  851. func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
  852. timers attn_4 func1; [30] General attn0; [31] General attn1; */
  853. #define MISC_REG_AEU_AFTER_INVERT_3_MCP 0xa44c
  854. /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
  855. follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  856. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  857. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  858. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  859. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  860. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  861. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  862. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  863. Latched timeout attention; [27] GRC Latched reserved access attention;
  864. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  865. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  866. #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 0xa450
  867. #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1 0xa454
  868. /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
  869. General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
  870. [4] General attn6; [5] General attn7; [6] General attn8; [7] General
  871. attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
  872. General attn13; [12] General attn14; [13] General attn15; [14] General
  873. attn16; [15] General attn17; [16] General attn18; [17] General attn19;
  874. [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
  875. RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
  876. RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
  877. attention; [27] GRC Latched reserved access attention; [28] MCP Latched
  878. rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
  879. ump_tx_parity; [31] MCP Latched scpad_parity; */
  880. #define MISC_REG_AEU_AFTER_INVERT_4_MCP 0xa458
  881. /* [W 14] write to this register results with the clear of the latched
  882. signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
  883. d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
  884. latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
  885. GRC Latched reserved access attention; one in d7 clears Latched
  886. rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
  887. Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
  888. ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
  889. pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
  890. from this register return zero */
  891. #define MISC_REG_AEU_CLR_LATCH_SIGNAL 0xa45c
  892. /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
  893. as follows: [0] NIG attention for function0; [1] NIG attention for
  894. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  895. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  896. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  897. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  898. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  899. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  900. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  901. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  902. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  903. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  904. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  905. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0 0xa06c
  906. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1 0xa07c
  907. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2 0xa08c
  908. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3 0xa09c
  909. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5 0xa0bc
  910. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6 0xa0cc
  911. #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7 0xa0dc
  912. /* [RW 32] first 32b for enabling the output for function 1 output0. mapped
  913. as follows: [0] NIG attention for function0; [1] NIG attention for
  914. function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
  915. 1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  916. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  917. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  918. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  919. SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
  920. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  921. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  922. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  923. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  924. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  925. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 0xa10c
  926. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 0xa11c
  927. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 0xa12c
  928. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3 0xa13c
  929. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5 0xa15c
  930. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6 0xa16c
  931. #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7 0xa17c
  932. /* [RW 32] first 32b for enabling the output for close the gate nig. mapped
  933. as follows: [0] NIG attention for function0; [1] NIG attention for
  934. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  935. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  936. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  937. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  938. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  939. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  940. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  941. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  942. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  943. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  944. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  945. #define MISC_REG_AEU_ENABLE1_NIG_0 0xa0ec
  946. #define MISC_REG_AEU_ENABLE1_NIG_1 0xa18c
  947. /* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
  948. as follows: [0] NIG attention for function0; [1] NIG attention for
  949. function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
  950. 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
  951. GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  952. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  953. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  954. SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
  955. indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
  956. [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
  957. SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
  958. TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
  959. TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  960. #define MISC_REG_AEU_ENABLE1_PXP_0 0xa0fc
  961. #define MISC_REG_AEU_ENABLE1_PXP_1 0xa19c
  962. /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
  963. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  964. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  965. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  966. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  967. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  968. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  969. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  970. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  971. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  972. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  973. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  974. interrupt; */
  975. #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0 0xa070
  976. #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1 0xa080
  977. /* [RW 32] second 32b for enabling the output for function 1 output0. mapped
  978. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  979. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  980. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  981. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  982. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  983. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  984. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  985. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  986. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  987. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  988. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  989. interrupt; */
  990. #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0 0xa110
  991. #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1 0xa120
  992. /* [RW 32] second 32b for enabling the output for close the gate nig. mapped
  993. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  994. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  995. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  996. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  997. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  998. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  999. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1000. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1001. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1002. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1003. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1004. interrupt; */
  1005. #define MISC_REG_AEU_ENABLE2_NIG_0 0xa0f0
  1006. #define MISC_REG_AEU_ENABLE2_NIG_1 0xa190
  1007. /* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
  1008. as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
  1009. Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
  1010. interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
  1011. error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
  1012. interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
  1013. NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
  1014. [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
  1015. interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
  1016. Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
  1017. Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
  1018. Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
  1019. interrupt; */
  1020. #define MISC_REG_AEU_ENABLE2_PXP_0 0xa100
  1021. #define MISC_REG_AEU_ENABLE2_PXP_1 0xa1a0
  1022. /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
  1023. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1024. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1025. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1026. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1027. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1028. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1029. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1030. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1031. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1032. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1033. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1034. attn1; */
  1035. #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0 0xa074
  1036. #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1 0xa084
  1037. /* [RW 32] third 32b for enabling the output for function 1 output0. mapped
  1038. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1039. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1040. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1041. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1042. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1043. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1044. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1045. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1046. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1047. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1048. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1049. attn1; */
  1050. #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0 0xa114
  1051. #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1 0xa124
  1052. /* [RW 32] third 32b for enabling the output for close the gate nig. mapped
  1053. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1054. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1055. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1056. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1057. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1058. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1059. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1060. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1061. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1062. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1063. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1064. attn1; */
  1065. #define MISC_REG_AEU_ENABLE3_NIG_0 0xa0f4
  1066. #define MISC_REG_AEU_ENABLE3_NIG_1 0xa194
  1067. /* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
  1068. as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
  1069. Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
  1070. [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
  1071. interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
  1072. error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
  1073. Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
  1074. pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
  1075. MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
  1076. SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
  1077. timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
  1078. func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
  1079. attn1; */
  1080. #define MISC_REG_AEU_ENABLE3_PXP_0 0xa104
  1081. #define MISC_REG_AEU_ENABLE3_PXP_1 0xa1a4
  1082. /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
  1083. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1084. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1085. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1086. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1087. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1088. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1089. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1090. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1091. Latched timeout attention; [27] GRC Latched reserved access attention;
  1092. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1093. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1094. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 0xa078
  1095. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2 0xa098
  1096. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4 0xa0b8
  1097. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5 0xa0c8
  1098. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6 0xa0d8
  1099. #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7 0xa0e8
  1100. /* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
  1101. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1102. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1103. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1104. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1105. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1106. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1107. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1108. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1109. Latched timeout attention; [27] GRC Latched reserved access attention;
  1110. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1111. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1112. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0 0xa118
  1113. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2 0xa138
  1114. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4 0xa158
  1115. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5 0xa168
  1116. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6 0xa178
  1117. #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7 0xa188
  1118. /* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
  1119. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1120. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1121. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1122. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1123. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1124. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1125. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1126. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1127. Latched timeout attention; [27] GRC Latched reserved access attention;
  1128. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1129. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1130. #define MISC_REG_AEU_ENABLE4_NIG_0 0xa0f8
  1131. #define MISC_REG_AEU_ENABLE4_NIG_1 0xa198
  1132. /* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
  1133. as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
  1134. General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
  1135. [7] General attn9; [8] General attn10; [9] General attn11; [10] General
  1136. attn12; [11] General attn13; [12] General attn14; [13] General attn15;
  1137. [14] General attn16; [15] General attn17; [16] General attn18; [17]
  1138. General attn19; [18] General attn20; [19] General attn21; [20] Main power
  1139. interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
  1140. Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
  1141. Latched timeout attention; [27] GRC Latched reserved access attention;
  1142. [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
  1143. Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
  1144. #define MISC_REG_AEU_ENABLE4_PXP_0 0xa108
  1145. #define MISC_REG_AEU_ENABLE4_PXP_1 0xa1a8
  1146. /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
  1147. 128 bit vector */
  1148. #define MISC_REG_AEU_GENERAL_ATTN_0 0xa000
  1149. #define MISC_REG_AEU_GENERAL_ATTN_1 0xa004
  1150. #define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
  1151. #define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
  1152. #define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
  1153. #define MISC_REG_AEU_GENERAL_ATTN_2 0xa008
  1154. #define MISC_REG_AEU_GENERAL_ATTN_3 0xa00c
  1155. #define MISC_REG_AEU_GENERAL_ATTN_4 0xa010
  1156. #define MISC_REG_AEU_GENERAL_ATTN_5 0xa014
  1157. #define MISC_REG_AEU_GENERAL_ATTN_6 0xa018
  1158. #define MISC_REG_AEU_GENERAL_ATTN_7 0xa01c
  1159. #define MISC_REG_AEU_GENERAL_ATTN_8 0xa020
  1160. #define MISC_REG_AEU_GENERAL_ATTN_9 0xa024
  1161. #define MISC_REG_AEU_GENERAL_MASK 0xa61c
  1162. /* [RW 32] first 32b for inverting the input for function 0; for each bit:
  1163. 0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
  1164. function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
  1165. [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
  1166. [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
  1167. function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
  1168. Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
  1169. SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
  1170. for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
  1171. Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
  1172. interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
  1173. Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
  1174. Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
  1175. #define MISC_REG_AEU_INVERTER_1_FUNC_0 0xa22c
  1176. #define MISC_REG_AEU_INVERTER_1_FUNC_1 0xa23c
  1177. /* [RW 32] second 32b for inverting the input for function 0; for each bit:
  1178. 0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
  1179. error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
  1180. interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
  1181. Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
  1182. interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
  1183. DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
  1184. error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
  1185. PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
  1186. [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
  1187. [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
  1188. [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
  1189. [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
  1190. #define MISC_REG_AEU_INVERTER_2_FUNC_0 0xa230
  1191. #define MISC_REG_AEU_INVERTER_2_FUNC_1 0xa240
  1192. /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
  1193. [9:8] = raserved. Zero = mask; one = unmask */
  1194. #define MISC_REG_AEU_MASK_ATTN_FUNC_0 0xa060
  1195. #define MISC_REG_AEU_MASK_ATTN_FUNC_1 0xa064
  1196. /* [RW 1] If set a system kill occurred */
  1197. #define MISC_REG_AEU_SYS_KILL_OCCURRED 0xa610
  1198. /* [RW 32] Represent the status of the input vector to the AEU when a system
  1199. kill occurred. The register is reset in por reset. Mapped as follows: [0]
  1200. NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
  1201. mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
  1202. [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
  1203. PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
  1204. function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
  1205. Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
  1206. mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
  1207. BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
  1208. Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
  1209. interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
  1210. Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
  1211. interrupt; */
  1212. #define MISC_REG_AEU_SYS_KILL_STATUS_0 0xa600
  1213. #define MISC_REG_AEU_SYS_KILL_STATUS_1 0xa604
  1214. #define MISC_REG_AEU_SYS_KILL_STATUS_2 0xa608
  1215. #define MISC_REG_AEU_SYS_KILL_STATUS_3 0xa60c
  1216. /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
  1217. Port. */
  1218. #define MISC_REG_BOND_ID 0xa400
  1219. /* [R 8] These bits indicate the metal revision of the chip. This value
  1220. starts at 0x00 for each all-layer tape-out and increments by one for each
  1221. tape-out. */
  1222. #define MISC_REG_CHIP_METAL 0xa404
  1223. /* [R 16] These bits indicate the part number for the chip. */
  1224. #define MISC_REG_CHIP_NUM 0xa408
  1225. /* [R 4] These bits indicate the base revision of the chip. This value
  1226. starts at 0x0 for the A0 tape-out and increments by one for each
  1227. all-layer tape-out. */
  1228. #define MISC_REG_CHIP_REV 0xa40c
  1229. /* [RW 32] The following driver registers(1...16) represent 16 drivers and
  1230. 32 clients. Each client can be controlled by one driver only. One in each
  1231. bit represent that this driver control the appropriate client (Ex: bit 5
  1232. is set means this driver control client number 5). addr1 = set; addr0 =
  1233. clear; read from both addresses will give the same result = status. write
  1234. to address 1 will set a request to control all the clients that their
  1235. appropriate bit (in the write command) is set. if the client is free (the
  1236. appropriate bit in all the other drivers is clear) one will be written to
  1237. that driver register; if the client isn't free the bit will remain zero.
  1238. if the appropriate bit is set (the driver request to gain control on a
  1239. client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
  1240. interrupt will be asserted). write to address 0 will set a request to
  1241. free all the clients that their appropriate bit (in the write command) is
  1242. set. if the appropriate bit is clear (the driver request to free a client
  1243. it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
  1244. be asserted). */
  1245. #define MISC_REG_DRIVER_CONTROL_1 0xa510
  1246. #define MISC_REG_DRIVER_CONTROL_7 0xa3c8
  1247. /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
  1248. only. */
  1249. #define MISC_REG_E1HMF_MODE 0xa5f8
  1250. /* [RW 32] Debug only: spare RW register reset by core reset */
  1251. #define MISC_REG_GENERIC_CR_0 0xa460
  1252. /* [RW 32] Debug only: spare RW register reset by por reset */
  1253. #define MISC_REG_GENERIC_POR_1 0xa474
  1254. /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
  1255. these bits is written as a '1'; the corresponding SPIO bit will turn off
  1256. it's drivers and become an input. This is the reset state of all GPIO
  1257. pins. The read value of these bits will be a '1' if that last command
  1258. (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
  1259. [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
  1260. as a '1'; the corresponding GPIO bit will drive low. The read value of
  1261. these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
  1262. this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
  1263. SET When any of these bits is written as a '1'; the corresponding GPIO
  1264. bit will drive high (if it has that capability). The read value of these
  1265. bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
  1266. bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
  1267. RO; These bits indicate the read value of each of the eight GPIO pins.
  1268. This is the result value of the pin; not the drive value. Writing these
  1269. bits will have not effect. */
  1270. #define MISC_REG_GPIO 0xa490
  1271. /* [RW 8] These bits enable the GPIO_INTs to signals event to the
  1272. IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
  1273. p0_gpio_2; [3] p0_gpio_3; [4] p1_gpio_0; [5] p1_gpio_1; [6] p1_gpio_2;
  1274. [7] p1_gpio_3; */
  1275. #define MISC_REG_GPIO_EVENT_EN 0xa2bc
  1276. /* [RW 32] GPIO INT. [31-28] OLD_CLR port1; [27-24] OLD_CLR port0; Writing a
  1277. '1' to these bit clears the corresponding bit in the #OLD_VALUE register.
  1278. This will acknowledge an interrupt on the falling edge of corresponding
  1279. GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
  1280. Writing a '1' to these bit sets the corresponding bit in the #OLD_VALUE
  1281. register. This will acknowledge an interrupt on the rising edge of
  1282. corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
  1283. OLD_VALUE port0; RO; These bits indicate the old value of the GPIO input
  1284. value. When the ~INT_STATE bit is set; this bit indicates the OLD value
  1285. of the pin such that if ~INT_STATE is set and this bit is '0'; then the
  1286. interrupt is due to a low to high edge. If ~INT_STATE is set and this bit
  1287. is '1'; then the interrupt is due to a high to low edge (reset value 0).
  1288. [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
  1289. current GPIO interrupt state for each GPIO pin. This bit is cleared when
  1290. the appropriate #OLD_SET or #OLD_CLR command bit is written. This bit is
  1291. set when the GPIO input does not match the current value in #OLD_VALUE
  1292. (reset value 0). */
  1293. #define MISC_REG_GPIO_INT 0xa494
  1294. /* [R 28] this field hold the last information that caused reserved
  1295. attention. bits [19:0] - address; [22:20] function; [23] reserved;
  1296. [27:24] the master that caused the attention - according to the following
  1297. encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
  1298. dbu; 8 = dmae */
  1299. #define MISC_REG_GRC_RSV_ATTN 0xa3c0
  1300. /* [R 28] this field hold the last information that caused timeout
  1301. attention. bits [19:0] - address; [22:20] function; [23] reserved;
  1302. [27:24] the master that caused the attention - according to the following
  1303. encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
  1304. dbu; 8 = dmae */
  1305. #define MISC_REG_GRC_TIMEOUT_ATTN 0xa3c4
  1306. /* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
  1307. access that does not finish within
  1308. ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
  1309. cleared; this timeout is disabled. If this timeout occurs; the GRC shall
  1310. assert it attention output. */
  1311. #define MISC_REG_GRC_TIMEOUT_EN 0xa280
  1312. /* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
  1313. the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
  1314. 111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
  1315. (reset value 001) Charge pump current control; 111 for 720u; 011 for
  1316. 600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
  1317. Global bias control; When bit 7 is high bias current will be 10 0gh; When
  1318. bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
  1319. Pll_observe (reset value 010) Bits to control observability. bit 10 is
  1320. for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
  1321. (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
  1322. and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
  1323. sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
  1324. internally). [14] reserved (reset value 0) Reset for VCO sequencer is
  1325. connected to RESET input directly. [15] capRetry_en (reset value 0)
  1326. enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
  1327. value 0) bit to continuously monitor vco freq (inverted). [17]
  1328. freqDetRestart_en (reset value 0) bit to enable restart when not freq
  1329. locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
  1330. retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
  1331. 0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
  1332. pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
  1333. (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
  1334. 0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
  1335. bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
  1336. enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
  1337. capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
  1338. restart. [27] capSelectM_en (reset value 0) bit to enable cap select
  1339. register bits. */
  1340. #define MISC_REG_LCPLL_CTRL_1 0xa2a4
  1341. #define MISC_REG_LCPLL_CTRL_REG_2 0xa2a8
  1342. /* [RW 4] Interrupt mask register #0 read/write */
  1343. #define MISC_REG_MISC_INT_MASK 0xa388
  1344. /* [RW 1] Parity mask register #0 read/write */
  1345. #define MISC_REG_MISC_PRTY_MASK 0xa398
  1346. /* [R 1] Parity register #0 read */
  1347. #define MISC_REG_MISC_PRTY_STS 0xa38c
  1348. #define MISC_REG_NIG_WOL_P0 0xa270
  1349. #define MISC_REG_NIG_WOL_P1 0xa274
  1350. /* [R 1] If set indicate that the pcie_rst_b was asserted without perst
  1351. assertion */
  1352. #define MISC_REG_PCIE_HOT_RESET 0xa618
  1353. /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
  1354. inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
  1355. divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
  1356. divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
  1357. divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
  1358. divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
  1359. freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
  1360. (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
  1361. 1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
  1362. Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
  1363. value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
  1364. 1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
  1365. [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
  1366. Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
  1367. testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
  1368. testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
  1369. testa_en (reset value 0); */
  1370. #define MISC_REG_PLL_STORM_CTRL_1 0xa294
  1371. #define MISC_REG_PLL_STORM_CTRL_2 0xa298
  1372. #define MISC_REG_PLL_STORM_CTRL_3 0xa29c
  1373. #define MISC_REG_PLL_STORM_CTRL_4 0xa2a0
  1374. /* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
  1375. write/read zero = the specific block is in reset; addr 0-wr- the write
  1376. value will be written to the register; addr 1-set - one will be written
  1377. to all the bits that have the value of one in the data written (bits that
  1378. have the value of zero will not be change) ; addr 2-clear - zero will be
  1379. written to all the bits that have the value of one in the data written
  1380. (bits that have the value of zero will not be change); addr 3-ignore;
  1381. read ignore from all addr except addr 00; inside order of the bits is:
  1382. [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
  1383. [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
  1384. rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
  1385. [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
  1386. Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
  1387. rst_pxp_rq_rd_wr; 31:17] reserved */
  1388. #define MISC_REG_RESET_REG_2 0xa590
  1389. /* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
  1390. shared with the driver resides */
  1391. #define MISC_REG_SHARED_MEM_ADDR 0xa2b4
  1392. /* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
  1393. the corresponding SPIO bit will turn off it's drivers and become an
  1394. input. This is the reset state of all SPIO pins. The read value of these
  1395. bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
  1396. bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
  1397. is written as a '1'; the corresponding SPIO bit will drive low. The read
  1398. value of these bits will be a '1' if that last command (#SET; #CLR; or
  1399. #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
  1400. these bits is written as a '1'; the corresponding SPIO bit will drive
  1401. high (if it has that capability). The read value of these bits will be a
  1402. '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
  1403. (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
  1404. each of the eight SPIO pins. This is the result value of the pin; not the
  1405. drive value. Writing these bits will have not effect. Each 8 bits field
  1406. is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
  1407. from VAUX. (This is an output pin only; the FLOAT field is not applicable
  1408. for this pin); [1] VAUX Disable; when pulsed low; disables supply form
  1409. VAUX. (This is an output pin only; FLOAT field is not applicable for this
  1410. pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
  1411. select VAUX supply. (This is an output pin only; it is not controlled by
  1412. the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
  1413. field is not applicable for this pin; only the VALUE fields is relevant -
  1414. it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
  1415. Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
  1416. device ID select; read by UMP firmware. */
  1417. #define MISC_REG_SPIO 0xa4fc
  1418. /* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
  1419. according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
  1420. [7:0] reserved */
  1421. #define MISC_REG_SPIO_EVENT_EN 0xa2b8
  1422. /* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
  1423. corresponding bit in the #OLD_VALUE register. This will acknowledge an
  1424. interrupt on the falling edge of corresponding SPIO input (reset value
  1425. 0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
  1426. in the #OLD_VALUE register. This will acknowledge an interrupt on the
  1427. rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
  1428. RO; These bits indicate the old value of the SPIO input value. When the
  1429. ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
  1430. that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
  1431. to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
  1432. interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
  1433. RO; These bits indicate the current SPIO interrupt state for each SPIO
  1434. pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
  1435. command bit is written. This bit is set when the SPIO input does not
  1436. match the current value in #OLD_VALUE (reset value 0). */
  1437. #define MISC_REG_SPIO_INT 0xa500
  1438. /* [RW 32] reload value for counter 4 if reload; the value will be reload if
  1439. the counter reached zero and the reload bit
  1440. (~misc_registers_sw_timer_cfg_4.sw_timer_cfg_4[1] ) is set */
  1441. #define MISC_REG_SW_TIMER_RELOAD_VAL_4 0xa2fc
  1442. /* [RW 32] the value of the counter for sw timers1-8. there are 8 addresses
  1443. in this register. addres 0 - timer 1; address 1 - timer 2, ... address 7 -
  1444. timer 8 */
  1445. #define MISC_REG_SW_TIMER_VAL 0xa5c0
  1446. /* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
  1447. loaded; 0-prepare; -unprepare */
  1448. #define MISC_REG_UNPREPARED 0xa424
  1449. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
  1450. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
  1451. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
  1452. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
  1453. #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
  1454. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT (0x1<<0)
  1455. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS (0x1<<9)
  1456. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G (0x1<<15)
  1457. #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS (0xf<<18)
  1458. /* [RW 1] Input enable for RX_BMAC0 IF */
  1459. #define NIG_REG_BMAC0_IN_EN 0x100ac
  1460. /* [RW 1] output enable for TX_BMAC0 IF */
  1461. #define NIG_REG_BMAC0_OUT_EN 0x100e0
  1462. /* [RW 1] output enable for TX BMAC pause port 0 IF */
  1463. #define NIG_REG_BMAC0_PAUSE_OUT_EN 0x10110
  1464. /* [RW 1] output enable for RX_BMAC0_REGS IF */
  1465. #define NIG_REG_BMAC0_REGS_OUT_EN 0x100e8
  1466. /* [RW 1] output enable for RX BRB1 port0 IF */
  1467. #define NIG_REG_BRB0_OUT_EN 0x100f8
  1468. /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
  1469. #define NIG_REG_BRB0_PAUSE_IN_EN 0x100c4
  1470. /* [RW 1] output enable for RX BRB1 port1 IF */
  1471. #define NIG_REG_BRB1_OUT_EN 0x100fc
  1472. /* [RW 1] Input enable for TX BRB1 pause port 1 IF */
  1473. #define NIG_REG_BRB1_PAUSE_IN_EN 0x100c8
  1474. /* [RW 1] output enable for RX BRB1 LP IF */
  1475. #define NIG_REG_BRB_LB_OUT_EN 0x10100
  1476. /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
  1477. error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
  1478. 72:73]-vnic_num; 81:74]-sideband_info */
  1479. #define NIG_REG_DEBUG_PACKET_LB 0x10800
  1480. /* [RW 1] Input enable for TX Debug packet */
  1481. #define NIG_REG_EGRESS_DEBUG_IN_EN 0x100dc
  1482. /* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
  1483. packets from PBFare not forwarded to the MAC and just deleted from FIFO.
  1484. First packet may be deleted from the middle. And last packet will be
  1485. always deleted till the end. */
  1486. #define NIG_REG_EGRESS_DRAIN0_MODE 0x10060
  1487. /* [RW 1] Output enable to EMAC0 */
  1488. #define NIG_REG_EGRESS_EMAC0_OUT_EN 0x10120
  1489. /* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
  1490. to emac for port0; other way to bmac for port0 */
  1491. #define NIG_REG_EGRESS_EMAC0_PORT 0x10058
  1492. /* [RW 1] Input enable for TX PBF user packet port0 IF */
  1493. #define NIG_REG_EGRESS_PBF0_IN_EN 0x100cc
  1494. /* [RW 1] Input enable for TX PBF user packet port1 IF */
  1495. #define NIG_REG_EGRESS_PBF1_IN_EN 0x100d0
  1496. /* [RW 1] Input enable for TX UMP management packet port0 IF */
  1497. #define NIG_REG_EGRESS_UMP0_IN_EN 0x100d4
  1498. /* [RW 1] Input enable for RX_EMAC0 IF */
  1499. #define NIG_REG_EMAC0_IN_EN 0x100a4
  1500. /* [RW 1] output enable for TX EMAC pause port 0 IF */
  1501. #define NIG_REG_EMAC0_PAUSE_OUT_EN 0x10118
  1502. /* [R 1] status from emac0. This bit is set when MDINT from either the
  1503. EXT_MDINT pin or from the Copper PHY is driven low. This condition must
  1504. be cleared in the attached PHY device that is driving the MINT pin. */
  1505. #define NIG_REG_EMAC0_STATUS_MISC_MI_INT 0x10494
  1506. /* [WB 48] This address space contains BMAC0 registers. The BMAC registers
  1507. are described in appendix A. In order to access the BMAC0 registers; the
  1508. base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
  1509. added to each BMAC register offset */
  1510. #define NIG_REG_INGRESS_BMAC0_MEM 0x10c00
  1511. /* [WB 48] This address space contains BMAC1 registers. The BMAC registers
  1512. are described in appendix A. In order to access the BMAC0 registers; the
  1513. base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
  1514. added to each BMAC register offset */
  1515. #define NIG_REG_INGRESS_BMAC1_MEM 0x11000
  1516. /* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
  1517. #define NIG_REG_INGRESS_EOP_LB_EMPTY 0x104e0
  1518. /* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
  1519. packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
  1520. #define NIG_REG_INGRESS_EOP_LB_FIFO 0x104e4
  1521. /* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
  1522. logic for interrupts must be used. Enable per bit of interrupt of
  1523. ~latch_status.latch_status */
  1524. #define NIG_REG_LATCH_BC_0 0x16210
  1525. /* [RW 27] Latch for each interrupt from Unicore.b[0]
  1526. status_emac0_misc_mi_int; b[1] status_emac0_misc_mi_complete;
  1527. b[2]status_emac0_misc_cfg_change; b[3]status_emac0_misc_link_status;
  1528. b[4]status_emac0_misc_link_change; b[5]status_emac0_misc_attn;
  1529. b[6]status_serdes0_mac_crs; b[7]status_serdes0_autoneg_complete;
  1530. b[8]status_serdes0_fiber_rxact; b[9]status_serdes0_link_status;
  1531. b[10]status_serdes0_mr_page_rx; b[11]status_serdes0_cl73_an_complete;
  1532. b[12]status_serdes0_cl73_mr_page_rx; b[13]status_serdes0_rx_sigdet;
  1533. b[14]status_xgxs0_remotemdioreq; b[15]status_xgxs0_link10g;
  1534. b[16]status_xgxs0_autoneg_complete; b[17]status_xgxs0_fiber_rxact;
  1535. b[21:18]status_xgxs0_link_status; b[22]status_xgxs0_mr_page_rx;
  1536. b[23]status_xgxs0_cl73_an_complete; b[24]status_xgxs0_cl73_mr_page_rx;
  1537. b[25]status_xgxs0_rx_sigdet; b[26]status_xgxs0_mac_crs */
  1538. #define NIG_REG_LATCH_STATUS_0 0x18000
  1539. /* [RW 1] led 10g for port 0 */
  1540. #define NIG_REG_LED_10G_P0 0x10320
  1541. /* [RW 1] led 10g for port 1 */
  1542. #define NIG_REG_LED_10G_P1 0x10324
  1543. /* [RW 1] Port0: This bit is set to enable the use of the
  1544. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
  1545. defined below. If this bit is cleared; then the blink rate will be about
  1546. 8Hz. */
  1547. #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 0x10318
  1548. /* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
  1549. Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
  1550. is reset to 0x080; giving a default blink period of approximately 8Hz. */
  1551. #define NIG_REG_LED_CONTROL_BLINK_RATE_P0 0x10310
  1552. /* [RW 1] Port0: If set along with the
  1553. ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
  1554. bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
  1555. bit; the Traffic LED will blink with the blink rate specified in
  1556. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
  1557. ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
  1558. fields. */
  1559. #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 0x10308
  1560. /* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
  1561. Traffic LED will then be controlled via bit ~nig_registers_
  1562. led_control_traffic_p0.led_control_traffic_p0 and bit
  1563. ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
  1564. #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 0x102f8
  1565. /* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
  1566. turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
  1567. set; the LED will blink with blink rate specified in
  1568. ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
  1569. ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
  1570. fields. */
  1571. #define NIG_REG_LED_CONTROL_TRAFFIC_P0 0x10300
  1572. /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
  1573. 9-11PHY7; 12 MAC4; 13-15 PHY10; */
  1574. #define NIG_REG_LED_MODE_P0 0x102f0
  1575. /* [RW 3] for port0 enable for llfc ppp and pause. b0 - brb1 enable; b1-
  1576. tsdm enable; b2- usdm enable */
  1577. #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 0x16070
  1578. #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 0x16074
  1579. /* [RW 1] SAFC enable for port0. This register may get 1 only when
  1580. ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
  1581. port */
  1582. #define NIG_REG_LLFC_ENABLE_0 0x16208
  1583. /* [RW 16] classes are high-priority for port0 */
  1584. #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0 0x16058
  1585. /* [RW 16] classes are low-priority for port0 */
  1586. #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0 0x16060
  1587. /* [RW 1] Output enable of message to LLFC BMAC IF for port0 */
  1588. #define NIG_REG_LLFC_OUT_EN_0 0x160c8
  1589. #define NIG_REG_LLH0_ACPI_PAT_0_CRC 0x1015c
  1590. #define NIG_REG_LLH0_ACPI_PAT_6_LEN 0x10154
  1591. #define NIG_REG_LLH0_BRB1_DRV_MASK 0x10244
  1592. #define NIG_REG_LLH0_BRB1_DRV_MASK_MF 0x16048
  1593. /* [RW 1] send to BRB1 if no match on any of RMP rules. */
  1594. #define NIG_REG_LLH0_BRB1_NOT_MCP 0x1025c
  1595. /* [RW 2] Determine the classification participants. 0: no classification.1:
  1596. classification upon VLAN id. 2: classification upon MAC address. 3:
  1597. classification upon both VLAN id & MAC addr. */
  1598. #define NIG_REG_LLH0_CLS_TYPE 0x16080
  1599. /* [RW 32] cm header for llh0 */
  1600. #define NIG_REG_LLH0_CM_HEADER 0x1007c
  1601. #define NIG_REG_LLH0_DEST_IP_0_1 0x101dc
  1602. #define NIG_REG_LLH0_DEST_MAC_0_0 0x101c0
  1603. /* [RW 16] destination TCP address 1. The LLH will look for this address in
  1604. all incoming packets. */
  1605. #define NIG_REG_LLH0_DEST_TCP_0 0x10220
  1606. /* [RW 16] destination UDP address 1 The LLH will look for this address in
  1607. all incoming packets. */
  1608. #define NIG_REG_LLH0_DEST_UDP_0 0x10214
  1609. #define NIG_REG_LLH0_ERROR_MASK 0x1008c
  1610. /* [RW 8] event id for llh0 */
  1611. #define NIG_REG_LLH0_EVENT_ID 0x10084
  1612. #define NIG_REG_LLH0_FUNC_EN 0x160fc
  1613. #define NIG_REG_LLH0_FUNC_VLAN_ID 0x16100
  1614. /* [RW 1] Determine the IP version to look for in
  1615. ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
  1616. #define NIG_REG_LLH0_IPV4_IPV6_0 0x10208
  1617. /* [RW 1] t bit for llh0 */
  1618. #define NIG_REG_LLH0_T_BIT 0x10074
  1619. /* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
  1620. #define NIG_REG_LLH0_VLAN_ID_0 0x1022c
  1621. /* [RW 8] init credit counter for port0 in LLH */
  1622. #define NIG_REG_LLH0_XCM_INIT_CREDIT 0x10554
  1623. #define NIG_REG_LLH0_XCM_MASK 0x10130
  1624. #define NIG_REG_LLH1_BRB1_DRV_MASK 0x10248
  1625. /* [RW 1] send to BRB1 if no match on any of RMP rules. */
  1626. #define NIG_REG_LLH1_BRB1_NOT_MCP 0x102dc
  1627. /* [RW 2] Determine the classification participants. 0: no classification.1:
  1628. classification upon VLAN id. 2: classification upon MAC address. 3:
  1629. classification upon both VLAN id & MAC addr. */
  1630. #define NIG_REG_LLH1_CLS_TYPE 0x16084
  1631. /* [RW 32] cm header for llh1 */
  1632. #define NIG_REG_LLH1_CM_HEADER 0x10080
  1633. #define NIG_REG_LLH1_ERROR_MASK 0x10090
  1634. /* [RW 8] event id for llh1 */
  1635. #define NIG_REG_LLH1_EVENT_ID 0x10088
  1636. /* [RW 8] init credit counter for port1 in LLH */
  1637. #define NIG_REG_LLH1_XCM_INIT_CREDIT 0x10564
  1638. #define NIG_REG_LLH1_XCM_MASK 0x10134
  1639. /* [RW 1] When this bit is set; the LLH will expect all packets to be with
  1640. e1hov */
  1641. #define NIG_REG_LLH_E1HOV_MODE 0x160d8
  1642. /* [RW 1] When this bit is set; the LLH will classify the packet before
  1643. sending it to the BRB or calculating WoL on it. */
  1644. #define NIG_REG_LLH_MF_MODE 0x16024
  1645. #define NIG_REG_MASK_INTERRUPT_PORT0 0x10330
  1646. #define NIG_REG_MASK_INTERRUPT_PORT1 0x10334
  1647. /* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
  1648. #define NIG_REG_NIG_EMAC0_EN 0x1003c
  1649. /* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
  1650. #define NIG_REG_NIG_EMAC1_EN 0x10040
  1651. /* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
  1652. EMAC0 to strip the CRC from the ingress packets. */
  1653. #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC 0x10044
  1654. /* [R 32] Interrupt register #0 read */
  1655. #define NIG_REG_NIG_INT_STS_0 0x103b0
  1656. #define NIG_REG_NIG_INT_STS_1 0x103c0
  1657. /* [R 32] Parity register #0 read */
  1658. #define NIG_REG_NIG_PRTY_STS 0x103d0
  1659. /* [RW 1] Pause enable for port0. This register may get 1 only when
  1660. ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
  1661. port */
  1662. #define NIG_REG_PAUSE_ENABLE_0 0x160c0
  1663. /* [RW 1] Input enable for RX PBF LP IF */
  1664. #define NIG_REG_PBF_LB_IN_EN 0x100b4
  1665. /* [RW 1] Value of this register will be transmitted to port swap when
  1666. ~nig_registers_strap_override.strap_override =1 */
  1667. #define NIG_REG_PORT_SWAP 0x10394
  1668. /* [RW 1] output enable for RX parser descriptor IF */
  1669. #define NIG_REG_PRS_EOP_OUT_EN 0x10104
  1670. /* [RW 1] Input enable for RX parser request IF */
  1671. #define NIG_REG_PRS_REQ_IN_EN 0x100b8
  1672. /* [RW 5] control to serdes - CL45 DEVAD */
  1673. #define NIG_REG_SERDES0_CTRL_MD_DEVAD 0x10370
  1674. /* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
  1675. #define NIG_REG_SERDES0_CTRL_MD_ST 0x1036c
  1676. /* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
  1677. #define NIG_REG_SERDES0_CTRL_PHY_ADDR 0x10374
  1678. /* [R 1] status from serdes0 that inputs to interrupt logic of link status */
  1679. #define NIG_REG_SERDES0_STATUS_LINK_STATUS 0x10578
  1680. /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
  1681. for port0 */
  1682. #define NIG_REG_STAT0_BRB_DISCARD 0x105f0
  1683. /* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
  1684. for port0 */
  1685. #define NIG_REG_STAT0_BRB_TRUNCATE 0x105f8
  1686. /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
  1687. between 1024 and 1522 bytes for port0 */
  1688. #define NIG_REG_STAT0_EGRESS_MAC_PKT0 0x10750
  1689. /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
  1690. between 1523 bytes and above for port0 */
  1691. #define NIG_REG_STAT0_EGRESS_MAC_PKT1 0x10760
  1692. /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
  1693. for port1 */
  1694. #define NIG_REG_STAT1_BRB_DISCARD 0x10628
  1695. /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
  1696. between 1024 and 1522 bytes for port1 */
  1697. #define NIG_REG_STAT1_EGRESS_MAC_PKT0 0x107a0
  1698. /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
  1699. between 1523 bytes and above for port1 */
  1700. #define NIG_REG_STAT1_EGRESS_MAC_PKT1 0x107b0
  1701. /* [WB_R 64] Rx statistics : User octets received for LP */
  1702. #define NIG_REG_STAT2_BRB_OCTET 0x107e0
  1703. #define NIG_REG_STATUS_INTERRUPT_PORT0 0x10328
  1704. #define NIG_REG_STATUS_INTERRUPT_PORT1 0x1032c
  1705. /* [RW 1] port swap mux selection. If this register equal to 0 then port
  1706. swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
  1707. ort swap is equal to ~nig_registers_port_swap.port_swap */
  1708. #define NIG_REG_STRAP_OVERRIDE 0x10398
  1709. /* [RW 1] output enable for RX_XCM0 IF */
  1710. #define NIG_REG_XCM0_OUT_EN 0x100f0
  1711. /* [RW 1] output enable for RX_XCM1 IF */
  1712. #define NIG_REG_XCM1_OUT_EN 0x100f4
  1713. /* [RW 1] control to xgxs - remote PHY in-band MDIO */
  1714. #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST 0x10348
  1715. /* [RW 5] control to xgxs - CL45 DEVAD */
  1716. #define NIG_REG_XGXS0_CTRL_MD_DEVAD 0x1033c
  1717. /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
  1718. #define NIG_REG_XGXS0_CTRL_MD_ST 0x10338
  1719. /* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
  1720. #define NIG_REG_XGXS0_CTRL_PHY_ADDR 0x10340
  1721. /* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
  1722. #define NIG_REG_XGXS0_STATUS_LINK10G 0x10680
  1723. /* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
  1724. #define NIG_REG_XGXS0_STATUS_LINK_STATUS 0x10684
  1725. /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
  1726. #define NIG_REG_XGXS_LANE_SEL_P0 0x102e8
  1727. /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
  1728. #define NIG_REG_XGXS_SERDES0_MODE_SEL 0x102e0
  1729. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT (0x1<<0)
  1730. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
  1731. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G (0x1<<15)
  1732. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS (0xf<<18)
  1733. #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
  1734. /* [RW 1] Disable processing further tasks from port 0 (after ending the
  1735. current task in process). */
  1736. #define PBF_REG_DISABLE_NEW_TASK_PROC_P0 0x14005c
  1737. /* [RW 1] Disable processing further tasks from port 1 (after ending the
  1738. current task in process). */
  1739. #define PBF_REG_DISABLE_NEW_TASK_PROC_P1 0x140060
  1740. /* [RW 1] Disable processing further tasks from port 4 (after ending the
  1741. current task in process). */
  1742. #define PBF_REG_DISABLE_NEW_TASK_PROC_P4 0x14006c
  1743. #define PBF_REG_IF_ENABLE_REG 0x140044
  1744. /* [RW 1] Init bit. When set the initial credits are copied to the credit
  1745. registers (except the port credits). Should be set and then reset after
  1746. the configuration of the block has ended. */
  1747. #define PBF_REG_INIT 0x140000
  1748. /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
  1749. copied to the credit register. Should be set and then reset after the
  1750. configuration of the port has ended. */
  1751. #define PBF_REG_INIT_P0 0x140004
  1752. /* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
  1753. copied to the credit register. Should be set and then reset after the
  1754. configuration of the port has ended. */
  1755. #define PBF_REG_INIT_P1 0x140008
  1756. /* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
  1757. copied to the credit register. Should be set and then reset after the
  1758. configuration of the port has ended. */
  1759. #define PBF_REG_INIT_P4 0x14000c
  1760. /* [RW 1] Enable for mac interface 0. */
  1761. #define PBF_REG_MAC_IF0_ENABLE 0x140030
  1762. /* [RW 1] Enable for mac interface 1. */
  1763. #define PBF_REG_MAC_IF1_ENABLE 0x140034
  1764. /* [RW 1] Enable for the loopback interface. */
  1765. #define PBF_REG_MAC_LB_ENABLE 0x140040
  1766. /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
  1767. not suppoterd. */
  1768. #define PBF_REG_P0_ARB_THRSH 0x1400e4
  1769. /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
  1770. #define PBF_REG_P0_CREDIT 0x140200
  1771. /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
  1772. lines. */
  1773. #define PBF_REG_P0_INIT_CRD 0x1400d0
  1774. /* [RW 1] Indication that pause is enabled for port 0. */
  1775. #define PBF_REG_P0_PAUSE_ENABLE 0x140014
  1776. /* [R 8] Number of tasks in port 0 task queue. */
  1777. #define PBF_REG_P0_TASK_CNT 0x140204
  1778. /* [R 11] Current credit for port 1 in the tx port buffers in 16 byte lines. */
  1779. #define PBF_REG_P1_CREDIT 0x140208
  1780. /* [RW 11] Initial credit for port 1 in the tx port buffers in 16 byte
  1781. lines. */
  1782. #define PBF_REG_P1_INIT_CRD 0x1400d4
  1783. /* [R 8] Number of tasks in port 1 task queue. */
  1784. #define PBF_REG_P1_TASK_CNT 0x14020c
  1785. /* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
  1786. #define PBF_REG_P4_CREDIT 0x140210
  1787. /* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
  1788. lines. */
  1789. #define PBF_REG_P4_INIT_CRD 0x1400e0
  1790. /* [R 8] Number of tasks in port 4 task queue. */
  1791. #define PBF_REG_P4_TASK_CNT 0x140214
  1792. /* [RW 5] Interrupt mask register #0 read/write */
  1793. #define PBF_REG_PBF_INT_MASK 0x1401d4
  1794. /* [R 5] Interrupt register #0 read */
  1795. #define PBF_REG_PBF_INT_STS 0x1401c8
  1796. #define PB_REG_CONTROL 0
  1797. /* [RW 2] Interrupt mask register #0 read/write */
  1798. #define PB_REG_PB_INT_MASK 0x28
  1799. /* [R 2] Interrupt register #0 read */
  1800. #define PB_REG_PB_INT_STS 0x1c
  1801. /* [RW 4] Parity mask register #0 read/write */
  1802. #define PB_REG_PB_PRTY_MASK 0x38
  1803. /* [R 4] Parity register #0 read */
  1804. #define PB_REG_PB_PRTY_STS 0x2c
  1805. #define PRS_REG_A_PRSU_20 0x40134
  1806. /* [R 8] debug only: CFC load request current credit. Transaction based. */
  1807. #define PRS_REG_CFC_LD_CURRENT_CREDIT 0x40164
  1808. /* [R 8] debug only: CFC search request current credit. Transaction based. */
  1809. #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT 0x40168
  1810. /* [RW 6] The initial credit for the search message to the CFC interface.
  1811. Credit is transaction based. */
  1812. #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT 0x4011c
  1813. /* [RW 24] CID for port 0 if no match */
  1814. #define PRS_REG_CID_PORT_0 0x400fc
  1815. /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
  1816. load response is reset and packet type is 0. Used in packet start message
  1817. to TCM. */
  1818. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0 0x400dc
  1819. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1 0x400e0
  1820. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2 0x400e4
  1821. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3 0x400e8
  1822. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4 0x400ec
  1823. #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5 0x400f0
  1824. /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
  1825. load response is set and packet type is 0. Used in packet start message
  1826. to TCM. */
  1827. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0 0x400bc
  1828. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1 0x400c0
  1829. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2 0x400c4
  1830. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3 0x400c8
  1831. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4 0x400cc
  1832. #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5 0x400d0
  1833. /* [RW 32] The CM header for a match and packet type 1 for loopback port.
  1834. Used in packet start message to TCM. */
  1835. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1 0x4009c
  1836. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2 0x400a0
  1837. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3 0x400a4
  1838. #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4 0x400a8
  1839. /* [RW 32] The CM header for a match and packet type 0. Used in packet start
  1840. message to TCM. */
  1841. #define PRS_REG_CM_HDR_TYPE_0 0x40078
  1842. #define PRS_REG_CM_HDR_TYPE_1 0x4007c
  1843. #define PRS_REG_CM_HDR_TYPE_2 0x40080
  1844. #define PRS_REG_CM_HDR_TYPE_3 0x40084
  1845. #define PRS_REG_CM_HDR_TYPE_4 0x40088
  1846. /* [RW 32] The CM header in case there was not a match on the connection */
  1847. #define PRS_REG_CM_NO_MATCH_HDR 0x400b8
  1848. /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
  1849. #define PRS_REG_E1HOV_MODE 0x401c8
  1850. /* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
  1851. start message to TCM. */
  1852. #define PRS_REG_EVENT_ID_1 0x40054
  1853. #define PRS_REG_EVENT_ID_2 0x40058
  1854. #define PRS_REG_EVENT_ID_3 0x4005c
  1855. /* [RW 16] The Ethernet type value for FCoE */
  1856. #define PRS_REG_FCOE_TYPE 0x401d0
  1857. /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
  1858. load request message. */
  1859. #define PRS_REG_FLUSH_REGIONS_TYPE_0 0x40004
  1860. #define PRS_REG_FLUSH_REGIONS_TYPE_1 0x40008
  1861. #define PRS_REG_FLUSH_REGIONS_TYPE_2 0x4000c
  1862. #define PRS_REG_FLUSH_REGIONS_TYPE_3 0x40010
  1863. #define PRS_REG_FLUSH_REGIONS_TYPE_4 0x40014
  1864. #define PRS_REG_FLUSH_REGIONS_TYPE_5 0x40018
  1865. #define PRS_REG_FLUSH_REGIONS_TYPE_6 0x4001c
  1866. #define PRS_REG_FLUSH_REGIONS_TYPE_7 0x40020
  1867. /* [RW 4] The increment value to send in the CFC load request message */
  1868. #define PRS_REG_INC_VALUE 0x40048
  1869. /* [RW 1] If set indicates not to send messages to CFC on received packets */
  1870. #define PRS_REG_NIC_MODE 0x40138
  1871. /* [RW 8] The 8-bit event ID for cases where there is no match on the
  1872. connection. Used in packet start message to TCM. */
  1873. #define PRS_REG_NO_MATCH_EVENT_ID 0x40070
  1874. /* [ST 24] The number of input CFC flush packets */
  1875. #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES 0x40128
  1876. /* [ST 32] The number of cycles the Parser halted its operation since it
  1877. could not allocate the next serial number */
  1878. #define PRS_REG_NUM_OF_DEAD_CYCLES 0x40130
  1879. /* [ST 24] The number of input packets */
  1880. #define PRS_REG_NUM_OF_PACKETS 0x40124
  1881. /* [ST 24] The number of input transparent flush packets */
  1882. #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES 0x4012c
  1883. /* [RW 8] Context region for received Ethernet packet with a match and
  1884. packet type 0. Used in CFC load request message */
  1885. #define PRS_REG_PACKET_REGIONS_TYPE_0 0x40028
  1886. #define PRS_REG_PACKET_REGIONS_TYPE_1 0x4002c
  1887. #define PRS_REG_PACKET_REGIONS_TYPE_2 0x40030
  1888. #define PRS_REG_PACKET_REGIONS_TYPE_3 0x40034
  1889. #define PRS_REG_PACKET_REGIONS_TYPE_4 0x40038
  1890. #define PRS_REG_PACKET_REGIONS_TYPE_5 0x4003c
  1891. #define PRS_REG_PACKET_REGIONS_TYPE_6 0x40040
  1892. #define PRS_REG_PACKET_REGIONS_TYPE_7 0x40044
  1893. /* [R 2] debug only: Number of pending requests for CAC on port 0. */
  1894. #define PRS_REG_PENDING_BRB_CAC0_RQ 0x40174
  1895. /* [R 2] debug only: Number of pending requests for header parsing. */
  1896. #define PRS_REG_PENDING_BRB_PRS_RQ 0x40170
  1897. /* [R 1] Interrupt register #0 read */
  1898. #define PRS_REG_PRS_INT_STS 0x40188
  1899. /* [RW 8] Parity mask register #0 read/write */
  1900. #define PRS_REG_PRS_PRTY_MASK 0x401a4
  1901. /* [R 8] Parity register #0 read */
  1902. #define PRS_REG_PRS_PRTY_STS 0x40198
  1903. /* [RW 8] Context region for pure acknowledge packets. Used in CFC load
  1904. request message */
  1905. #define PRS_REG_PURE_REGIONS 0x40024
  1906. /* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
  1907. serail number was released by SDM but cannot be used because a previous
  1908. serial number was not released. */
  1909. #define PRS_REG_SERIAL_NUM_STATUS_LSB 0x40154
  1910. /* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
  1911. serail number was released by SDM but cannot be used because a previous
  1912. serial number was not released. */
  1913. #define PRS_REG_SERIAL_NUM_STATUS_MSB 0x40158
  1914. /* [R 4] debug only: SRC current credit. Transaction based. */
  1915. #define PRS_REG_SRC_CURRENT_CREDIT 0x4016c
  1916. /* [R 8] debug only: TCM current credit. Cycle based. */
  1917. #define PRS_REG_TCM_CURRENT_CREDIT 0x40160
  1918. /* [R 8] debug only: TSDM current credit. Transaction based. */
  1919. #define PRS_REG_TSDM_CURRENT_CREDIT 0x4015c
  1920. /* [R 6] Debug only: Number of used entries in the data FIFO */
  1921. #define PXP2_REG_HST_DATA_FIFO_STATUS 0x12047c
  1922. /* [R 7] Debug only: Number of used entries in the header FIFO */
  1923. #define PXP2_REG_HST_HEADER_FIFO_STATUS 0x120478
  1924. #define PXP2_REG_PGL_ADDR_88_F0 0x120534
  1925. #define PXP2_REG_PGL_ADDR_8C_F0 0x120538
  1926. #define PXP2_REG_PGL_ADDR_90_F0 0x12053c
  1927. #define PXP2_REG_PGL_ADDR_94_F0 0x120540
  1928. #define PXP2_REG_PGL_CONTROL0 0x120490
  1929. #define PXP2_REG_PGL_CONTROL1 0x120514
  1930. #define PXP2_REG_PGL_DEBUG 0x120520
  1931. /* [RW 32] third dword data of expansion rom request. this register is
  1932. special. reading from it provides a vector outstanding read requests. if
  1933. a bit is zero it means that a read request on the corresponding tag did
  1934. not finish yet (not all completions have arrived for it) */
  1935. #define PXP2_REG_PGL_EXP_ROM2 0x120808
  1936. /* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
  1937. its[15:0]-address */
  1938. #define PXP2_REG_PGL_INT_CSDM_0 0x1204f4
  1939. #define PXP2_REG_PGL_INT_CSDM_1 0x1204f8
  1940. #define PXP2_REG_PGL_INT_CSDM_2 0x1204fc
  1941. #define PXP2_REG_PGL_INT_CSDM_3 0x120500
  1942. #define PXP2_REG_PGL_INT_CSDM_4 0x120504
  1943. #define PXP2_REG_PGL_INT_CSDM_5 0x120508
  1944. #define PXP2_REG_PGL_INT_CSDM_6 0x12050c
  1945. #define PXP2_REG_PGL_INT_CSDM_7 0x120510
  1946. /* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
  1947. its[15:0]-address */
  1948. #define PXP2_REG_PGL_INT_TSDM_0 0x120494
  1949. #define PXP2_REG_PGL_INT_TSDM_1 0x120498
  1950. #define PXP2_REG_PGL_INT_TSDM_2 0x12049c
  1951. #define PXP2_REG_PGL_INT_TSDM_3 0x1204a0
  1952. #define PXP2_REG_PGL_INT_TSDM_4 0x1204a4
  1953. #define PXP2_REG_PGL_INT_TSDM_5 0x1204a8
  1954. #define PXP2_REG_PGL_INT_TSDM_6 0x1204ac
  1955. #define PXP2_REG_PGL_INT_TSDM_7 0x1204b0
  1956. /* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
  1957. its[15:0]-address */
  1958. #define PXP2_REG_PGL_INT_USDM_0 0x1204b4
  1959. #define PXP2_REG_PGL_INT_USDM_1 0x1204b8
  1960. #define PXP2_REG_PGL_INT_USDM_2 0x1204bc
  1961. #define PXP2_REG_PGL_INT_USDM_3 0x1204c0
  1962. #define PXP2_REG_PGL_INT_USDM_4 0x1204c4
  1963. #define PXP2_REG_PGL_INT_USDM_5 0x1204c8
  1964. #define PXP2_REG_PGL_INT_USDM_6 0x1204cc
  1965. #define PXP2_REG_PGL_INT_USDM_7 0x1204d0
  1966. /* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
  1967. its[15:0]-address */
  1968. #define PXP2_REG_PGL_INT_XSDM_0 0x1204d4
  1969. #define PXP2_REG_PGL_INT_XSDM_1 0x1204d8
  1970. #define PXP2_REG_PGL_INT_XSDM_2 0x1204dc
  1971. #define PXP2_REG_PGL_INT_XSDM_3 0x1204e0
  1972. #define PXP2_REG_PGL_INT_XSDM_4 0x1204e4
  1973. #define PXP2_REG_PGL_INT_XSDM_5 0x1204e8
  1974. #define PXP2_REG_PGL_INT_XSDM_6 0x1204ec
  1975. #define PXP2_REG_PGL_INT_XSDM_7 0x1204f0
  1976. /* [RW 3] this field allows one function to pretend being another function
  1977. when accessing any BAR mapped resource within the device. the value of
  1978. the field is the number of the function that will be accessed
  1979. effectively. after software write to this bit it must read it in order to
  1980. know that the new value is updated */
  1981. #define PXP2_REG_PGL_PRETEND_FUNC_F0 0x120674
  1982. #define PXP2_REG_PGL_PRETEND_FUNC_F1 0x120678
  1983. #define PXP2_REG_PGL_PRETEND_FUNC_F2 0x12067c
  1984. #define PXP2_REG_PGL_PRETEND_FUNC_F3 0x120680
  1985. #define PXP2_REG_PGL_PRETEND_FUNC_F4 0x120684
  1986. #define PXP2_REG_PGL_PRETEND_FUNC_F5 0x120688
  1987. #define PXP2_REG_PGL_PRETEND_FUNC_F6 0x12068c
  1988. #define PXP2_REG_PGL_PRETEND_FUNC_F7 0x120690
  1989. /* [R 1] this bit indicates that a read request was blocked because of
  1990. bus_master_en was deasserted */
  1991. #define PXP2_REG_PGL_READ_BLOCKED 0x120568
  1992. #define PXP2_REG_PGL_TAGS_LIMIT 0x1205a8
  1993. /* [R 18] debug only */
  1994. #define PXP2_REG_PGL_TXW_CDTS 0x12052c
  1995. /* [R 1] this bit indicates that a write request was blocked because of
  1996. bus_master_en was deasserted */
  1997. #define PXP2_REG_PGL_WRITE_BLOCKED 0x120564
  1998. #define PXP2_REG_PSWRQ_BW_ADD1 0x1201c0
  1999. #define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
  2000. #define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
  2001. #define PXP2_REG_PSWRQ_BW_ADD2 0x1201c4
  2002. #define PXP2_REG_PSWRQ_BW_ADD28 0x120228
  2003. #define PXP2_REG_PSWRQ_BW_ADD3 0x1201c8
  2004. #define PXP2_REG_PSWRQ_BW_ADD6 0x1201d4
  2005. #define PXP2_REG_PSWRQ_BW_ADD7 0x1201d8
  2006. #define PXP2_REG_PSWRQ_BW_ADD8 0x1201dc
  2007. #define PXP2_REG_PSWRQ_BW_ADD9 0x1201e0
  2008. #define PXP2_REG_PSWRQ_BW_CREDIT 0x12032c
  2009. #define PXP2_REG_PSWRQ_BW_L1 0x1202b0
  2010. #define PXP2_REG_PSWRQ_BW_L10 0x1202d4
  2011. #define PXP2_REG_PSWRQ_BW_L11 0x1202d8
  2012. #define PXP2_REG_PSWRQ_BW_L2 0x1202b4
  2013. #define PXP2_REG_PSWRQ_BW_L28 0x120318
  2014. #define PXP2_REG_PSWRQ_BW_L3 0x1202b8
  2015. #define PXP2_REG_PSWRQ_BW_L6 0x1202c4
  2016. #define PXP2_REG_PSWRQ_BW_L7 0x1202c8
  2017. #define PXP2_REG_PSWRQ_BW_L8 0x1202cc
  2018. #define PXP2_REG_PSWRQ_BW_L9 0x1202d0
  2019. #define PXP2_REG_PSWRQ_BW_RD 0x120324
  2020. #define PXP2_REG_PSWRQ_BW_UB1 0x120238
  2021. #define PXP2_REG_PSWRQ_BW_UB10 0x12025c
  2022. #define PXP2_REG_PSWRQ_BW_UB11 0x120260
  2023. #define PXP2_REG_PSWRQ_BW_UB2 0x12023c
  2024. #define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
  2025. #define PXP2_REG_PSWRQ_BW_UB3 0x120240
  2026. #define PXP2_REG_PSWRQ_BW_UB6 0x12024c
  2027. #define PXP2_REG_PSWRQ_BW_UB7 0x120250
  2028. #define PXP2_REG_PSWRQ_BW_UB8 0x120254
  2029. #define PXP2_REG_PSWRQ_BW_UB9 0x120258
  2030. #define PXP2_REG_PSWRQ_BW_WR 0x120328
  2031. #define PXP2_REG_PSWRQ_CDU0_L2P 0x120000
  2032. #define PXP2_REG_PSWRQ_QM0_L2P 0x120038
  2033. #define PXP2_REG_PSWRQ_SRC0_L2P 0x120054
  2034. #define PXP2_REG_PSWRQ_TM0_L2P 0x12001c
  2035. #define PXP2_REG_PSWRQ_TSDM0_L2P 0x1200e0
  2036. /* [RW 32] Interrupt mask register #0 read/write */
  2037. #define PXP2_REG_PXP2_INT_MASK_0 0x120578
  2038. /* [R 32] Interrupt register #0 read */
  2039. #define PXP2_REG_PXP2_INT_STS_0 0x12056c
  2040. #define PXP2_REG_PXP2_INT_STS_1 0x120608
  2041. /* [RC 32] Interrupt register #0 read clear */
  2042. #define PXP2_REG_PXP2_INT_STS_CLR_0 0x120570
  2043. /* [RW 32] Parity mask register #0 read/write */
  2044. #define PXP2_REG_PXP2_PRTY_MASK_0 0x120588
  2045. #define PXP2_REG_PXP2_PRTY_MASK_1 0x120598
  2046. /* [R 32] Parity register #0 read */
  2047. #define PXP2_REG_PXP2_PRTY_STS_0 0x12057c
  2048. #define PXP2_REG_PXP2_PRTY_STS_1 0x12058c
  2049. /* [R 1] Debug only: The 'almost full' indication from each fifo (gives
  2050. indication about backpressure) */
  2051. #define PXP2_REG_RD_ALMOST_FULL_0 0x120424
  2052. /* [R 8] Debug only: The blocks counter - number of unused block ids */
  2053. #define PXP2_REG_RD_BLK_CNT 0x120418
  2054. /* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
  2055. Must be bigger than 6. Normally should not be changed. */
  2056. #define PXP2_REG_RD_BLK_NUM_CFG 0x12040c
  2057. /* [RW 2] CDU byte swapping mode configuration for master read requests */
  2058. #define PXP2_REG_RD_CDURD_SWAP_MODE 0x120404
  2059. /* [RW 1] When '1'; inputs to the PSWRD block are ignored */
  2060. #define PXP2_REG_RD_DISABLE_INPUTS 0x120374
  2061. /* [R 1] PSWRD internal memories initialization is done */
  2062. #define PXP2_REG_RD_INIT_DONE 0x120370
  2063. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2064. allocated for vq10 */
  2065. #define PXP2_REG_RD_MAX_BLKS_VQ10 0x1203a0
  2066. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2067. allocated for vq11 */
  2068. #define PXP2_REG_RD_MAX_BLKS_VQ11 0x1203a4
  2069. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2070. allocated for vq17 */
  2071. #define PXP2_REG_RD_MAX_BLKS_VQ17 0x1203bc
  2072. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2073. allocated for vq18 */
  2074. #define PXP2_REG_RD_MAX_BLKS_VQ18 0x1203c0
  2075. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2076. allocated for vq19 */
  2077. #define PXP2_REG_RD_MAX_BLKS_VQ19 0x1203c4
  2078. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2079. allocated for vq22 */
  2080. #define PXP2_REG_RD_MAX_BLKS_VQ22 0x1203d0
  2081. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2082. allocated for vq25 */
  2083. #define PXP2_REG_RD_MAX_BLKS_VQ25 0x1203dc
  2084. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2085. allocated for vq6 */
  2086. #define PXP2_REG_RD_MAX_BLKS_VQ6 0x120390
  2087. /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
  2088. allocated for vq9 */
  2089. #define PXP2_REG_RD_MAX_BLKS_VQ9 0x12039c
  2090. /* [RW 2] PBF byte swapping mode configuration for master read requests */
  2091. #define PXP2_REG_RD_PBF_SWAP_MODE 0x1203f4
  2092. /* [R 1] Debug only: Indication if delivery ports are idle */
  2093. #define PXP2_REG_RD_PORT_IS_IDLE_0 0x12041c
  2094. #define PXP2_REG_RD_PORT_IS_IDLE_1 0x120420
  2095. /* [RW 2] QM byte swapping mode configuration for master read requests */
  2096. #define PXP2_REG_RD_QM_SWAP_MODE 0x1203f8
  2097. /* [R 7] Debug only: The SR counter - number of unused sub request ids */
  2098. #define PXP2_REG_RD_SR_CNT 0x120414
  2099. /* [RW 2] SRC byte swapping mode configuration for master read requests */
  2100. #define PXP2_REG_RD_SRC_SWAP_MODE 0x120400
  2101. /* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
  2102. be bigger than 1. Normally should not be changed. */
  2103. #define PXP2_REG_RD_SR_NUM_CFG 0x120408
  2104. /* [RW 1] Signals the PSWRD block to start initializing internal memories */
  2105. #define PXP2_REG_RD_START_INIT 0x12036c
  2106. /* [RW 2] TM byte swapping mode configuration for master read requests */
  2107. #define PXP2_REG_RD_TM_SWAP_MODE 0x1203fc
  2108. /* [RW 10] Bandwidth addition to VQ0 write requests */
  2109. #define PXP2_REG_RQ_BW_RD_ADD0 0x1201bc
  2110. /* [RW 10] Bandwidth addition to VQ12 read requests */
  2111. #define PXP2_REG_RQ_BW_RD_ADD12 0x1201ec
  2112. /* [RW 10] Bandwidth addition to VQ13 read requests */
  2113. #define PXP2_REG_RQ_BW_RD_ADD13 0x1201f0
  2114. /* [RW 10] Bandwidth addition to VQ14 read requests */
  2115. #define PXP2_REG_RQ_BW_RD_ADD14 0x1201f4
  2116. /* [RW 10] Bandwidth addition to VQ15 read requests */
  2117. #define PXP2_REG_RQ_BW_RD_ADD15 0x1201f8
  2118. /* [RW 10] Bandwidth addition to VQ16 read requests */
  2119. #define PXP2_REG_RQ_BW_RD_ADD16 0x1201fc
  2120. /* [RW 10] Bandwidth addition to VQ17 read requests */
  2121. #define PXP2_REG_RQ_BW_RD_ADD17 0x120200
  2122. /* [RW 10] Bandwidth addition to VQ18 read requests */
  2123. #define PXP2_REG_RQ_BW_RD_ADD18 0x120204
  2124. /* [RW 10] Bandwidth addition to VQ19 read requests */
  2125. #define PXP2_REG_RQ_BW_RD_ADD19 0x120208
  2126. /* [RW 10] Bandwidth addition to VQ20 read requests */
  2127. #define PXP2_REG_RQ_BW_RD_ADD20 0x12020c
  2128. /* [RW 10] Bandwidth addition to VQ22 read requests */
  2129. #define PXP2_REG_RQ_BW_RD_ADD22 0x120210
  2130. /* [RW 10] Bandwidth addition to VQ23 read requests */
  2131. #define PXP2_REG_RQ_BW_RD_ADD23 0x120214
  2132. /* [RW 10] Bandwidth addition to VQ24 read requests */
  2133. #define PXP2_REG_RQ_BW_RD_ADD24 0x120218
  2134. /* [RW 10] Bandwidth addition to VQ25 read requests */
  2135. #define PXP2_REG_RQ_BW_RD_ADD25 0x12021c
  2136. /* [RW 10] Bandwidth addition to VQ26 read requests */
  2137. #define PXP2_REG_RQ_BW_RD_ADD26 0x120220
  2138. /* [RW 10] Bandwidth addition to VQ27 read requests */
  2139. #define PXP2_REG_RQ_BW_RD_ADD27 0x120224
  2140. /* [RW 10] Bandwidth addition to VQ4 read requests */
  2141. #define PXP2_REG_RQ_BW_RD_ADD4 0x1201cc
  2142. /* [RW 10] Bandwidth addition to VQ5 read requests */
  2143. #define PXP2_REG_RQ_BW_RD_ADD5 0x1201d0
  2144. /* [RW 10] Bandwidth Typical L for VQ0 Read requests */
  2145. #define PXP2_REG_RQ_BW_RD_L0 0x1202ac
  2146. /* [RW 10] Bandwidth Typical L for VQ12 Read requests */
  2147. #define PXP2_REG_RQ_BW_RD_L12 0x1202dc
  2148. /* [RW 10] Bandwidth Typical L for VQ13 Read requests */
  2149. #define PXP2_REG_RQ_BW_RD_L13 0x1202e0
  2150. /* [RW 10] Bandwidth Typical L for VQ14 Read requests */
  2151. #define PXP2_REG_RQ_BW_RD_L14 0x1202e4
  2152. /* [RW 10] Bandwidth Typical L for VQ15 Read requests */
  2153. #define PXP2_REG_RQ_BW_RD_L15 0x1202e8
  2154. /* [RW 10] Bandwidth Typical L for VQ16 Read requests */
  2155. #define PXP2_REG_RQ_BW_RD_L16 0x1202ec
  2156. /* [RW 10] Bandwidth Typical L for VQ17 Read requests */
  2157. #define PXP2_REG_RQ_BW_RD_L17 0x1202f0
  2158. /* [RW 10] Bandwidth Typical L for VQ18 Read requests */
  2159. #define PXP2_REG_RQ_BW_RD_L18 0x1202f4
  2160. /* [RW 10] Bandwidth Typical L for VQ19 Read requests */
  2161. #define PXP2_REG_RQ_BW_RD_L19 0x1202f8
  2162. /* [RW 10] Bandwidth Typical L for VQ20 Read requests */
  2163. #define PXP2_REG_RQ_BW_RD_L20 0x1202fc
  2164. /* [RW 10] Bandwidth Typical L for VQ22 Read requests */
  2165. #define PXP2_REG_RQ_BW_RD_L22 0x120300
  2166. /* [RW 10] Bandwidth Typical L for VQ23 Read requests */
  2167. #define PXP2_REG_RQ_BW_RD_L23 0x120304
  2168. /* [RW 10] Bandwidth Typical L for VQ24 Read requests */
  2169. #define PXP2_REG_RQ_BW_RD_L24 0x120308
  2170. /* [RW 10] Bandwidth Typical L for VQ25 Read requests */
  2171. #define PXP2_REG_RQ_BW_RD_L25 0x12030c
  2172. /* [RW 10] Bandwidth Typical L for VQ26 Read requests */
  2173. #define PXP2_REG_RQ_BW_RD_L26 0x120310
  2174. /* [RW 10] Bandwidth Typical L for VQ27 Read requests */
  2175. #define PXP2_REG_RQ_BW_RD_L27 0x120314
  2176. /* [RW 10] Bandwidth Typical L for VQ4 Read requests */
  2177. #define PXP2_REG_RQ_BW_RD_L4 0x1202bc
  2178. /* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
  2179. #define PXP2_REG_RQ_BW_RD_L5 0x1202c0
  2180. /* [RW 7] Bandwidth upper bound for VQ0 read requests */
  2181. #define PXP2_REG_RQ_BW_RD_UBOUND0 0x120234
  2182. /* [RW 7] Bandwidth upper bound for VQ12 read requests */
  2183. #define PXP2_REG_RQ_BW_RD_UBOUND12 0x120264
  2184. /* [RW 7] Bandwidth upper bound for VQ13 read requests */
  2185. #define PXP2_REG_RQ_BW_RD_UBOUND13 0x120268
  2186. /* [RW 7] Bandwidth upper bound for VQ14 read requests */
  2187. #define PXP2_REG_RQ_BW_RD_UBOUND14 0x12026c
  2188. /* [RW 7] Bandwidth upper bound for VQ15 read requests */
  2189. #define PXP2_REG_RQ_BW_RD_UBOUND15 0x120270
  2190. /* [RW 7] Bandwidth upper bound for VQ16 read requests */
  2191. #define PXP2_REG_RQ_BW_RD_UBOUND16 0x120274
  2192. /* [RW 7] Bandwidth upper bound for VQ17 read requests */
  2193. #define PXP2_REG_RQ_BW_RD_UBOUND17 0x120278
  2194. /* [RW 7] Bandwidth upper bound for VQ18 read requests */
  2195. #define PXP2_REG_RQ_BW_RD_UBOUND18 0x12027c
  2196. /* [RW 7] Bandwidth upper bound for VQ19 read requests */
  2197. #define PXP2_REG_RQ_BW_RD_UBOUND19 0x120280
  2198. /* [RW 7] Bandwidth upper bound for VQ20 read requests */
  2199. #define PXP2_REG_RQ_BW_RD_UBOUND20 0x120284
  2200. /* [RW 7] Bandwidth upper bound for VQ22 read requests */
  2201. #define PXP2_REG_RQ_BW_RD_UBOUND22 0x120288
  2202. /* [RW 7] Bandwidth upper bound for VQ23 read requests */
  2203. #define PXP2_REG_RQ_BW_RD_UBOUND23 0x12028c
  2204. /* [RW 7] Bandwidth upper bound for VQ24 read requests */
  2205. #define PXP2_REG_RQ_BW_RD_UBOUND24 0x120290
  2206. /* [RW 7] Bandwidth upper bound for VQ25 read requests */
  2207. #define PXP2_REG_RQ_BW_RD_UBOUND25 0x120294
  2208. /* [RW 7] Bandwidth upper bound for VQ26 read requests */
  2209. #define PXP2_REG_RQ_BW_RD_UBOUND26 0x120298
  2210. /* [RW 7] Bandwidth upper bound for VQ27 read requests */
  2211. #define PXP2_REG_RQ_BW_RD_UBOUND27 0x12029c
  2212. /* [RW 7] Bandwidth upper bound for VQ4 read requests */
  2213. #define PXP2_REG_RQ_BW_RD_UBOUND4 0x120244
  2214. /* [RW 7] Bandwidth upper bound for VQ5 read requests */
  2215. #define PXP2_REG_RQ_BW_RD_UBOUND5 0x120248
  2216. /* [RW 10] Bandwidth addition to VQ29 write requests */
  2217. #define PXP2_REG_RQ_BW_WR_ADD29 0x12022c
  2218. /* [RW 10] Bandwidth addition to VQ30 write requests */
  2219. #define PXP2_REG_RQ_BW_WR_ADD30 0x120230
  2220. /* [RW 10] Bandwidth Typical L for VQ29 Write requests */
  2221. #define PXP2_REG_RQ_BW_WR_L29 0x12031c
  2222. /* [RW 10] Bandwidth Typical L for VQ30 Write requests */
  2223. #define PXP2_REG_RQ_BW_WR_L30 0x120320
  2224. /* [RW 7] Bandwidth upper bound for VQ29 */
  2225. #define PXP2_REG_RQ_BW_WR_UBOUND29 0x1202a4
  2226. /* [RW 7] Bandwidth upper bound for VQ30 */
  2227. #define PXP2_REG_RQ_BW_WR_UBOUND30 0x1202a8
  2228. /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
  2229. #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR 0x120008
  2230. /* [RW 2] Endian mode for cdu */
  2231. #define PXP2_REG_RQ_CDU_ENDIAN_M 0x1201a0
  2232. #define PXP2_REG_RQ_CDU_FIRST_ILT 0x12061c
  2233. #define PXP2_REG_RQ_CDU_LAST_ILT 0x120620
  2234. /* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
  2235. -128k */
  2236. #define PXP2_REG_RQ_CDU_P_SIZE 0x120018
  2237. /* [R 1] 1' indicates that the requester has finished its internal
  2238. configuration */
  2239. #define PXP2_REG_RQ_CFG_DONE 0x1201b4
  2240. /* [RW 2] Endian mode for debug */
  2241. #define PXP2_REG_RQ_DBG_ENDIAN_M 0x1201a4
  2242. /* [RW 1] When '1'; requests will enter input buffers but wont get out
  2243. towards the glue */
  2244. #define PXP2_REG_RQ_DISABLE_INPUTS 0x120330
  2245. /* [RW 1] 1 - SR will be aligned by 64B; 0 - SR will be aligned by 8B */
  2246. #define PXP2_REG_RQ_DRAM_ALIGN 0x1205b0
  2247. /* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
  2248. be asserted */
  2249. #define PXP2_REG_RQ_ELT_DISABLE 0x12066c
  2250. /* [RW 2] Endian mode for hc */
  2251. #define PXP2_REG_RQ_HC_ENDIAN_M 0x1201a8
  2252. /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
  2253. compatibility needs; Note that different registers are used per mode */
  2254. #define PXP2_REG_RQ_ILT_MODE 0x1205b4
  2255. /* [WB 53] Onchip address table */
  2256. #define PXP2_REG_RQ_ONCHIP_AT 0x122000
  2257. /* [WB 53] Onchip address table - B0 */
  2258. #define PXP2_REG_RQ_ONCHIP_AT_B0 0x128000
  2259. /* [RW 13] Pending read limiter threshold; in Dwords */
  2260. #define PXP2_REG_RQ_PDR_LIMIT 0x12033c
  2261. /* [RW 2] Endian mode for qm */
  2262. #define PXP2_REG_RQ_QM_ENDIAN_M 0x120194
  2263. #define PXP2_REG_RQ_QM_FIRST_ILT 0x120634
  2264. #define PXP2_REG_RQ_QM_LAST_ILT 0x120638
  2265. /* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
  2266. -128k */
  2267. #define PXP2_REG_RQ_QM_P_SIZE 0x120050
  2268. /* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
  2269. #define PXP2_REG_RQ_RBC_DONE 0x1201b0
  2270. /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
  2271. 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
  2272. #define PXP2_REG_RQ_RD_MBS0 0x120160
  2273. /* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
  2274. 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
  2275. #define PXP2_REG_RQ_RD_MBS1 0x120168
  2276. /* [RW 2] Endian mode for src */
  2277. #define PXP2_REG_RQ_SRC_ENDIAN_M 0x12019c
  2278. #define PXP2_REG_RQ_SRC_FIRST_ILT 0x12063c
  2279. #define PXP2_REG_RQ_SRC_LAST_ILT 0x120640
  2280. /* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
  2281. -128k */
  2282. #define PXP2_REG_RQ_SRC_P_SIZE 0x12006c
  2283. /* [RW 2] Endian mode for tm */
  2284. #define PXP2_REG_RQ_TM_ENDIAN_M 0x120198
  2285. #define PXP2_REG_RQ_TM_FIRST_ILT 0x120644
  2286. #define PXP2_REG_RQ_TM_LAST_ILT 0x120648
  2287. /* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
  2288. -128k */
  2289. #define PXP2_REG_RQ_TM_P_SIZE 0x120034
  2290. /* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
  2291. #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY 0x12080c
  2292. /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
  2293. #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR 0x120094
  2294. /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
  2295. #define PXP2_REG_RQ_VQ0_ENTRY_CNT 0x120810
  2296. /* [R 8] Number of entries occupied by vq 10 in pswrq memory */
  2297. #define PXP2_REG_RQ_VQ10_ENTRY_CNT 0x120818
  2298. /* [R 8] Number of entries occupied by vq 11 in pswrq memory */
  2299. #define PXP2_REG_RQ_VQ11_ENTRY_CNT 0x120820
  2300. /* [R 8] Number of entries occupied by vq 12 in pswrq memory */
  2301. #define PXP2_REG_RQ_VQ12_ENTRY_CNT 0x120828
  2302. /* [R 8] Number of entries occupied by vq 13 in pswrq memory */
  2303. #define PXP2_REG_RQ_VQ13_ENTRY_CNT 0x120830
  2304. /* [R 8] Number of entries occupied by vq 14 in pswrq memory */
  2305. #define PXP2_REG_RQ_VQ14_ENTRY_CNT 0x120838
  2306. /* [R 8] Number of entries occupied by vq 15 in pswrq memory */
  2307. #define PXP2_REG_RQ_VQ15_ENTRY_CNT 0x120840
  2308. /* [R 8] Number of entries occupied by vq 16 in pswrq memory */
  2309. #define PXP2_REG_RQ_VQ16_ENTRY_CNT 0x120848
  2310. /* [R 8] Number of entries occupied by vq 17 in pswrq memory */
  2311. #define PXP2_REG_RQ_VQ17_ENTRY_CNT 0x120850
  2312. /* [R 8] Number of entries occupied by vq 18 in pswrq memory */
  2313. #define PXP2_REG_RQ_VQ18_ENTRY_CNT 0x120858
  2314. /* [R 8] Number of entries occupied by vq 19 in pswrq memory */
  2315. #define PXP2_REG_RQ_VQ19_ENTRY_CNT 0x120860
  2316. /* [R 8] Number of entries occupied by vq 1 in pswrq memory */
  2317. #define PXP2_REG_RQ_VQ1_ENTRY_CNT 0x120868
  2318. /* [R 8] Number of entries occupied by vq 20 in pswrq memory */
  2319. #define PXP2_REG_RQ_VQ20_ENTRY_CNT 0x120870
  2320. /* [R 8] Number of entries occupied by vq 21 in pswrq memory */
  2321. #define PXP2_REG_RQ_VQ21_ENTRY_CNT 0x120878
  2322. /* [R 8] Number of entries occupied by vq 22 in pswrq memory */
  2323. #define PXP2_REG_RQ_VQ22_ENTRY_CNT 0x120880
  2324. /* [R 8] Number of entries occupied by vq 23 in pswrq memory */
  2325. #define PXP2_REG_RQ_VQ23_ENTRY_CNT 0x120888
  2326. /* [R 8] Number of entries occupied by vq 24 in pswrq memory */
  2327. #define PXP2_REG_RQ_VQ24_ENTRY_CNT 0x120890
  2328. /* [R 8] Number of entries occupied by vq 25 in pswrq memory */
  2329. #define PXP2_REG_RQ_VQ25_ENTRY_CNT 0x120898
  2330. /* [R 8] Number of entries occupied by vq 26 in pswrq memory */
  2331. #define PXP2_REG_RQ_VQ26_ENTRY_CNT 0x1208a0
  2332. /* [R 8] Number of entries occupied by vq 27 in pswrq memory */
  2333. #define PXP2_REG_RQ_VQ27_ENTRY_CNT 0x1208a8
  2334. /* [R 8] Number of entries occupied by vq 28 in pswrq memory */
  2335. #define PXP2_REG_RQ_VQ28_ENTRY_CNT 0x1208b0
  2336. /* [R 8] Number of entries occupied by vq 29 in pswrq memory */
  2337. #define PXP2_REG_RQ_VQ29_ENTRY_CNT 0x1208b8
  2338. /* [R 8] Number of entries occupied by vq 2 in pswrq memory */
  2339. #define PXP2_REG_RQ_VQ2_ENTRY_CNT 0x1208c0
  2340. /* [R 8] Number of entries occupied by vq 30 in pswrq memory */
  2341. #define PXP2_REG_RQ_VQ30_ENTRY_CNT 0x1208c8
  2342. /* [R 8] Number of entries occupied by vq 31 in pswrq memory */
  2343. #define PXP2_REG_RQ_VQ31_ENTRY_CNT 0x1208d0
  2344. /* [R 8] Number of entries occupied by vq 3 in pswrq memory */
  2345. #define PXP2_REG_RQ_VQ3_ENTRY_CNT 0x1208d8
  2346. /* [R 8] Number of entries occupied by vq 4 in pswrq memory */
  2347. #define PXP2_REG_RQ_VQ4_ENTRY_CNT 0x1208e0
  2348. /* [R 8] Number of entries occupied by vq 5 in pswrq memory */
  2349. #define PXP2_REG_RQ_VQ5_ENTRY_CNT 0x1208e8
  2350. /* [R 8] Number of entries occupied by vq 6 in pswrq memory */
  2351. #define PXP2_REG_RQ_VQ6_ENTRY_CNT 0x1208f0
  2352. /* [R 8] Number of entries occupied by vq 7 in pswrq memory */
  2353. #define PXP2_REG_RQ_VQ7_ENTRY_CNT 0x1208f8
  2354. /* [R 8] Number of entries occupied by vq 8 in pswrq memory */
  2355. #define PXP2_REG_RQ_VQ8_ENTRY_CNT 0x120900
  2356. /* [R 8] Number of entries occupied by vq 9 in pswrq memory */
  2357. #define PXP2_REG_RQ_VQ9_ENTRY_CNT 0x120908
  2358. /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
  2359. 001:256B; 010: 512B; */
  2360. #define PXP2_REG_RQ_WR_MBS0 0x12015c
  2361. /* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
  2362. 001:256B; 010: 512B; */
  2363. #define PXP2_REG_RQ_WR_MBS1 0x120164
  2364. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2365. buffer reaches this number has_payload will be asserted */
  2366. #define PXP2_REG_WR_CDU_MPS 0x1205f0
  2367. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2368. buffer reaches this number has_payload will be asserted */
  2369. #define PXP2_REG_WR_CSDM_MPS 0x1205d0
  2370. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2371. buffer reaches this number has_payload will be asserted */
  2372. #define PXP2_REG_WR_DBG_MPS 0x1205e8
  2373. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2374. buffer reaches this number has_payload will be asserted */
  2375. #define PXP2_REG_WR_DMAE_MPS 0x1205ec
  2376. /* [RW 10] if Number of entries in dmae fifo will be higher than this
  2377. threshold then has_payload indication will be asserted; the default value
  2378. should be equal to &gt; write MBS size! */
  2379. #define PXP2_REG_WR_DMAE_TH 0x120368
  2380. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2381. buffer reaches this number has_payload will be asserted */
  2382. #define PXP2_REG_WR_HC_MPS 0x1205c8
  2383. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2384. buffer reaches this number has_payload will be asserted */
  2385. #define PXP2_REG_WR_QM_MPS 0x1205dc
  2386. /* [RW 1] 0 - working in A0 mode; - working in B0 mode */
  2387. #define PXP2_REG_WR_REV_MODE 0x120670
  2388. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2389. buffer reaches this number has_payload will be asserted */
  2390. #define PXP2_REG_WR_SRC_MPS 0x1205e4
  2391. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2392. buffer reaches this number has_payload will be asserted */
  2393. #define PXP2_REG_WR_TM_MPS 0x1205e0
  2394. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2395. buffer reaches this number has_payload will be asserted */
  2396. #define PXP2_REG_WR_TSDM_MPS 0x1205d4
  2397. /* [RW 10] if Number of entries in usdmdp fifo will be higher than this
  2398. threshold then has_payload indication will be asserted; the default value
  2399. should be equal to &gt; write MBS size! */
  2400. #define PXP2_REG_WR_USDMDP_TH 0x120348
  2401. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2402. buffer reaches this number has_payload will be asserted */
  2403. #define PXP2_REG_WR_USDM_MPS 0x1205cc
  2404. /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
  2405. buffer reaches this number has_payload will be asserted */
  2406. #define PXP2_REG_WR_XSDM_MPS 0x1205d8
  2407. /* [R 1] debug only: Indication if PSWHST arbiter is idle */
  2408. #define PXP_REG_HST_ARB_IS_IDLE 0x103004
  2409. /* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
  2410. this client is waiting for the arbiter. */
  2411. #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB 0x103008
  2412. /* [RW 1] When 1; doorbells are discarded and not passed to doorbell queue
  2413. block. Should be used for close the gates. */
  2414. #define PXP_REG_HST_DISCARD_DOORBELLS 0x1030a4
  2415. /* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
  2416. should update accoring to 'hst_discard_doorbells' register when the state
  2417. machine is idle */
  2418. #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS 0x1030a0
  2419. /* [RW 1] When 1; new internal writes arriving to the block are discarded.
  2420. Should be used for close the gates. */
  2421. #define PXP_REG_HST_DISCARD_INTERNAL_WRITES 0x1030a8
  2422. /* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
  2423. means this PSWHST is discarding inputs from this client. Each bit should
  2424. update accoring to 'hst_discard_internal_writes' register when the state
  2425. machine is idle. */
  2426. #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS 0x10309c
  2427. /* [WB 160] Used for initialization of the inbound interrupts memory */
  2428. #define PXP_REG_HST_INBOUND_INT 0x103800
  2429. /* [RW 32] Interrupt mask register #0 read/write */
  2430. #define PXP_REG_PXP_INT_MASK_0 0x103074
  2431. #define PXP_REG_PXP_INT_MASK_1 0x103084
  2432. /* [R 32] Interrupt register #0 read */
  2433. #define PXP_REG_PXP_INT_STS_0 0x103068
  2434. #define PXP_REG_PXP_INT_STS_1 0x103078
  2435. /* [RC 32] Interrupt register #0 read clear */
  2436. #define PXP_REG_PXP_INT_STS_CLR_0 0x10306c
  2437. /* [RW 26] Parity mask register #0 read/write */
  2438. #define PXP_REG_PXP_PRTY_MASK 0x103094
  2439. /* [R 26] Parity register #0 read */
  2440. #define PXP_REG_PXP_PRTY_STS 0x103088
  2441. /* [RW 4] The activity counter initial increment value sent in the load
  2442. request */
  2443. #define QM_REG_ACTCTRINITVAL_0 0x168040
  2444. #define QM_REG_ACTCTRINITVAL_1 0x168044
  2445. #define QM_REG_ACTCTRINITVAL_2 0x168048
  2446. #define QM_REG_ACTCTRINITVAL_3 0x16804c
  2447. /* [RW 32] The base logical address (in bytes) of each physical queue. The
  2448. index I represents the physical queue number. The 12 lsbs are ignore and
  2449. considered zero so practically there are only 20 bits in this register;
  2450. queues 63-0 */
  2451. #define QM_REG_BASEADDR 0x168900
  2452. /* [RW 32] The base logical address (in bytes) of each physical queue. The
  2453. index I represents the physical queue number. The 12 lsbs are ignore and
  2454. considered zero so practically there are only 20 bits in this register;
  2455. queues 127-64 */
  2456. #define QM_REG_BASEADDR_EXT_A 0x16e100
  2457. /* [RW 16] The byte credit cost for each task. This value is for both ports */
  2458. #define QM_REG_BYTECRDCOST 0x168234
  2459. /* [RW 16] The initial byte credit value for both ports. */
  2460. #define QM_REG_BYTECRDINITVAL 0x168238
  2461. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2462. queue uses port 0 else it uses port 1; queues 31-0 */
  2463. #define QM_REG_BYTECRDPORT_LSB 0x168228
  2464. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2465. queue uses port 0 else it uses port 1; queues 95-64 */
  2466. #define QM_REG_BYTECRDPORT_LSB_EXT_A 0x16e520
  2467. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2468. queue uses port 0 else it uses port 1; queues 63-32 */
  2469. #define QM_REG_BYTECRDPORT_MSB 0x168224
  2470. /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
  2471. queue uses port 0 else it uses port 1; queues 127-96 */
  2472. #define QM_REG_BYTECRDPORT_MSB_EXT_A 0x16e51c
  2473. /* [RW 16] The byte credit value that if above the QM is considered almost
  2474. full */
  2475. #define QM_REG_BYTECREDITAFULLTHR 0x168094
  2476. /* [RW 4] The initial credit for interface */
  2477. #define QM_REG_CMINITCRD_0 0x1680cc
  2478. #define QM_REG_CMINITCRD_1 0x1680d0
  2479. #define QM_REG_CMINITCRD_2 0x1680d4
  2480. #define QM_REG_CMINITCRD_3 0x1680d8
  2481. #define QM_REG_CMINITCRD_4 0x1680dc
  2482. #define QM_REG_CMINITCRD_5 0x1680e0
  2483. #define QM_REG_CMINITCRD_6 0x1680e4
  2484. #define QM_REG_CMINITCRD_7 0x1680e8
  2485. /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
  2486. is masked */
  2487. #define QM_REG_CMINTEN 0x1680ec
  2488. /* [RW 12] A bit vector which indicates which one of the queues are tied to
  2489. interface 0 */
  2490. #define QM_REG_CMINTVOQMASK_0 0x1681f4
  2491. #define QM_REG_CMINTVOQMASK_1 0x1681f8
  2492. #define QM_REG_CMINTVOQMASK_2 0x1681fc
  2493. #define QM_REG_CMINTVOQMASK_3 0x168200
  2494. #define QM_REG_CMINTVOQMASK_4 0x168204
  2495. #define QM_REG_CMINTVOQMASK_5 0x168208
  2496. #define QM_REG_CMINTVOQMASK_6 0x16820c
  2497. #define QM_REG_CMINTVOQMASK_7 0x168210
  2498. /* [RW 20] The number of connections divided by 16 which dictates the size
  2499. of each queue which belongs to even function number. */
  2500. #define QM_REG_CONNNUM_0 0x168020
  2501. /* [R 6] Keep the fill level of the fifo from write client 4 */
  2502. #define QM_REG_CQM_WRC_FIFOLVL 0x168018
  2503. /* [RW 8] The context regions sent in the CFC load request */
  2504. #define QM_REG_CTXREG_0 0x168030
  2505. #define QM_REG_CTXREG_1 0x168034
  2506. #define QM_REG_CTXREG_2 0x168038
  2507. #define QM_REG_CTXREG_3 0x16803c
  2508. /* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
  2509. bypass enable */
  2510. #define QM_REG_ENBYPVOQMASK 0x16823c
  2511. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2512. physical queue uses the byte credit; queues 31-0 */
  2513. #define QM_REG_ENBYTECRD_LSB 0x168220
  2514. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2515. physical queue uses the byte credit; queues 95-64 */
  2516. #define QM_REG_ENBYTECRD_LSB_EXT_A 0x16e518
  2517. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2518. physical queue uses the byte credit; queues 63-32 */
  2519. #define QM_REG_ENBYTECRD_MSB 0x16821c
  2520. /* [RW 32] A bit mask per each physical queue. If a bit is set then the
  2521. physical queue uses the byte credit; queues 127-96 */
  2522. #define QM_REG_ENBYTECRD_MSB_EXT_A 0x16e514
  2523. /* [RW 4] If cleared then the secondary interface will not be served by the
  2524. RR arbiter */
  2525. #define QM_REG_ENSEC 0x1680f0
  2526. /* [RW 32] NA */
  2527. #define QM_REG_FUNCNUMSEL_LSB 0x168230
  2528. /* [RW 32] NA */
  2529. #define QM_REG_FUNCNUMSEL_MSB 0x16822c
  2530. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2531. be use for the almost empty indication to the HW block; queues 31:0 */
  2532. #define QM_REG_HWAEMPTYMASK_LSB 0x168218
  2533. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2534. be use for the almost empty indication to the HW block; queues 95-64 */
  2535. #define QM_REG_HWAEMPTYMASK_LSB_EXT_A 0x16e510
  2536. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2537. be use for the almost empty indication to the HW block; queues 63:32 */
  2538. #define QM_REG_HWAEMPTYMASK_MSB 0x168214
  2539. /* [RW 32] A mask register to mask the Almost empty signals which will not
  2540. be use for the almost empty indication to the HW block; queues 127-96 */
  2541. #define QM_REG_HWAEMPTYMASK_MSB_EXT_A 0x16e50c
  2542. /* [RW 4] The number of outstanding request to CFC */
  2543. #define QM_REG_OUTLDREQ 0x168804
  2544. /* [RC 1] A flag to indicate that overflow error occurred in one of the
  2545. queues. */
  2546. #define QM_REG_OVFERROR 0x16805c
  2547. /* [RC 7] the Q where the overflow occurs */
  2548. #define QM_REG_OVFQNUM 0x168058
  2549. /* [R 16] Pause state for physical queues 15-0 */
  2550. #define QM_REG_PAUSESTATE0 0x168410
  2551. /* [R 16] Pause state for physical queues 31-16 */
  2552. #define QM_REG_PAUSESTATE1 0x168414
  2553. /* [R 16] Pause state for physical queues 47-32 */
  2554. #define QM_REG_PAUSESTATE2 0x16e684
  2555. /* [R 16] Pause state for physical queues 63-48 */
  2556. #define QM_REG_PAUSESTATE3 0x16e688
  2557. /* [R 16] Pause state for physical queues 79-64 */
  2558. #define QM_REG_PAUSESTATE4 0x16e68c
  2559. /* [R 16] Pause state for physical queues 95-80 */
  2560. #define QM_REG_PAUSESTATE5 0x16e690
  2561. /* [R 16] Pause state for physical queues 111-96 */
  2562. #define QM_REG_PAUSESTATE6 0x16e694
  2563. /* [R 16] Pause state for physical queues 127-112 */
  2564. #define QM_REG_PAUSESTATE7 0x16e698
  2565. /* [RW 2] The PCI attributes field used in the PCI request. */
  2566. #define QM_REG_PCIREQAT 0x168054
  2567. /* [R 16] The byte credit of port 0 */
  2568. #define QM_REG_PORT0BYTECRD 0x168300
  2569. /* [R 16] The byte credit of port 1 */
  2570. #define QM_REG_PORT1BYTECRD 0x168304
  2571. /* [RW 3] pci function number of queues 15-0 */
  2572. #define QM_REG_PQ2PCIFUNC_0 0x16e6bc
  2573. #define QM_REG_PQ2PCIFUNC_1 0x16e6c0
  2574. #define QM_REG_PQ2PCIFUNC_2 0x16e6c4
  2575. #define QM_REG_PQ2PCIFUNC_3 0x16e6c8
  2576. #define QM_REG_PQ2PCIFUNC_4 0x16e6cc
  2577. #define QM_REG_PQ2PCIFUNC_5 0x16e6d0
  2578. #define QM_REG_PQ2PCIFUNC_6 0x16e6d4
  2579. #define QM_REG_PQ2PCIFUNC_7 0x16e6d8
  2580. /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
  2581. ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
  2582. bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
  2583. #define QM_REG_PTRTBL 0x168a00
  2584. /* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
  2585. ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
  2586. bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
  2587. #define QM_REG_PTRTBL_EXT_A 0x16e200
  2588. /* [RW 2] Interrupt mask register #0 read/write */
  2589. #define QM_REG_QM_INT_MASK 0x168444
  2590. /* [R 2] Interrupt register #0 read */
  2591. #define QM_REG_QM_INT_STS 0x168438
  2592. /* [RW 12] Parity mask register #0 read/write */
  2593. #define QM_REG_QM_PRTY_MASK 0x168454
  2594. /* [R 12] Parity register #0 read */
  2595. #define QM_REG_QM_PRTY_STS 0x168448
  2596. /* [R 32] Current queues in pipeline: Queues from 32 to 63 */
  2597. #define QM_REG_QSTATUS_HIGH 0x16802c
  2598. /* [R 32] Current queues in pipeline: Queues from 96 to 127 */
  2599. #define QM_REG_QSTATUS_HIGH_EXT_A 0x16e408
  2600. /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
  2601. #define QM_REG_QSTATUS_LOW 0x168028
  2602. /* [R 32] Current queues in pipeline: Queues from 64 to 95 */
  2603. #define QM_REG_QSTATUS_LOW_EXT_A 0x16e404
  2604. /* [R 24] The number of tasks queued for each queue; queues 63-0 */
  2605. #define QM_REG_QTASKCTR_0 0x168308
  2606. /* [R 24] The number of tasks queued for each queue; queues 127-64 */
  2607. #define QM_REG_QTASKCTR_EXT_A_0 0x16e584
  2608. /* [RW 4] Queue tied to VOQ */
  2609. #define QM_REG_QVOQIDX_0 0x1680f4
  2610. #define QM_REG_QVOQIDX_10 0x16811c
  2611. #define QM_REG_QVOQIDX_100 0x16e49c
  2612. #define QM_REG_QVOQIDX_101 0x16e4a0
  2613. #define QM_REG_QVOQIDX_102 0x16e4a4
  2614. #define QM_REG_QVOQIDX_103 0x16e4a8
  2615. #define QM_REG_QVOQIDX_104 0x16e4ac
  2616. #define QM_REG_QVOQIDX_105 0x16e4b0
  2617. #define QM_REG_QVOQIDX_106 0x16e4b4
  2618. #define QM_REG_QVOQIDX_107 0x16e4b8
  2619. #define QM_REG_QVOQIDX_108 0x16e4bc
  2620. #define QM_REG_QVOQIDX_109 0x16e4c0
  2621. #define QM_REG_QVOQIDX_11 0x168120
  2622. #define QM_REG_QVOQIDX_110 0x16e4c4
  2623. #define QM_REG_QVOQIDX_111 0x16e4c8
  2624. #define QM_REG_QVOQIDX_112 0x16e4cc
  2625. #define QM_REG_QVOQIDX_113 0x16e4d0
  2626. #define QM_REG_QVOQIDX_114 0x16e4d4
  2627. #define QM_REG_QVOQIDX_115 0x16e4d8
  2628. #define QM_REG_QVOQIDX_116 0x16e4dc
  2629. #define QM_REG_QVOQIDX_117 0x16e4e0
  2630. #define QM_REG_QVOQIDX_118 0x16e4e4
  2631. #define QM_REG_QVOQIDX_119 0x16e4e8
  2632. #define QM_REG_QVOQIDX_12 0x168124
  2633. #define QM_REG_QVOQIDX_120 0x16e4ec
  2634. #define QM_REG_QVOQIDX_121 0x16e4f0
  2635. #define QM_REG_QVOQIDX_122 0x16e4f4
  2636. #define QM_REG_QVOQIDX_123 0x16e4f8
  2637. #define QM_REG_QVOQIDX_124 0x16e4fc
  2638. #define QM_REG_QVOQIDX_125 0x16e500
  2639. #define QM_REG_QVOQIDX_126 0x16e504
  2640. #define QM_REG_QVOQIDX_127 0x16e508
  2641. #define QM_REG_QVOQIDX_13 0x168128
  2642. #define QM_REG_QVOQIDX_14 0x16812c
  2643. #define QM_REG_QVOQIDX_15 0x168130
  2644. #define QM_REG_QVOQIDX_16 0x168134
  2645. #define QM_REG_QVOQIDX_17 0x168138
  2646. #define QM_REG_QVOQIDX_21 0x168148
  2647. #define QM_REG_QVOQIDX_22 0x16814c
  2648. #define QM_REG_QVOQIDX_23 0x168150
  2649. #define QM_REG_QVOQIDX_24 0x168154
  2650. #define QM_REG_QVOQIDX_25 0x168158
  2651. #define QM_REG_QVOQIDX_26 0x16815c
  2652. #define QM_REG_QVOQIDX_27 0x168160
  2653. #define QM_REG_QVOQIDX_28 0x168164
  2654. #define QM_REG_QVOQIDX_29 0x168168
  2655. #define QM_REG_QVOQIDX_30 0x16816c
  2656. #define QM_REG_QVOQIDX_31 0x168170
  2657. #define QM_REG_QVOQIDX_32 0x168174
  2658. #define QM_REG_QVOQIDX_33 0x168178
  2659. #define QM_REG_QVOQIDX_34 0x16817c
  2660. #define QM_REG_QVOQIDX_35 0x168180
  2661. #define QM_REG_QVOQIDX_36 0x168184
  2662. #define QM_REG_QVOQIDX_37 0x168188
  2663. #define QM_REG_QVOQIDX_38 0x16818c
  2664. #define QM_REG_QVOQIDX_39 0x168190
  2665. #define QM_REG_QVOQIDX_40 0x168194
  2666. #define QM_REG_QVOQIDX_41 0x168198
  2667. #define QM_REG_QVOQIDX_42 0x16819c
  2668. #define QM_REG_QVOQIDX_43 0x1681a0
  2669. #define QM_REG_QVOQIDX_44 0x1681a4
  2670. #define QM_REG_QVOQIDX_45 0x1681a8
  2671. #define QM_REG_QVOQIDX_46 0x1681ac
  2672. #define QM_REG_QVOQIDX_47 0x1681b0
  2673. #define QM_REG_QVOQIDX_48 0x1681b4
  2674. #define QM_REG_QVOQIDX_49 0x1681b8
  2675. #define QM_REG_QVOQIDX_5 0x168108
  2676. #define QM_REG_QVOQIDX_50 0x1681bc
  2677. #define QM_REG_QVOQIDX_51 0x1681c0
  2678. #define QM_REG_QVOQIDX_52 0x1681c4
  2679. #define QM_REG_QVOQIDX_53 0x1681c8
  2680. #define QM_REG_QVOQIDX_54 0x1681cc
  2681. #define QM_REG_QVOQIDX_55 0x1681d0
  2682. #define QM_REG_QVOQIDX_56 0x1681d4
  2683. #define QM_REG_QVOQIDX_57 0x1681d8
  2684. #define QM_REG_QVOQIDX_58 0x1681dc
  2685. #define QM_REG_QVOQIDX_59 0x1681e0
  2686. #define QM_REG_QVOQIDX_6 0x16810c
  2687. #define QM_REG_QVOQIDX_60 0x1681e4
  2688. #define QM_REG_QVOQIDX_61 0x1681e8
  2689. #define QM_REG_QVOQIDX_62 0x1681ec
  2690. #define QM_REG_QVOQIDX_63 0x1681f0
  2691. #define QM_REG_QVOQIDX_64 0x16e40c
  2692. #define QM_REG_QVOQIDX_65 0x16e410
  2693. #define QM_REG_QVOQIDX_69 0x16e420
  2694. #define QM_REG_QVOQIDX_7 0x168110
  2695. #define QM_REG_QVOQIDX_70 0x16e424
  2696. #define QM_REG_QVOQIDX_71 0x16e428
  2697. #define QM_REG_QVOQIDX_72 0x16e42c
  2698. #define QM_REG_QVOQIDX_73 0x16e430
  2699. #define QM_REG_QVOQIDX_74 0x16e434
  2700. #define QM_REG_QVOQIDX_75 0x16e438
  2701. #define QM_REG_QVOQIDX_76 0x16e43c
  2702. #define QM_REG_QVOQIDX_77 0x16e440
  2703. #define QM_REG_QVOQIDX_78 0x16e444
  2704. #define QM_REG_QVOQIDX_79 0x16e448
  2705. #define QM_REG_QVOQIDX_8 0x168114
  2706. #define QM_REG_QVOQIDX_80 0x16e44c
  2707. #define QM_REG_QVOQIDX_81 0x16e450
  2708. #define QM_REG_QVOQIDX_85 0x16e460
  2709. #define QM_REG_QVOQIDX_86 0x16e464
  2710. #define QM_REG_QVOQIDX_87 0x16e468
  2711. #define QM_REG_QVOQIDX_88 0x16e46c
  2712. #define QM_REG_QVOQIDX_89 0x16e470
  2713. #define QM_REG_QVOQIDX_9 0x168118
  2714. #define QM_REG_QVOQIDX_90 0x16e474
  2715. #define QM_REG_QVOQIDX_91 0x16e478
  2716. #define QM_REG_QVOQIDX_92 0x16e47c
  2717. #define QM_REG_QVOQIDX_93 0x16e480
  2718. #define QM_REG_QVOQIDX_94 0x16e484
  2719. #define QM_REG_QVOQIDX_95 0x16e488
  2720. #define QM_REG_QVOQIDX_96 0x16e48c
  2721. #define QM_REG_QVOQIDX_97 0x16e490
  2722. #define QM_REG_QVOQIDX_98 0x16e494
  2723. #define QM_REG_QVOQIDX_99 0x16e498
  2724. /* [RW 1] Initialization bit command */
  2725. #define QM_REG_SOFT_RESET 0x168428
  2726. /* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
  2727. #define QM_REG_TASKCRDCOST_0 0x16809c
  2728. #define QM_REG_TASKCRDCOST_1 0x1680a0
  2729. #define QM_REG_TASKCRDCOST_2 0x1680a4
  2730. #define QM_REG_TASKCRDCOST_4 0x1680ac
  2731. #define QM_REG_TASKCRDCOST_5 0x1680b0
  2732. /* [R 6] Keep the fill level of the fifo from write client 3 */
  2733. #define QM_REG_TQM_WRC_FIFOLVL 0x168010
  2734. /* [R 6] Keep the fill level of the fifo from write client 2 */
  2735. #define QM_REG_UQM_WRC_FIFOLVL 0x168008
  2736. /* [RC 32] Credit update error register */
  2737. #define QM_REG_VOQCRDERRREG 0x168408
  2738. /* [R 16] The credit value for each VOQ */
  2739. #define QM_REG_VOQCREDIT_0 0x1682d0
  2740. #define QM_REG_VOQCREDIT_1 0x1682d4
  2741. #define QM_REG_VOQCREDIT_4 0x1682e0
  2742. /* [RW 16] The credit value that if above the QM is considered almost full */
  2743. #define QM_REG_VOQCREDITAFULLTHR 0x168090
  2744. /* [RW 16] The init and maximum credit for each VoQ */
  2745. #define QM_REG_VOQINITCREDIT_0 0x168060
  2746. #define QM_REG_VOQINITCREDIT_1 0x168064
  2747. #define QM_REG_VOQINITCREDIT_2 0x168068
  2748. #define QM_REG_VOQINITCREDIT_4 0x168070
  2749. #define QM_REG_VOQINITCREDIT_5 0x168074
  2750. /* [RW 1] The port of which VOQ belongs */
  2751. #define QM_REG_VOQPORT_0 0x1682a0
  2752. #define QM_REG_VOQPORT_1 0x1682a4
  2753. #define QM_REG_VOQPORT_2 0x1682a8
  2754. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2755. #define QM_REG_VOQQMASK_0_LSB 0x168240
  2756. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2757. #define QM_REG_VOQQMASK_0_LSB_EXT_A 0x16e524
  2758. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2759. #define QM_REG_VOQQMASK_0_MSB 0x168244
  2760. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2761. #define QM_REG_VOQQMASK_0_MSB_EXT_A 0x16e528
  2762. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2763. #define QM_REG_VOQQMASK_10_LSB 0x168290
  2764. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2765. #define QM_REG_VOQQMASK_10_LSB_EXT_A 0x16e574
  2766. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2767. #define QM_REG_VOQQMASK_10_MSB 0x168294
  2768. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2769. #define QM_REG_VOQQMASK_10_MSB_EXT_A 0x16e578
  2770. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2771. #define QM_REG_VOQQMASK_11_LSB 0x168298
  2772. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2773. #define QM_REG_VOQQMASK_11_LSB_EXT_A 0x16e57c
  2774. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2775. #define QM_REG_VOQQMASK_11_MSB 0x16829c
  2776. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2777. #define QM_REG_VOQQMASK_11_MSB_EXT_A 0x16e580
  2778. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2779. #define QM_REG_VOQQMASK_1_LSB 0x168248
  2780. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2781. #define QM_REG_VOQQMASK_1_LSB_EXT_A 0x16e52c
  2782. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2783. #define QM_REG_VOQQMASK_1_MSB 0x16824c
  2784. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2785. #define QM_REG_VOQQMASK_1_MSB_EXT_A 0x16e530
  2786. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2787. #define QM_REG_VOQQMASK_2_LSB 0x168250
  2788. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2789. #define QM_REG_VOQQMASK_2_LSB_EXT_A 0x16e534
  2790. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2791. #define QM_REG_VOQQMASK_2_MSB 0x168254
  2792. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2793. #define QM_REG_VOQQMASK_2_MSB_EXT_A 0x16e538
  2794. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2795. #define QM_REG_VOQQMASK_3_LSB 0x168258
  2796. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2797. #define QM_REG_VOQQMASK_3_LSB_EXT_A 0x16e53c
  2798. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2799. #define QM_REG_VOQQMASK_3_MSB_EXT_A 0x16e540
  2800. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2801. #define QM_REG_VOQQMASK_4_LSB 0x168260
  2802. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2803. #define QM_REG_VOQQMASK_4_LSB_EXT_A 0x16e544
  2804. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2805. #define QM_REG_VOQQMASK_4_MSB 0x168264
  2806. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2807. #define QM_REG_VOQQMASK_4_MSB_EXT_A 0x16e548
  2808. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2809. #define QM_REG_VOQQMASK_5_LSB 0x168268
  2810. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2811. #define QM_REG_VOQQMASK_5_LSB_EXT_A 0x16e54c
  2812. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2813. #define QM_REG_VOQQMASK_5_MSB 0x16826c
  2814. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2815. #define QM_REG_VOQQMASK_5_MSB_EXT_A 0x16e550
  2816. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2817. #define QM_REG_VOQQMASK_6_LSB 0x168270
  2818. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2819. #define QM_REG_VOQQMASK_6_LSB_EXT_A 0x16e554
  2820. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2821. #define QM_REG_VOQQMASK_6_MSB 0x168274
  2822. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2823. #define QM_REG_VOQQMASK_6_MSB_EXT_A 0x16e558
  2824. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2825. #define QM_REG_VOQQMASK_7_LSB 0x168278
  2826. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2827. #define QM_REG_VOQQMASK_7_LSB_EXT_A 0x16e55c
  2828. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2829. #define QM_REG_VOQQMASK_7_MSB 0x16827c
  2830. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2831. #define QM_REG_VOQQMASK_7_MSB_EXT_A 0x16e560
  2832. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2833. #define QM_REG_VOQQMASK_8_LSB 0x168280
  2834. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2835. #define QM_REG_VOQQMASK_8_LSB_EXT_A 0x16e564
  2836. /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
  2837. #define QM_REG_VOQQMASK_8_MSB 0x168284
  2838. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2839. #define QM_REG_VOQQMASK_8_MSB_EXT_A 0x16e568
  2840. /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
  2841. #define QM_REG_VOQQMASK_9_LSB 0x168288
  2842. /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
  2843. #define QM_REG_VOQQMASK_9_LSB_EXT_A 0x16e56c
  2844. /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
  2845. #define QM_REG_VOQQMASK_9_MSB_EXT_A 0x16e570
  2846. /* [RW 32] Wrr weights */
  2847. #define QM_REG_WRRWEIGHTS_0 0x16880c
  2848. #define QM_REG_WRRWEIGHTS_1 0x168810
  2849. #define QM_REG_WRRWEIGHTS_10 0x168814
  2850. #define QM_REG_WRRWEIGHTS_11 0x168818
  2851. #define QM_REG_WRRWEIGHTS_12 0x16881c
  2852. #define QM_REG_WRRWEIGHTS_13 0x168820
  2853. #define QM_REG_WRRWEIGHTS_14 0x168824
  2854. #define QM_REG_WRRWEIGHTS_15 0x168828
  2855. #define QM_REG_WRRWEIGHTS_16 0x16e000
  2856. #define QM_REG_WRRWEIGHTS_17 0x16e004
  2857. #define QM_REG_WRRWEIGHTS_18 0x16e008
  2858. #define QM_REG_WRRWEIGHTS_19 0x16e00c
  2859. #define QM_REG_WRRWEIGHTS_2 0x16882c
  2860. #define QM_REG_WRRWEIGHTS_20 0x16e010
  2861. #define QM_REG_WRRWEIGHTS_21 0x16e014
  2862. #define QM_REG_WRRWEIGHTS_22 0x16e018
  2863. #define QM_REG_WRRWEIGHTS_23 0x16e01c
  2864. #define QM_REG_WRRWEIGHTS_24 0x16e020
  2865. #define QM_REG_WRRWEIGHTS_25 0x16e024
  2866. #define QM_REG_WRRWEIGHTS_26 0x16e028
  2867. #define QM_REG_WRRWEIGHTS_27 0x16e02c
  2868. #define QM_REG_WRRWEIGHTS_28 0x16e030
  2869. #define QM_REG_WRRWEIGHTS_29 0x16e034
  2870. #define QM_REG_WRRWEIGHTS_3 0x168830
  2871. #define QM_REG_WRRWEIGHTS_30 0x16e038
  2872. #define QM_REG_WRRWEIGHTS_31 0x16e03c
  2873. #define QM_REG_WRRWEIGHTS_4 0x168834
  2874. #define QM_REG_WRRWEIGHTS_5 0x168838
  2875. #define QM_REG_WRRWEIGHTS_6 0x16883c
  2876. #define QM_REG_WRRWEIGHTS_7 0x168840
  2877. #define QM_REG_WRRWEIGHTS_8 0x168844
  2878. #define QM_REG_WRRWEIGHTS_9 0x168848
  2879. /* [R 6] Keep the fill level of the fifo from write client 1 */
  2880. #define QM_REG_XQM_WRC_FIFOLVL 0x168000
  2881. #define SRC_REG_COUNTFREE0 0x40500
  2882. /* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
  2883. ports. If set the searcher support 8 functions. */
  2884. #define SRC_REG_E1HMF_ENABLE 0x404cc
  2885. #define SRC_REG_FIRSTFREE0 0x40510
  2886. #define SRC_REG_KEYRSS0_0 0x40408
  2887. #define SRC_REG_KEYRSS0_7 0x40424
  2888. #define SRC_REG_KEYRSS1_9 0x40454
  2889. #define SRC_REG_KEYSEARCH_0 0x40458
  2890. #define SRC_REG_KEYSEARCH_1 0x4045c
  2891. #define SRC_REG_KEYSEARCH_2 0x40460
  2892. #define SRC_REG_KEYSEARCH_3 0x40464
  2893. #define SRC_REG_KEYSEARCH_4 0x40468
  2894. #define SRC_REG_KEYSEARCH_5 0x4046c
  2895. #define SRC_REG_KEYSEARCH_6 0x40470
  2896. #define SRC_REG_KEYSEARCH_7 0x40474
  2897. #define SRC_REG_KEYSEARCH_8 0x40478
  2898. #define SRC_REG_KEYSEARCH_9 0x4047c
  2899. #define SRC_REG_LASTFREE0 0x40530
  2900. #define SRC_REG_NUMBER_HASH_BITS0 0x40400
  2901. /* [RW 1] Reset internal state machines. */
  2902. #define SRC_REG_SOFT_RST 0x4049c
  2903. /* [R 3] Interrupt register #0 read */
  2904. #define SRC_REG_SRC_INT_STS 0x404ac
  2905. /* [RW 3] Parity mask register #0 read/write */
  2906. #define SRC_REG_SRC_PRTY_MASK 0x404c8
  2907. /* [R 3] Parity register #0 read */
  2908. #define SRC_REG_SRC_PRTY_STS 0x404bc
  2909. /* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
  2910. #define TCM_REG_CAM_OCCUP 0x5017c
  2911. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  2912. disregarded; valid output is deasserted; all other signals are treated as
  2913. usual; if 1 - normal activity. */
  2914. #define TCM_REG_CDU_AG_RD_IFEN 0x50034
  2915. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  2916. are disregarded; all other signals are treated as usual; if 1 - normal
  2917. activity. */
  2918. #define TCM_REG_CDU_AG_WR_IFEN 0x50030
  2919. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  2920. disregarded; valid output is deasserted; all other signals are treated as
  2921. usual; if 1 - normal activity. */
  2922. #define TCM_REG_CDU_SM_RD_IFEN 0x5003c
  2923. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  2924. input is disregarded; all other signals are treated as usual; if 1 -
  2925. normal activity. */
  2926. #define TCM_REG_CDU_SM_WR_IFEN 0x50038
  2927. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  2928. the initial credit value; read returns the current value of the credit
  2929. counter. Must be initialized to 1 at start-up. */
  2930. #define TCM_REG_CFC_INIT_CRD 0x50204
  2931. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  2932. weight 8 (the most prioritised); 1 stands for weight 1(least
  2933. prioritised); 2 stands for weight 2; tc. */
  2934. #define TCM_REG_CP_WEIGHT 0x500c0
  2935. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  2936. disregarded; acknowledge output is deasserted; all other signals are
  2937. treated as usual; if 1 - normal activity. */
  2938. #define TCM_REG_CSEM_IFEN 0x5002c
  2939. /* [RC 1] Message length mismatch (relative to last indication) at the In#9
  2940. interface. */
  2941. #define TCM_REG_CSEM_LENGTH_MIS 0x50174
  2942. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  2943. weight 8 (the most prioritised); 1 stands for weight 1(least
  2944. prioritised); 2 stands for weight 2; tc. */
  2945. #define TCM_REG_CSEM_WEIGHT 0x500bc
  2946. /* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
  2947. #define TCM_REG_ERR_EVNT_ID 0x500a0
  2948. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  2949. #define TCM_REG_ERR_TCM_HDR 0x5009c
  2950. /* [RW 8] The Event ID for Timers expiration. */
  2951. #define TCM_REG_EXPR_EVNT_ID 0x500a4
  2952. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  2953. writes the initial credit value; read returns the current value of the
  2954. credit counter. Must be initialized to 64 at start-up. */
  2955. #define TCM_REG_FIC0_INIT_CRD 0x5020c
  2956. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  2957. writes the initial credit value; read returns the current value of the
  2958. credit counter. Must be initialized to 64 at start-up. */
  2959. #define TCM_REG_FIC1_INIT_CRD 0x50210
  2960. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  2961. - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
  2962. ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
  2963. ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
  2964. #define TCM_REG_GR_ARB_TYPE 0x50114
  2965. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  2966. highest priority is 3. It is supposed that the Store channel is the
  2967. compliment of the other 3 groups. */
  2968. #define TCM_REG_GR_LD0_PR 0x5011c
  2969. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  2970. highest priority is 3. It is supposed that the Store channel is the
  2971. compliment of the other 3 groups. */
  2972. #define TCM_REG_GR_LD1_PR 0x50120
  2973. /* [RW 4] The number of double REG-pairs; loaded from the STORM context and
  2974. sent to STORM; for a specific connection type. The double REG-pairs are
  2975. used to align to STORM context row size of 128 bits. The offset of these
  2976. data in the STORM context is always 0. Index _i stands for the connection
  2977. type (one of 16). */
  2978. #define TCM_REG_N_SM_CTX_LD_0 0x50050
  2979. #define TCM_REG_N_SM_CTX_LD_1 0x50054
  2980. #define TCM_REG_N_SM_CTX_LD_2 0x50058
  2981. #define TCM_REG_N_SM_CTX_LD_3 0x5005c
  2982. #define TCM_REG_N_SM_CTX_LD_4 0x50060
  2983. #define TCM_REG_N_SM_CTX_LD_5 0x50064
  2984. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  2985. acknowledge output is deasserted; all other signals are treated as usual;
  2986. if 1 - normal activity. */
  2987. #define TCM_REG_PBF_IFEN 0x50024
  2988. /* [RC 1] Message length mismatch (relative to last indication) at the In#7
  2989. interface. */
  2990. #define TCM_REG_PBF_LENGTH_MIS 0x5016c
  2991. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  2992. weight 8 (the most prioritised); 1 stands for weight 1(least
  2993. prioritised); 2 stands for weight 2; tc. */
  2994. #define TCM_REG_PBF_WEIGHT 0x500b4
  2995. #define TCM_REG_PHYS_QNUM0_0 0x500e0
  2996. #define TCM_REG_PHYS_QNUM0_1 0x500e4
  2997. #define TCM_REG_PHYS_QNUM1_0 0x500e8
  2998. #define TCM_REG_PHYS_QNUM1_1 0x500ec
  2999. #define TCM_REG_PHYS_QNUM2_0 0x500f0
  3000. #define TCM_REG_PHYS_QNUM2_1 0x500f4
  3001. #define TCM_REG_PHYS_QNUM3_0 0x500f8
  3002. #define TCM_REG_PHYS_QNUM3_1 0x500fc
  3003. /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
  3004. acknowledge output is deasserted; all other signals are treated as usual;
  3005. if 1 - normal activity. */
  3006. #define TCM_REG_PRS_IFEN 0x50020
  3007. /* [RC 1] Message length mismatch (relative to last indication) at the In#6
  3008. interface. */
  3009. #define TCM_REG_PRS_LENGTH_MIS 0x50168
  3010. /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
  3011. weight 8 (the most prioritised); 1 stands for weight 1(least
  3012. prioritised); 2 stands for weight 2; tc. */
  3013. #define TCM_REG_PRS_WEIGHT 0x500b0
  3014. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  3015. #define TCM_REG_STOP_EVNT_ID 0x500a8
  3016. /* [RC 1] Message length mismatch (relative to last indication) at the STORM
  3017. interface. */
  3018. #define TCM_REG_STORM_LENGTH_MIS 0x50160
  3019. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  3020. disregarded; acknowledge output is deasserted; all other signals are
  3021. treated as usual; if 1 - normal activity. */
  3022. #define TCM_REG_STORM_TCM_IFEN 0x50010
  3023. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  3024. weight 8 (the most prioritised); 1 stands for weight 1(least
  3025. prioritised); 2 stands for weight 2; tc. */
  3026. #define TCM_REG_STORM_WEIGHT 0x500ac
  3027. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  3028. acknowledge output is deasserted; all other signals are treated as usual;
  3029. if 1 - normal activity. */
  3030. #define TCM_REG_TCM_CFC_IFEN 0x50040
  3031. /* [RW 11] Interrupt mask register #0 read/write */
  3032. #define TCM_REG_TCM_INT_MASK 0x501dc
  3033. /* [R 11] Interrupt register #0 read */
  3034. #define TCM_REG_TCM_INT_STS 0x501d0
  3035. /* [R 27] Parity register #0 read */
  3036. #define TCM_REG_TCM_PRTY_STS 0x501e0
  3037. /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
  3038. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  3039. Is used to determine the number of the AG context REG-pairs written back;
  3040. when the input message Reg1WbFlg isn't set. */
  3041. #define TCM_REG_TCM_REG0_SZ 0x500d8
  3042. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  3043. disregarded; valid is deasserted; all other signals are treated as usual;
  3044. if 1 - normal activity. */
  3045. #define TCM_REG_TCM_STORM0_IFEN 0x50004
  3046. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  3047. disregarded; valid is deasserted; all other signals are treated as usual;
  3048. if 1 - normal activity. */
  3049. #define TCM_REG_TCM_STORM1_IFEN 0x50008
  3050. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  3051. disregarded; valid is deasserted; all other signals are treated as usual;
  3052. if 1 - normal activity. */
  3053. #define TCM_REG_TCM_TQM_IFEN 0x5000c
  3054. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  3055. #define TCM_REG_TCM_TQM_USE_Q 0x500d4
  3056. /* [RW 28] The CM header for Timers expiration command. */
  3057. #define TCM_REG_TM_TCM_HDR 0x50098
  3058. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  3059. disregarded; acknowledge output is deasserted; all other signals are
  3060. treated as usual; if 1 - normal activity. */
  3061. #define TCM_REG_TM_TCM_IFEN 0x5001c
  3062. /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
  3063. weight 8 (the most prioritised); 1 stands for weight 1(least
  3064. prioritised); 2 stands for weight 2; tc. */
  3065. #define TCM_REG_TM_WEIGHT 0x500d0
  3066. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  3067. the initial credit value; read returns the current value of the credit
  3068. counter. Must be initialized to 32 at start-up. */
  3069. #define TCM_REG_TQM_INIT_CRD 0x5021c
  3070. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  3071. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  3072. prioritised); 2 stands for weight 2; tc. */
  3073. #define TCM_REG_TQM_P_WEIGHT 0x500c8
  3074. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  3075. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  3076. prioritised); 2 stands for weight 2; tc. */
  3077. #define TCM_REG_TQM_S_WEIGHT 0x500cc
  3078. /* [RW 28] The CM header value for QM request (primary). */
  3079. #define TCM_REG_TQM_TCM_HDR_P 0x50090
  3080. /* [RW 28] The CM header value for QM request (secondary). */
  3081. #define TCM_REG_TQM_TCM_HDR_S 0x50094
  3082. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  3083. acknowledge output is deasserted; all other signals are treated as usual;
  3084. if 1 - normal activity. */
  3085. #define TCM_REG_TQM_TCM_IFEN 0x50014
  3086. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  3087. acknowledge output is deasserted; all other signals are treated as usual;
  3088. if 1 - normal activity. */
  3089. #define TCM_REG_TSDM_IFEN 0x50018
  3090. /* [RC 1] Message length mismatch (relative to last indication) at the SDM
  3091. interface. */
  3092. #define TCM_REG_TSDM_LENGTH_MIS 0x50164
  3093. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  3094. weight 8 (the most prioritised); 1 stands for weight 1(least
  3095. prioritised); 2 stands for weight 2; tc. */
  3096. #define TCM_REG_TSDM_WEIGHT 0x500c4
  3097. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  3098. disregarded; acknowledge output is deasserted; all other signals are
  3099. treated as usual; if 1 - normal activity. */
  3100. #define TCM_REG_USEM_IFEN 0x50028
  3101. /* [RC 1] Message length mismatch (relative to last indication) at the In#8
  3102. interface. */
  3103. #define TCM_REG_USEM_LENGTH_MIS 0x50170
  3104. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  3105. weight 8 (the most prioritised); 1 stands for weight 1(least
  3106. prioritised); 2 stands for weight 2; tc. */
  3107. #define TCM_REG_USEM_WEIGHT 0x500b8
  3108. /* [RW 21] Indirect access to the descriptor table of the XX protection
  3109. mechanism. The fields are: [5:0] - length of the message; 15:6] - message
  3110. pointer; 20:16] - next pointer. */
  3111. #define TCM_REG_XX_DESCR_TABLE 0x50280
  3112. #define TCM_REG_XX_DESCR_TABLE_SIZE 32
  3113. /* [R 6] Use to read the value of XX protection Free counter. */
  3114. #define TCM_REG_XX_FREE 0x50178
  3115. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  3116. of the Input Stage XX protection buffer by the XX protection pending
  3117. messages. Max credit available - 127.Write writes the initial credit
  3118. value; read returns the current value of the credit counter. Must be
  3119. initialized to 19 at start-up. */
  3120. #define TCM_REG_XX_INIT_CRD 0x50220
  3121. /* [RW 6] Maximum link list size (messages locked) per connection in the XX
  3122. protection. */
  3123. #define TCM_REG_XX_MAX_LL_SZ 0x50044
  3124. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  3125. protection. ~tcm_registers_xx_free.xx_free is read on read. */
  3126. #define TCM_REG_XX_MSG_NUM 0x50224
  3127. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  3128. #define TCM_REG_XX_OVFL_EVNT_ID 0x50048
  3129. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  3130. The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
  3131. header pointer. */
  3132. #define TCM_REG_XX_TABLE 0x50240
  3133. /* [RW 4] Load value for cfc ac credit cnt. */
  3134. #define TM_REG_CFC_AC_CRDCNT_VAL 0x164208
  3135. /* [RW 4] Load value for cfc cld credit cnt. */
  3136. #define TM_REG_CFC_CLD_CRDCNT_VAL 0x164210
  3137. /* [RW 8] Client0 context region. */
  3138. #define TM_REG_CL0_CONT_REGION 0x164030
  3139. /* [RW 8] Client1 context region. */
  3140. #define TM_REG_CL1_CONT_REGION 0x164034
  3141. /* [RW 8] Client2 context region. */
  3142. #define TM_REG_CL2_CONT_REGION 0x164038
  3143. /* [RW 2] Client in High priority client number. */
  3144. #define TM_REG_CLIN_PRIOR0_CLIENT 0x164024
  3145. /* [RW 4] Load value for clout0 cred cnt. */
  3146. #define TM_REG_CLOUT_CRDCNT0_VAL 0x164220
  3147. /* [RW 4] Load value for clout1 cred cnt. */
  3148. #define TM_REG_CLOUT_CRDCNT1_VAL 0x164228
  3149. /* [RW 4] Load value for clout2 cred cnt. */
  3150. #define TM_REG_CLOUT_CRDCNT2_VAL 0x164230
  3151. /* [RW 1] Enable client0 input. */
  3152. #define TM_REG_EN_CL0_INPUT 0x164008
  3153. /* [RW 1] Enable client1 input. */
  3154. #define TM_REG_EN_CL1_INPUT 0x16400c
  3155. /* [RW 1] Enable client2 input. */
  3156. #define TM_REG_EN_CL2_INPUT 0x164010
  3157. #define TM_REG_EN_LINEAR0_TIMER 0x164014
  3158. /* [RW 1] Enable real time counter. */
  3159. #define TM_REG_EN_REAL_TIME_CNT 0x1640d8
  3160. /* [RW 1] Enable for Timers state machines. */
  3161. #define TM_REG_EN_TIMERS 0x164000
  3162. /* [RW 4] Load value for expiration credit cnt. CFC max number of
  3163. outstanding load requests for timers (expiration) context loading. */
  3164. #define TM_REG_EXP_CRDCNT_VAL 0x164238
  3165. /* [RW 32] Linear0 logic address. */
  3166. #define TM_REG_LIN0_LOGIC_ADDR 0x164240
  3167. /* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
  3168. #define TM_REG_LIN0_MAX_ACTIVE_CID 0x164048
  3169. /* [WB 64] Linear0 phy address. */
  3170. #define TM_REG_LIN0_PHY_ADDR 0x164270
  3171. /* [RW 1] Linear0 physical address valid. */
  3172. #define TM_REG_LIN0_PHY_ADDR_VALID 0x164248
  3173. #define TM_REG_LIN0_SCAN_ON 0x1640d0
  3174. /* [RW 24] Linear0 array scan timeout. */
  3175. #define TM_REG_LIN0_SCAN_TIME 0x16403c
  3176. /* [RW 32] Linear1 logic address. */
  3177. #define TM_REG_LIN1_LOGIC_ADDR 0x164250
  3178. /* [WB 64] Linear1 phy address. */
  3179. #define TM_REG_LIN1_PHY_ADDR 0x164280
  3180. /* [RW 1] Linear1 physical address valid. */
  3181. #define TM_REG_LIN1_PHY_ADDR_VALID 0x164258
  3182. /* [RW 6] Linear timer set_clear fifo threshold. */
  3183. #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR 0x164070
  3184. /* [RW 2] Load value for pci arbiter credit cnt. */
  3185. #define TM_REG_PCIARB_CRDCNT_VAL 0x164260
  3186. /* [RW 20] The amount of hardware cycles for each timer tick. */
  3187. #define TM_REG_TIMER_TICK_SIZE 0x16401c
  3188. /* [RW 8] Timers Context region. */
  3189. #define TM_REG_TM_CONTEXT_REGION 0x164044
  3190. /* [RW 1] Interrupt mask register #0 read/write */
  3191. #define TM_REG_TM_INT_MASK 0x1640fc
  3192. /* [R 1] Interrupt register #0 read */
  3193. #define TM_REG_TM_INT_STS 0x1640f0
  3194. /* [RW 8] The event id for aggregated interrupt 0 */
  3195. #define TSDM_REG_AGG_INT_EVENT_0 0x42038
  3196. #define TSDM_REG_AGG_INT_EVENT_1 0x4203c
  3197. #define TSDM_REG_AGG_INT_EVENT_2 0x42040
  3198. #define TSDM_REG_AGG_INT_EVENT_3 0x42044
  3199. #define TSDM_REG_AGG_INT_EVENT_4 0x42048
  3200. /* [RW 1] The T bit for aggregated interrupt 0 */
  3201. #define TSDM_REG_AGG_INT_T_0 0x420b8
  3202. #define TSDM_REG_AGG_INT_T_1 0x420bc
  3203. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  3204. #define TSDM_REG_CFC_RSP_START_ADDR 0x42008
  3205. /* [RW 16] The maximum value of the competion counter #0 */
  3206. #define TSDM_REG_CMP_COUNTER_MAX0 0x4201c
  3207. /* [RW 16] The maximum value of the competion counter #1 */
  3208. #define TSDM_REG_CMP_COUNTER_MAX1 0x42020
  3209. /* [RW 16] The maximum value of the competion counter #2 */
  3210. #define TSDM_REG_CMP_COUNTER_MAX2 0x42024
  3211. /* [RW 16] The maximum value of the competion counter #3 */
  3212. #define TSDM_REG_CMP_COUNTER_MAX3 0x42028
  3213. /* [RW 13] The start address in the internal RAM for the completion
  3214. counters. */
  3215. #define TSDM_REG_CMP_COUNTER_START_ADDR 0x4200c
  3216. #define TSDM_REG_ENABLE_IN1 0x42238
  3217. #define TSDM_REG_ENABLE_IN2 0x4223c
  3218. #define TSDM_REG_ENABLE_OUT1 0x42240
  3219. #define TSDM_REG_ENABLE_OUT2 0x42244
  3220. /* [RW 4] The initial number of messages that can be sent to the pxp control
  3221. interface without receiving any ACK. */
  3222. #define TSDM_REG_INIT_CREDIT_PXP_CTRL 0x424bc
  3223. /* [ST 32] The number of ACK after placement messages received */
  3224. #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x4227c
  3225. /* [ST 32] The number of packet end messages received from the parser */
  3226. #define TSDM_REG_NUM_OF_PKT_END_MSG 0x42274
  3227. /* [ST 32] The number of requests received from the pxp async if */
  3228. #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x42278
  3229. /* [ST 32] The number of commands received in queue 0 */
  3230. #define TSDM_REG_NUM_OF_Q0_CMD 0x42248
  3231. /* [ST 32] The number of commands received in queue 10 */
  3232. #define TSDM_REG_NUM_OF_Q10_CMD 0x4226c
  3233. /* [ST 32] The number of commands received in queue 11 */
  3234. #define TSDM_REG_NUM_OF_Q11_CMD 0x42270
  3235. /* [ST 32] The number of commands received in queue 1 */
  3236. #define TSDM_REG_NUM_OF_Q1_CMD 0x4224c
  3237. /* [ST 32] The number of commands received in queue 3 */
  3238. #define TSDM_REG_NUM_OF_Q3_CMD 0x42250
  3239. /* [ST 32] The number of commands received in queue 4 */
  3240. #define TSDM_REG_NUM_OF_Q4_CMD 0x42254
  3241. /* [ST 32] The number of commands received in queue 5 */
  3242. #define TSDM_REG_NUM_OF_Q5_CMD 0x42258
  3243. /* [ST 32] The number of commands received in queue 6 */
  3244. #define TSDM_REG_NUM_OF_Q6_CMD 0x4225c
  3245. /* [ST 32] The number of commands received in queue 7 */
  3246. #define TSDM_REG_NUM_OF_Q7_CMD 0x42260
  3247. /* [ST 32] The number of commands received in queue 8 */
  3248. #define TSDM_REG_NUM_OF_Q8_CMD 0x42264
  3249. /* [ST 32] The number of commands received in queue 9 */
  3250. #define TSDM_REG_NUM_OF_Q9_CMD 0x42268
  3251. /* [RW 13] The start address in the internal RAM for the packet end message */
  3252. #define TSDM_REG_PCK_END_MSG_START_ADDR 0x42014
  3253. /* [RW 13] The start address in the internal RAM for queue counters */
  3254. #define TSDM_REG_Q_COUNTER_START_ADDR 0x42010
  3255. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  3256. #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x42548
  3257. /* [R 1] parser fifo empty in sdm_sync block */
  3258. #define TSDM_REG_SYNC_PARSER_EMPTY 0x42550
  3259. /* [R 1] parser serial fifo empty in sdm_sync block */
  3260. #define TSDM_REG_SYNC_SYNC_EMPTY 0x42558
  3261. /* [RW 32] Tick for timer counter. Applicable only when
  3262. ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
  3263. #define TSDM_REG_TIMER_TICK 0x42000
  3264. /* [RW 32] Interrupt mask register #0 read/write */
  3265. #define TSDM_REG_TSDM_INT_MASK_0 0x4229c
  3266. #define TSDM_REG_TSDM_INT_MASK_1 0x422ac
  3267. /* [R 32] Interrupt register #0 read */
  3268. #define TSDM_REG_TSDM_INT_STS_0 0x42290
  3269. #define TSDM_REG_TSDM_INT_STS_1 0x422a0
  3270. /* [RW 11] Parity mask register #0 read/write */
  3271. #define TSDM_REG_TSDM_PRTY_MASK 0x422bc
  3272. /* [R 11] Parity register #0 read */
  3273. #define TSDM_REG_TSDM_PRTY_STS 0x422b0
  3274. /* [RW 5] The number of time_slots in the arbitration cycle */
  3275. #define TSEM_REG_ARB_CYCLE_SIZE 0x180034
  3276. /* [RW 3] The source that is associated with arbitration element 0. Source
  3277. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3278. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  3279. #define TSEM_REG_ARB_ELEMENT0 0x180020
  3280. /* [RW 3] The source that is associated with arbitration element 1. Source
  3281. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3282. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3283. Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
  3284. #define TSEM_REG_ARB_ELEMENT1 0x180024
  3285. /* [RW 3] The source that is associated with arbitration element 2. Source
  3286. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3287. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3288. Could not be equal to register ~tsem_registers_arb_element0.arb_element0
  3289. and ~tsem_registers_arb_element1.arb_element1 */
  3290. #define TSEM_REG_ARB_ELEMENT2 0x180028
  3291. /* [RW 3] The source that is associated with arbitration element 3. Source
  3292. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3293. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  3294. not be equal to register ~tsem_registers_arb_element0.arb_element0 and
  3295. ~tsem_registers_arb_element1.arb_element1 and
  3296. ~tsem_registers_arb_element2.arb_element2 */
  3297. #define TSEM_REG_ARB_ELEMENT3 0x18002c
  3298. /* [RW 3] The source that is associated with arbitration element 4. Source
  3299. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3300. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3301. Could not be equal to register ~tsem_registers_arb_element0.arb_element0
  3302. and ~tsem_registers_arb_element1.arb_element1 and
  3303. ~tsem_registers_arb_element2.arb_element2 and
  3304. ~tsem_registers_arb_element3.arb_element3 */
  3305. #define TSEM_REG_ARB_ELEMENT4 0x180030
  3306. #define TSEM_REG_ENABLE_IN 0x1800a4
  3307. #define TSEM_REG_ENABLE_OUT 0x1800a8
  3308. /* [RW 32] This address space contains all registers and memories that are
  3309. placed in SEM_FAST block. The SEM_FAST registers are described in
  3310. appendix B. In order to access the sem_fast registers the base address
  3311. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  3312. #define TSEM_REG_FAST_MEMORY 0x1a0000
  3313. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  3314. by the microcode */
  3315. #define TSEM_REG_FIC0_DISABLE 0x180224
  3316. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  3317. by the microcode */
  3318. #define TSEM_REG_FIC1_DISABLE 0x180234
  3319. /* [RW 15] Interrupt table Read and write access to it is not possible in
  3320. the middle of the work */
  3321. #define TSEM_REG_INT_TABLE 0x180400
  3322. /* [ST 24] Statistics register. The number of messages that entered through
  3323. FIC0 */
  3324. #define TSEM_REG_MSG_NUM_FIC0 0x180000
  3325. /* [ST 24] Statistics register. The number of messages that entered through
  3326. FIC1 */
  3327. #define TSEM_REG_MSG_NUM_FIC1 0x180004
  3328. /* [ST 24] Statistics register. The number of messages that were sent to
  3329. FOC0 */
  3330. #define TSEM_REG_MSG_NUM_FOC0 0x180008
  3331. /* [ST 24] Statistics register. The number of messages that were sent to
  3332. FOC1 */
  3333. #define TSEM_REG_MSG_NUM_FOC1 0x18000c
  3334. /* [ST 24] Statistics register. The number of messages that were sent to
  3335. FOC2 */
  3336. #define TSEM_REG_MSG_NUM_FOC2 0x180010
  3337. /* [ST 24] Statistics register. The number of messages that were sent to
  3338. FOC3 */
  3339. #define TSEM_REG_MSG_NUM_FOC3 0x180014
  3340. /* [RW 1] Disables input messages from the passive buffer May be updated
  3341. during run_time by the microcode */
  3342. #define TSEM_REG_PAS_DISABLE 0x18024c
  3343. /* [WB 128] Debug only. Passive buffer memory */
  3344. #define TSEM_REG_PASSIVE_BUFFER 0x181000
  3345. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  3346. #define TSEM_REG_PRAM 0x1c0000
  3347. /* [R 8] Valid sleeping threads indication have bit per thread */
  3348. #define TSEM_REG_SLEEP_THREADS_VALID 0x18026c
  3349. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  3350. #define TSEM_REG_SLOW_EXT_STORE_EMPTY 0x1802a0
  3351. /* [RW 8] List of free threads . There is a bit per thread. */
  3352. #define TSEM_REG_THREADS_LIST 0x1802e4
  3353. /* [RW 3] The arbitration scheme of time_slot 0 */
  3354. #define TSEM_REG_TS_0_AS 0x180038
  3355. /* [RW 3] The arbitration scheme of time_slot 10 */
  3356. #define TSEM_REG_TS_10_AS 0x180060
  3357. /* [RW 3] The arbitration scheme of time_slot 11 */
  3358. #define TSEM_REG_TS_11_AS 0x180064
  3359. /* [RW 3] The arbitration scheme of time_slot 12 */
  3360. #define TSEM_REG_TS_12_AS 0x180068
  3361. /* [RW 3] The arbitration scheme of time_slot 13 */
  3362. #define TSEM_REG_TS_13_AS 0x18006c
  3363. /* [RW 3] The arbitration scheme of time_slot 14 */
  3364. #define TSEM_REG_TS_14_AS 0x180070
  3365. /* [RW 3] The arbitration scheme of time_slot 15 */
  3366. #define TSEM_REG_TS_15_AS 0x180074
  3367. /* [RW 3] The arbitration scheme of time_slot 16 */
  3368. #define TSEM_REG_TS_16_AS 0x180078
  3369. /* [RW 3] The arbitration scheme of time_slot 17 */
  3370. #define TSEM_REG_TS_17_AS 0x18007c
  3371. /* [RW 3] The arbitration scheme of time_slot 18 */
  3372. #define TSEM_REG_TS_18_AS 0x180080
  3373. /* [RW 3] The arbitration scheme of time_slot 1 */
  3374. #define TSEM_REG_TS_1_AS 0x18003c
  3375. /* [RW 3] The arbitration scheme of time_slot 2 */
  3376. #define TSEM_REG_TS_2_AS 0x180040
  3377. /* [RW 3] The arbitration scheme of time_slot 3 */
  3378. #define TSEM_REG_TS_3_AS 0x180044
  3379. /* [RW 3] The arbitration scheme of time_slot 4 */
  3380. #define TSEM_REG_TS_4_AS 0x180048
  3381. /* [RW 3] The arbitration scheme of time_slot 5 */
  3382. #define TSEM_REG_TS_5_AS 0x18004c
  3383. /* [RW 3] The arbitration scheme of time_slot 6 */
  3384. #define TSEM_REG_TS_6_AS 0x180050
  3385. /* [RW 3] The arbitration scheme of time_slot 7 */
  3386. #define TSEM_REG_TS_7_AS 0x180054
  3387. /* [RW 3] The arbitration scheme of time_slot 8 */
  3388. #define TSEM_REG_TS_8_AS 0x180058
  3389. /* [RW 3] The arbitration scheme of time_slot 9 */
  3390. #define TSEM_REG_TS_9_AS 0x18005c
  3391. /* [RW 32] Interrupt mask register #0 read/write */
  3392. #define TSEM_REG_TSEM_INT_MASK_0 0x180100
  3393. #define TSEM_REG_TSEM_INT_MASK_1 0x180110
  3394. /* [R 32] Interrupt register #0 read */
  3395. #define TSEM_REG_TSEM_INT_STS_0 0x1800f4
  3396. #define TSEM_REG_TSEM_INT_STS_1 0x180104
  3397. /* [RW 32] Parity mask register #0 read/write */
  3398. #define TSEM_REG_TSEM_PRTY_MASK_0 0x180120
  3399. #define TSEM_REG_TSEM_PRTY_MASK_1 0x180130
  3400. /* [R 32] Parity register #0 read */
  3401. #define TSEM_REG_TSEM_PRTY_STS_0 0x180114
  3402. #define TSEM_REG_TSEM_PRTY_STS_1 0x180124
  3403. /* [R 5] Used to read the XX protection CAM occupancy counter. */
  3404. #define UCM_REG_CAM_OCCUP 0xe0170
  3405. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  3406. disregarded; valid output is deasserted; all other signals are treated as
  3407. usual; if 1 - normal activity. */
  3408. #define UCM_REG_CDU_AG_RD_IFEN 0xe0038
  3409. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  3410. are disregarded; all other signals are treated as usual; if 1 - normal
  3411. activity. */
  3412. #define UCM_REG_CDU_AG_WR_IFEN 0xe0034
  3413. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  3414. disregarded; valid output is deasserted; all other signals are treated as
  3415. usual; if 1 - normal activity. */
  3416. #define UCM_REG_CDU_SM_RD_IFEN 0xe0040
  3417. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  3418. input is disregarded; all other signals are treated as usual; if 1 -
  3419. normal activity. */
  3420. #define UCM_REG_CDU_SM_WR_IFEN 0xe003c
  3421. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  3422. the initial credit value; read returns the current value of the credit
  3423. counter. Must be initialized to 1 at start-up. */
  3424. #define UCM_REG_CFC_INIT_CRD 0xe0204
  3425. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  3426. weight 8 (the most prioritised); 1 stands for weight 1(least
  3427. prioritised); 2 stands for weight 2; tc. */
  3428. #define UCM_REG_CP_WEIGHT 0xe00c4
  3429. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  3430. disregarded; acknowledge output is deasserted; all other signals are
  3431. treated as usual; if 1 - normal activity. */
  3432. #define UCM_REG_CSEM_IFEN 0xe0028
  3433. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3434. at the csem interface is detected. */
  3435. #define UCM_REG_CSEM_LENGTH_MIS 0xe0160
  3436. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  3437. weight 8 (the most prioritised); 1 stands for weight 1(least
  3438. prioritised); 2 stands for weight 2; tc. */
  3439. #define UCM_REG_CSEM_WEIGHT 0xe00b8
  3440. /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
  3441. disregarded; acknowledge output is deasserted; all other signals are
  3442. treated as usual; if 1 - normal activity. */
  3443. #define UCM_REG_DORQ_IFEN 0xe0030
  3444. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3445. at the dorq interface is detected. */
  3446. #define UCM_REG_DORQ_LENGTH_MIS 0xe0168
  3447. /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
  3448. weight 8 (the most prioritised); 1 stands for weight 1(least
  3449. prioritised); 2 stands for weight 2; tc. */
  3450. #define UCM_REG_DORQ_WEIGHT 0xe00c0
  3451. /* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
  3452. #define UCM_REG_ERR_EVNT_ID 0xe00a4
  3453. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  3454. #define UCM_REG_ERR_UCM_HDR 0xe00a0
  3455. /* [RW 8] The Event ID for Timers expiration. */
  3456. #define UCM_REG_EXPR_EVNT_ID 0xe00a8
  3457. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  3458. writes the initial credit value; read returns the current value of the
  3459. credit counter. Must be initialized to 64 at start-up. */
  3460. #define UCM_REG_FIC0_INIT_CRD 0xe020c
  3461. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  3462. writes the initial credit value; read returns the current value of the
  3463. credit counter. Must be initialized to 64 at start-up. */
  3464. #define UCM_REG_FIC1_INIT_CRD 0xe0210
  3465. /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
  3466. - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
  3467. ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
  3468. ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
  3469. #define UCM_REG_GR_ARB_TYPE 0xe0144
  3470. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  3471. highest priority is 3. It is supposed that the Store channel group is
  3472. compliment to the others. */
  3473. #define UCM_REG_GR_LD0_PR 0xe014c
  3474. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  3475. highest priority is 3. It is supposed that the Store channel group is
  3476. compliment to the others. */
  3477. #define UCM_REG_GR_LD1_PR 0xe0150
  3478. /* [RW 2] The queue index for invalidate counter flag decision. */
  3479. #define UCM_REG_INV_CFLG_Q 0xe00e4
  3480. /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
  3481. sent to STORM; for a specific connection type. the double REG-pairs are
  3482. used in order to align to STORM context row size of 128 bits. The offset
  3483. of these data in the STORM context is always 0. Index _i stands for the
  3484. connection type (one of 16). */
  3485. #define UCM_REG_N_SM_CTX_LD_0 0xe0054
  3486. #define UCM_REG_N_SM_CTX_LD_1 0xe0058
  3487. #define UCM_REG_N_SM_CTX_LD_2 0xe005c
  3488. #define UCM_REG_N_SM_CTX_LD_3 0xe0060
  3489. #define UCM_REG_N_SM_CTX_LD_4 0xe0064
  3490. #define UCM_REG_N_SM_CTX_LD_5 0xe0068
  3491. #define UCM_REG_PHYS_QNUM0_0 0xe0110
  3492. #define UCM_REG_PHYS_QNUM0_1 0xe0114
  3493. #define UCM_REG_PHYS_QNUM1_0 0xe0118
  3494. #define UCM_REG_PHYS_QNUM1_1 0xe011c
  3495. #define UCM_REG_PHYS_QNUM2_0 0xe0120
  3496. #define UCM_REG_PHYS_QNUM2_1 0xe0124
  3497. #define UCM_REG_PHYS_QNUM3_0 0xe0128
  3498. #define UCM_REG_PHYS_QNUM3_1 0xe012c
  3499. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  3500. #define UCM_REG_STOP_EVNT_ID 0xe00ac
  3501. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3502. at the STORM interface is detected. */
  3503. #define UCM_REG_STORM_LENGTH_MIS 0xe0154
  3504. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  3505. disregarded; acknowledge output is deasserted; all other signals are
  3506. treated as usual; if 1 - normal activity. */
  3507. #define UCM_REG_STORM_UCM_IFEN 0xe0010
  3508. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  3509. weight 8 (the most prioritised); 1 stands for weight 1(least
  3510. prioritised); 2 stands for weight 2; tc. */
  3511. #define UCM_REG_STORM_WEIGHT 0xe00b0
  3512. /* [RW 4] Timers output initial credit. Max credit available - 15.Write
  3513. writes the initial credit value; read returns the current value of the
  3514. credit counter. Must be initialized to 4 at start-up. */
  3515. #define UCM_REG_TM_INIT_CRD 0xe021c
  3516. /* [RW 28] The CM header for Timers expiration command. */
  3517. #define UCM_REG_TM_UCM_HDR 0xe009c
  3518. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  3519. disregarded; acknowledge output is deasserted; all other signals are
  3520. treated as usual; if 1 - normal activity. */
  3521. #define UCM_REG_TM_UCM_IFEN 0xe001c
  3522. /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
  3523. weight 8 (the most prioritised); 1 stands for weight 1(least
  3524. prioritised); 2 stands for weight 2; tc. */
  3525. #define UCM_REG_TM_WEIGHT 0xe00d4
  3526. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  3527. disregarded; acknowledge output is deasserted; all other signals are
  3528. treated as usual; if 1 - normal activity. */
  3529. #define UCM_REG_TSEM_IFEN 0xe0024
  3530. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3531. at the tsem interface is detected. */
  3532. #define UCM_REG_TSEM_LENGTH_MIS 0xe015c
  3533. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  3534. weight 8 (the most prioritised); 1 stands for weight 1(least
  3535. prioritised); 2 stands for weight 2; tc. */
  3536. #define UCM_REG_TSEM_WEIGHT 0xe00b4
  3537. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  3538. acknowledge output is deasserted; all other signals are treated as usual;
  3539. if 1 - normal activity. */
  3540. #define UCM_REG_UCM_CFC_IFEN 0xe0044
  3541. /* [RW 11] Interrupt mask register #0 read/write */
  3542. #define UCM_REG_UCM_INT_MASK 0xe01d4
  3543. /* [R 11] Interrupt register #0 read */
  3544. #define UCM_REG_UCM_INT_STS 0xe01c8
  3545. /* [R 27] Parity register #0 read */
  3546. #define UCM_REG_UCM_PRTY_STS 0xe01d8
  3547. /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
  3548. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  3549. Is used to determine the number of the AG context REG-pairs written back;
  3550. when the Reg1WbFlg isn't set. */
  3551. #define UCM_REG_UCM_REG0_SZ 0xe00dc
  3552. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  3553. disregarded; valid is deasserted; all other signals are treated as usual;
  3554. if 1 - normal activity. */
  3555. #define UCM_REG_UCM_STORM0_IFEN 0xe0004
  3556. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  3557. disregarded; valid is deasserted; all other signals are treated as usual;
  3558. if 1 - normal activity. */
  3559. #define UCM_REG_UCM_STORM1_IFEN 0xe0008
  3560. /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
  3561. disregarded; acknowledge output is deasserted; all other signals are
  3562. treated as usual; if 1 - normal activity. */
  3563. #define UCM_REG_UCM_TM_IFEN 0xe0020
  3564. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  3565. disregarded; valid is deasserted; all other signals are treated as usual;
  3566. if 1 - normal activity. */
  3567. #define UCM_REG_UCM_UQM_IFEN 0xe000c
  3568. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  3569. #define UCM_REG_UCM_UQM_USE_Q 0xe00d8
  3570. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  3571. the initial credit value; read returns the current value of the credit
  3572. counter. Must be initialized to 32 at start-up. */
  3573. #define UCM_REG_UQM_INIT_CRD 0xe0220
  3574. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  3575. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  3576. prioritised); 2 stands for weight 2; tc. */
  3577. #define UCM_REG_UQM_P_WEIGHT 0xe00cc
  3578. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  3579. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  3580. prioritised); 2 stands for weight 2; tc. */
  3581. #define UCM_REG_UQM_S_WEIGHT 0xe00d0
  3582. /* [RW 28] The CM header value for QM request (primary). */
  3583. #define UCM_REG_UQM_UCM_HDR_P 0xe0094
  3584. /* [RW 28] The CM header value for QM request (secondary). */
  3585. #define UCM_REG_UQM_UCM_HDR_S 0xe0098
  3586. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  3587. acknowledge output is deasserted; all other signals are treated as usual;
  3588. if 1 - normal activity. */
  3589. #define UCM_REG_UQM_UCM_IFEN 0xe0014
  3590. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  3591. acknowledge output is deasserted; all other signals are treated as usual;
  3592. if 1 - normal activity. */
  3593. #define UCM_REG_USDM_IFEN 0xe0018
  3594. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3595. at the SDM interface is detected. */
  3596. #define UCM_REG_USDM_LENGTH_MIS 0xe0158
  3597. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  3598. weight 8 (the most prioritised); 1 stands for weight 1(least
  3599. prioritised); 2 stands for weight 2; tc. */
  3600. #define UCM_REG_USDM_WEIGHT 0xe00c8
  3601. /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
  3602. disregarded; acknowledge output is deasserted; all other signals are
  3603. treated as usual; if 1 - normal activity. */
  3604. #define UCM_REG_XSEM_IFEN 0xe002c
  3605. /* [RC 1] Set when the message length mismatch (relative to last indication)
  3606. at the xsem interface isdetected. */
  3607. #define UCM_REG_XSEM_LENGTH_MIS 0xe0164
  3608. /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
  3609. weight 8 (the most prioritised); 1 stands for weight 1(least
  3610. prioritised); 2 stands for weight 2; tc. */
  3611. #define UCM_REG_XSEM_WEIGHT 0xe00bc
  3612. /* [RW 20] Indirect access to the descriptor table of the XX protection
  3613. mechanism. The fields are:[5:0] - message length; 14:6] - message
  3614. pointer; 19:15] - next pointer. */
  3615. #define UCM_REG_XX_DESCR_TABLE 0xe0280
  3616. #define UCM_REG_XX_DESCR_TABLE_SIZE 32
  3617. /* [R 6] Use to read the XX protection Free counter. */
  3618. #define UCM_REG_XX_FREE 0xe016c
  3619. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  3620. of the Input Stage XX protection buffer by the XX protection pending
  3621. messages. Write writes the initial credit value; read returns the current
  3622. value of the credit counter. Must be initialized to 12 at start-up. */
  3623. #define UCM_REG_XX_INIT_CRD 0xe0224
  3624. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  3625. protection. ~ucm_registers_xx_free.xx_free read on read. */
  3626. #define UCM_REG_XX_MSG_NUM 0xe0228
  3627. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  3628. #define UCM_REG_XX_OVFL_EVNT_ID 0xe004c
  3629. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  3630. The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
  3631. header pointer. */
  3632. #define UCM_REG_XX_TABLE 0xe0300
  3633. /* [RW 8] The event id for aggregated interrupt 0 */
  3634. #define USDM_REG_AGG_INT_EVENT_0 0xc4038
  3635. #define USDM_REG_AGG_INT_EVENT_1 0xc403c
  3636. #define USDM_REG_AGG_INT_EVENT_2 0xc4040
  3637. #define USDM_REG_AGG_INT_EVENT_4 0xc4048
  3638. #define USDM_REG_AGG_INT_EVENT_5 0xc404c
  3639. #define USDM_REG_AGG_INT_EVENT_6 0xc4050
  3640. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  3641. or auto-mask-mode (1) */
  3642. #define USDM_REG_AGG_INT_MODE_0 0xc41b8
  3643. #define USDM_REG_AGG_INT_MODE_1 0xc41bc
  3644. #define USDM_REG_AGG_INT_MODE_4 0xc41c8
  3645. #define USDM_REG_AGG_INT_MODE_5 0xc41cc
  3646. #define USDM_REG_AGG_INT_MODE_6 0xc41d0
  3647. /* [RW 1] The T bit for aggregated interrupt 5 */
  3648. #define USDM_REG_AGG_INT_T_5 0xc40cc
  3649. #define USDM_REG_AGG_INT_T_6 0xc40d0
  3650. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  3651. #define USDM_REG_CFC_RSP_START_ADDR 0xc4008
  3652. /* [RW 16] The maximum value of the competion counter #0 */
  3653. #define USDM_REG_CMP_COUNTER_MAX0 0xc401c
  3654. /* [RW 16] The maximum value of the competion counter #1 */
  3655. #define USDM_REG_CMP_COUNTER_MAX1 0xc4020
  3656. /* [RW 16] The maximum value of the competion counter #2 */
  3657. #define USDM_REG_CMP_COUNTER_MAX2 0xc4024
  3658. /* [RW 16] The maximum value of the competion counter #3 */
  3659. #define USDM_REG_CMP_COUNTER_MAX3 0xc4028
  3660. /* [RW 13] The start address in the internal RAM for the completion
  3661. counters. */
  3662. #define USDM_REG_CMP_COUNTER_START_ADDR 0xc400c
  3663. #define USDM_REG_ENABLE_IN1 0xc4238
  3664. #define USDM_REG_ENABLE_IN2 0xc423c
  3665. #define USDM_REG_ENABLE_OUT1 0xc4240
  3666. #define USDM_REG_ENABLE_OUT2 0xc4244
  3667. /* [RW 4] The initial number of messages that can be sent to the pxp control
  3668. interface without receiving any ACK. */
  3669. #define USDM_REG_INIT_CREDIT_PXP_CTRL 0xc44c0
  3670. /* [ST 32] The number of ACK after placement messages received */
  3671. #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc4280
  3672. /* [ST 32] The number of packet end messages received from the parser */
  3673. #define USDM_REG_NUM_OF_PKT_END_MSG 0xc4278
  3674. /* [ST 32] The number of requests received from the pxp async if */
  3675. #define USDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc427c
  3676. /* [ST 32] The number of commands received in queue 0 */
  3677. #define USDM_REG_NUM_OF_Q0_CMD 0xc4248
  3678. /* [ST 32] The number of commands received in queue 10 */
  3679. #define USDM_REG_NUM_OF_Q10_CMD 0xc4270
  3680. /* [ST 32] The number of commands received in queue 11 */
  3681. #define USDM_REG_NUM_OF_Q11_CMD 0xc4274
  3682. /* [ST 32] The number of commands received in queue 1 */
  3683. #define USDM_REG_NUM_OF_Q1_CMD 0xc424c
  3684. /* [ST 32] The number of commands received in queue 2 */
  3685. #define USDM_REG_NUM_OF_Q2_CMD 0xc4250
  3686. /* [ST 32] The number of commands received in queue 3 */
  3687. #define USDM_REG_NUM_OF_Q3_CMD 0xc4254
  3688. /* [ST 32] The number of commands received in queue 4 */
  3689. #define USDM_REG_NUM_OF_Q4_CMD 0xc4258
  3690. /* [ST 32] The number of commands received in queue 5 */
  3691. #define USDM_REG_NUM_OF_Q5_CMD 0xc425c
  3692. /* [ST 32] The number of commands received in queue 6 */
  3693. #define USDM_REG_NUM_OF_Q6_CMD 0xc4260
  3694. /* [ST 32] The number of commands received in queue 7 */
  3695. #define USDM_REG_NUM_OF_Q7_CMD 0xc4264
  3696. /* [ST 32] The number of commands received in queue 8 */
  3697. #define USDM_REG_NUM_OF_Q8_CMD 0xc4268
  3698. /* [ST 32] The number of commands received in queue 9 */
  3699. #define USDM_REG_NUM_OF_Q9_CMD 0xc426c
  3700. /* [RW 13] The start address in the internal RAM for the packet end message */
  3701. #define USDM_REG_PCK_END_MSG_START_ADDR 0xc4014
  3702. /* [RW 13] The start address in the internal RAM for queue counters */
  3703. #define USDM_REG_Q_COUNTER_START_ADDR 0xc4010
  3704. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  3705. #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc4550
  3706. /* [R 1] parser fifo empty in sdm_sync block */
  3707. #define USDM_REG_SYNC_PARSER_EMPTY 0xc4558
  3708. /* [R 1] parser serial fifo empty in sdm_sync block */
  3709. #define USDM_REG_SYNC_SYNC_EMPTY 0xc4560
  3710. /* [RW 32] Tick for timer counter. Applicable only when
  3711. ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
  3712. #define USDM_REG_TIMER_TICK 0xc4000
  3713. /* [RW 32] Interrupt mask register #0 read/write */
  3714. #define USDM_REG_USDM_INT_MASK_0 0xc42a0
  3715. #define USDM_REG_USDM_INT_MASK_1 0xc42b0
  3716. /* [R 32] Interrupt register #0 read */
  3717. #define USDM_REG_USDM_INT_STS_0 0xc4294
  3718. #define USDM_REG_USDM_INT_STS_1 0xc42a4
  3719. /* [RW 11] Parity mask register #0 read/write */
  3720. #define USDM_REG_USDM_PRTY_MASK 0xc42c0
  3721. /* [R 11] Parity register #0 read */
  3722. #define USDM_REG_USDM_PRTY_STS 0xc42b4
  3723. /* [RW 5] The number of time_slots in the arbitration cycle */
  3724. #define USEM_REG_ARB_CYCLE_SIZE 0x300034
  3725. /* [RW 3] The source that is associated with arbitration element 0. Source
  3726. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3727. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  3728. #define USEM_REG_ARB_ELEMENT0 0x300020
  3729. /* [RW 3] The source that is associated with arbitration element 1. Source
  3730. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3731. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3732. Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
  3733. #define USEM_REG_ARB_ELEMENT1 0x300024
  3734. /* [RW 3] The source that is associated with arbitration element 2. Source
  3735. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3736. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3737. Could not be equal to register ~usem_registers_arb_element0.arb_element0
  3738. and ~usem_registers_arb_element1.arb_element1 */
  3739. #define USEM_REG_ARB_ELEMENT2 0x300028
  3740. /* [RW 3] The source that is associated with arbitration element 3. Source
  3741. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3742. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  3743. not be equal to register ~usem_registers_arb_element0.arb_element0 and
  3744. ~usem_registers_arb_element1.arb_element1 and
  3745. ~usem_registers_arb_element2.arb_element2 */
  3746. #define USEM_REG_ARB_ELEMENT3 0x30002c
  3747. /* [RW 3] The source that is associated with arbitration element 4. Source
  3748. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  3749. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  3750. Could not be equal to register ~usem_registers_arb_element0.arb_element0
  3751. and ~usem_registers_arb_element1.arb_element1 and
  3752. ~usem_registers_arb_element2.arb_element2 and
  3753. ~usem_registers_arb_element3.arb_element3 */
  3754. #define USEM_REG_ARB_ELEMENT4 0x300030
  3755. #define USEM_REG_ENABLE_IN 0x3000a4
  3756. #define USEM_REG_ENABLE_OUT 0x3000a8
  3757. /* [RW 32] This address space contains all registers and memories that are
  3758. placed in SEM_FAST block. The SEM_FAST registers are described in
  3759. appendix B. In order to access the sem_fast registers the base address
  3760. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  3761. #define USEM_REG_FAST_MEMORY 0x320000
  3762. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  3763. by the microcode */
  3764. #define USEM_REG_FIC0_DISABLE 0x300224
  3765. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  3766. by the microcode */
  3767. #define USEM_REG_FIC1_DISABLE 0x300234
  3768. /* [RW 15] Interrupt table Read and write access to it is not possible in
  3769. the middle of the work */
  3770. #define USEM_REG_INT_TABLE 0x300400
  3771. /* [ST 24] Statistics register. The number of messages that entered through
  3772. FIC0 */
  3773. #define USEM_REG_MSG_NUM_FIC0 0x300000
  3774. /* [ST 24] Statistics register. The number of messages that entered through
  3775. FIC1 */
  3776. #define USEM_REG_MSG_NUM_FIC1 0x300004
  3777. /* [ST 24] Statistics register. The number of messages that were sent to
  3778. FOC0 */
  3779. #define USEM_REG_MSG_NUM_FOC0 0x300008
  3780. /* [ST 24] Statistics register. The number of messages that were sent to
  3781. FOC1 */
  3782. #define USEM_REG_MSG_NUM_FOC1 0x30000c
  3783. /* [ST 24] Statistics register. The number of messages that were sent to
  3784. FOC2 */
  3785. #define USEM_REG_MSG_NUM_FOC2 0x300010
  3786. /* [ST 24] Statistics register. The number of messages that were sent to
  3787. FOC3 */
  3788. #define USEM_REG_MSG_NUM_FOC3 0x300014
  3789. /* [RW 1] Disables input messages from the passive buffer May be updated
  3790. during run_time by the microcode */
  3791. #define USEM_REG_PAS_DISABLE 0x30024c
  3792. /* [WB 128] Debug only. Passive buffer memory */
  3793. #define USEM_REG_PASSIVE_BUFFER 0x302000
  3794. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  3795. #define USEM_REG_PRAM 0x340000
  3796. /* [R 16] Valid sleeping threads indication have bit per thread */
  3797. #define USEM_REG_SLEEP_THREADS_VALID 0x30026c
  3798. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  3799. #define USEM_REG_SLOW_EXT_STORE_EMPTY 0x3002a0
  3800. /* [RW 16] List of free threads . There is a bit per thread. */
  3801. #define USEM_REG_THREADS_LIST 0x3002e4
  3802. /* [RW 3] The arbitration scheme of time_slot 0 */
  3803. #define USEM_REG_TS_0_AS 0x300038
  3804. /* [RW 3] The arbitration scheme of time_slot 10 */
  3805. #define USEM_REG_TS_10_AS 0x300060
  3806. /* [RW 3] The arbitration scheme of time_slot 11 */
  3807. #define USEM_REG_TS_11_AS 0x300064
  3808. /* [RW 3] The arbitration scheme of time_slot 12 */
  3809. #define USEM_REG_TS_12_AS 0x300068
  3810. /* [RW 3] The arbitration scheme of time_slot 13 */
  3811. #define USEM_REG_TS_13_AS 0x30006c
  3812. /* [RW 3] The arbitration scheme of time_slot 14 */
  3813. #define USEM_REG_TS_14_AS 0x300070
  3814. /* [RW 3] The arbitration scheme of time_slot 15 */
  3815. #define USEM_REG_TS_15_AS 0x300074
  3816. /* [RW 3] The arbitration scheme of time_slot 16 */
  3817. #define USEM_REG_TS_16_AS 0x300078
  3818. /* [RW 3] The arbitration scheme of time_slot 17 */
  3819. #define USEM_REG_TS_17_AS 0x30007c
  3820. /* [RW 3] The arbitration scheme of time_slot 18 */
  3821. #define USEM_REG_TS_18_AS 0x300080
  3822. /* [RW 3] The arbitration scheme of time_slot 1 */
  3823. #define USEM_REG_TS_1_AS 0x30003c
  3824. /* [RW 3] The arbitration scheme of time_slot 2 */
  3825. #define USEM_REG_TS_2_AS 0x300040
  3826. /* [RW 3] The arbitration scheme of time_slot 3 */
  3827. #define USEM_REG_TS_3_AS 0x300044
  3828. /* [RW 3] The arbitration scheme of time_slot 4 */
  3829. #define USEM_REG_TS_4_AS 0x300048
  3830. /* [RW 3] The arbitration scheme of time_slot 5 */
  3831. #define USEM_REG_TS_5_AS 0x30004c
  3832. /* [RW 3] The arbitration scheme of time_slot 6 */
  3833. #define USEM_REG_TS_6_AS 0x300050
  3834. /* [RW 3] The arbitration scheme of time_slot 7 */
  3835. #define USEM_REG_TS_7_AS 0x300054
  3836. /* [RW 3] The arbitration scheme of time_slot 8 */
  3837. #define USEM_REG_TS_8_AS 0x300058
  3838. /* [RW 3] The arbitration scheme of time_slot 9 */
  3839. #define USEM_REG_TS_9_AS 0x30005c
  3840. /* [RW 32] Interrupt mask register #0 read/write */
  3841. #define USEM_REG_USEM_INT_MASK_0 0x300110
  3842. #define USEM_REG_USEM_INT_MASK_1 0x300120
  3843. /* [R 32] Interrupt register #0 read */
  3844. #define USEM_REG_USEM_INT_STS_0 0x300104
  3845. #define USEM_REG_USEM_INT_STS_1 0x300114
  3846. /* [RW 32] Parity mask register #0 read/write */
  3847. #define USEM_REG_USEM_PRTY_MASK_0 0x300130
  3848. #define USEM_REG_USEM_PRTY_MASK_1 0x300140
  3849. /* [R 32] Parity register #0 read */
  3850. #define USEM_REG_USEM_PRTY_STS_0 0x300124
  3851. #define USEM_REG_USEM_PRTY_STS_1 0x300134
  3852. /* [RW 2] The queue index for registration on Aux1 counter flag. */
  3853. #define XCM_REG_AUX1_Q 0x20134
  3854. /* [RW 2] Per each decision rule the queue index to register to. */
  3855. #define XCM_REG_AUX_CNT_FLG_Q_19 0x201b0
  3856. /* [R 5] Used to read the XX protection CAM occupancy counter. */
  3857. #define XCM_REG_CAM_OCCUP 0x20244
  3858. /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
  3859. disregarded; valid output is deasserted; all other signals are treated as
  3860. usual; if 1 - normal activity. */
  3861. #define XCM_REG_CDU_AG_RD_IFEN 0x20044
  3862. /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
  3863. are disregarded; all other signals are treated as usual; if 1 - normal
  3864. activity. */
  3865. #define XCM_REG_CDU_AG_WR_IFEN 0x20040
  3866. /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
  3867. disregarded; valid output is deasserted; all other signals are treated as
  3868. usual; if 1 - normal activity. */
  3869. #define XCM_REG_CDU_SM_RD_IFEN 0x2004c
  3870. /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
  3871. input is disregarded; all other signals are treated as usual; if 1 -
  3872. normal activity. */
  3873. #define XCM_REG_CDU_SM_WR_IFEN 0x20048
  3874. /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
  3875. the initial credit value; read returns the current value of the credit
  3876. counter. Must be initialized to 1 at start-up. */
  3877. #define XCM_REG_CFC_INIT_CRD 0x20404
  3878. /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
  3879. weight 8 (the most prioritised); 1 stands for weight 1(least
  3880. prioritised); 2 stands for weight 2; tc. */
  3881. #define XCM_REG_CP_WEIGHT 0x200dc
  3882. /* [RW 1] Input csem Interface enable. If 0 - the valid input is
  3883. disregarded; acknowledge output is deasserted; all other signals are
  3884. treated as usual; if 1 - normal activity. */
  3885. #define XCM_REG_CSEM_IFEN 0x20028
  3886. /* [RC 1] Set at message length mismatch (relative to last indication) at
  3887. the csem interface. */
  3888. #define XCM_REG_CSEM_LENGTH_MIS 0x20228
  3889. /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
  3890. weight 8 (the most prioritised); 1 stands for weight 1(least
  3891. prioritised); 2 stands for weight 2; tc. */
  3892. #define XCM_REG_CSEM_WEIGHT 0x200c4
  3893. /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
  3894. disregarded; acknowledge output is deasserted; all other signals are
  3895. treated as usual; if 1 - normal activity. */
  3896. #define XCM_REG_DORQ_IFEN 0x20030
  3897. /* [RC 1] Set at message length mismatch (relative to last indication) at
  3898. the dorq interface. */
  3899. #define XCM_REG_DORQ_LENGTH_MIS 0x20230
  3900. /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
  3901. weight 8 (the most prioritised); 1 stands for weight 1(least
  3902. prioritised); 2 stands for weight 2; tc. */
  3903. #define XCM_REG_DORQ_WEIGHT 0x200cc
  3904. /* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
  3905. #define XCM_REG_ERR_EVNT_ID 0x200b0
  3906. /* [RW 28] The CM erroneous header for QM and Timers formatting. */
  3907. #define XCM_REG_ERR_XCM_HDR 0x200ac
  3908. /* [RW 8] The Event ID for Timers expiration. */
  3909. #define XCM_REG_EXPR_EVNT_ID 0x200b4
  3910. /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
  3911. writes the initial credit value; read returns the current value of the
  3912. credit counter. Must be initialized to 64 at start-up. */
  3913. #define XCM_REG_FIC0_INIT_CRD 0x2040c
  3914. /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
  3915. writes the initial credit value; read returns the current value of the
  3916. credit counter. Must be initialized to 64 at start-up. */
  3917. #define XCM_REG_FIC1_INIT_CRD 0x20410
  3918. #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0 0x20118
  3919. #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1 0x2011c
  3920. #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0 0x20108
  3921. #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1 0x2010c
  3922. /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
  3923. - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
  3924. ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
  3925. ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
  3926. #define XCM_REG_GR_ARB_TYPE 0x2020c
  3927. /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
  3928. highest priority is 3. It is supposed that the Channel group is the
  3929. compliment of the other 3 groups. */
  3930. #define XCM_REG_GR_LD0_PR 0x20214
  3931. /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
  3932. highest priority is 3. It is supposed that the Channel group is the
  3933. compliment of the other 3 groups. */
  3934. #define XCM_REG_GR_LD1_PR 0x20218
  3935. /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
  3936. disregarded; acknowledge output is deasserted; all other signals are
  3937. treated as usual; if 1 - normal activity. */
  3938. #define XCM_REG_NIG0_IFEN 0x20038
  3939. /* [RC 1] Set at message length mismatch (relative to last indication) at
  3940. the nig0 interface. */
  3941. #define XCM_REG_NIG0_LENGTH_MIS 0x20238
  3942. /* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
  3943. weight 8 (the most prioritised); 1 stands for weight 1(least
  3944. prioritised); 2 stands for weight 2; tc. */
  3945. #define XCM_REG_NIG0_WEIGHT 0x200d4
  3946. /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
  3947. disregarded; acknowledge output is deasserted; all other signals are
  3948. treated as usual; if 1 - normal activity. */
  3949. #define XCM_REG_NIG1_IFEN 0x2003c
  3950. /* [RC 1] Set at message length mismatch (relative to last indication) at
  3951. the nig1 interface. */
  3952. #define XCM_REG_NIG1_LENGTH_MIS 0x2023c
  3953. /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
  3954. sent to STORM; for a specific connection type. The double REG-pairs are
  3955. used in order to align to STORM context row size of 128 bits. The offset
  3956. of these data in the STORM context is always 0. Index _i stands for the
  3957. connection type (one of 16). */
  3958. #define XCM_REG_N_SM_CTX_LD_0 0x20060
  3959. #define XCM_REG_N_SM_CTX_LD_1 0x20064
  3960. #define XCM_REG_N_SM_CTX_LD_2 0x20068
  3961. #define XCM_REG_N_SM_CTX_LD_3 0x2006c
  3962. #define XCM_REG_N_SM_CTX_LD_4 0x20070
  3963. #define XCM_REG_N_SM_CTX_LD_5 0x20074
  3964. /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
  3965. acknowledge output is deasserted; all other signals are treated as usual;
  3966. if 1 - normal activity. */
  3967. #define XCM_REG_PBF_IFEN 0x20034
  3968. /* [RC 1] Set at message length mismatch (relative to last indication) at
  3969. the pbf interface. */
  3970. #define XCM_REG_PBF_LENGTH_MIS 0x20234
  3971. /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
  3972. weight 8 (the most prioritised); 1 stands for weight 1(least
  3973. prioritised); 2 stands for weight 2; tc. */
  3974. #define XCM_REG_PBF_WEIGHT 0x200d0
  3975. #define XCM_REG_PHYS_QNUM3_0 0x20100
  3976. #define XCM_REG_PHYS_QNUM3_1 0x20104
  3977. /* [RW 8] The Event ID for Timers formatting in case of stop done. */
  3978. #define XCM_REG_STOP_EVNT_ID 0x200b8
  3979. /* [RC 1] Set at message length mismatch (relative to last indication) at
  3980. the STORM interface. */
  3981. #define XCM_REG_STORM_LENGTH_MIS 0x2021c
  3982. /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
  3983. weight 8 (the most prioritised); 1 stands for weight 1(least
  3984. prioritised); 2 stands for weight 2; tc. */
  3985. #define XCM_REG_STORM_WEIGHT 0x200bc
  3986. /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
  3987. disregarded; acknowledge output is deasserted; all other signals are
  3988. treated as usual; if 1 - normal activity. */
  3989. #define XCM_REG_STORM_XCM_IFEN 0x20010
  3990. /* [RW 4] Timers output initial credit. Max credit available - 15.Write
  3991. writes the initial credit value; read returns the current value of the
  3992. credit counter. Must be initialized to 4 at start-up. */
  3993. #define XCM_REG_TM_INIT_CRD 0x2041c
  3994. /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
  3995. weight 8 (the most prioritised); 1 stands for weight 1(least
  3996. prioritised); 2 stands for weight 2; tc. */
  3997. #define XCM_REG_TM_WEIGHT 0x200ec
  3998. /* [RW 28] The CM header for Timers expiration command. */
  3999. #define XCM_REG_TM_XCM_HDR 0x200a8
  4000. /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
  4001. disregarded; acknowledge output is deasserted; all other signals are
  4002. treated as usual; if 1 - normal activity. */
  4003. #define XCM_REG_TM_XCM_IFEN 0x2001c
  4004. /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
  4005. disregarded; acknowledge output is deasserted; all other signals are
  4006. treated as usual; if 1 - normal activity. */
  4007. #define XCM_REG_TSEM_IFEN 0x20024
  4008. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4009. the tsem interface. */
  4010. #define XCM_REG_TSEM_LENGTH_MIS 0x20224
  4011. /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
  4012. weight 8 (the most prioritised); 1 stands for weight 1(least
  4013. prioritised); 2 stands for weight 2; tc. */
  4014. #define XCM_REG_TSEM_WEIGHT 0x200c0
  4015. /* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
  4016. #define XCM_REG_UNA_GT_NXT_Q 0x20120
  4017. /* [RW 1] Input usem Interface enable. If 0 - the valid input is
  4018. disregarded; acknowledge output is deasserted; all other signals are
  4019. treated as usual; if 1 - normal activity. */
  4020. #define XCM_REG_USEM_IFEN 0x2002c
  4021. /* [RC 1] Message length mismatch (relative to last indication) at the usem
  4022. interface. */
  4023. #define XCM_REG_USEM_LENGTH_MIS 0x2022c
  4024. /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
  4025. weight 8 (the most prioritised); 1 stands for weight 1(least
  4026. prioritised); 2 stands for weight 2; tc. */
  4027. #define XCM_REG_USEM_WEIGHT 0x200c8
  4028. #define XCM_REG_WU_DA_CNT_CMD00 0x201d4
  4029. #define XCM_REG_WU_DA_CNT_CMD01 0x201d8
  4030. #define XCM_REG_WU_DA_CNT_CMD10 0x201dc
  4031. #define XCM_REG_WU_DA_CNT_CMD11 0x201e0
  4032. #define XCM_REG_WU_DA_CNT_UPD_VAL00 0x201e4
  4033. #define XCM_REG_WU_DA_CNT_UPD_VAL01 0x201e8
  4034. #define XCM_REG_WU_DA_CNT_UPD_VAL10 0x201ec
  4035. #define XCM_REG_WU_DA_CNT_UPD_VAL11 0x201f0
  4036. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00 0x201c4
  4037. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01 0x201c8
  4038. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10 0x201cc
  4039. #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11 0x201d0
  4040. /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
  4041. acknowledge output is deasserted; all other signals are treated as usual;
  4042. if 1 - normal activity. */
  4043. #define XCM_REG_XCM_CFC_IFEN 0x20050
  4044. /* [RW 14] Interrupt mask register #0 read/write */
  4045. #define XCM_REG_XCM_INT_MASK 0x202b4
  4046. /* [R 14] Interrupt register #0 read */
  4047. #define XCM_REG_XCM_INT_STS 0x202a8
  4048. /* [R 30] Parity register #0 read */
  4049. #define XCM_REG_XCM_PRTY_STS 0x202b8
  4050. /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
  4051. REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
  4052. Is used to determine the number of the AG context REG-pairs written back;
  4053. when the Reg1WbFlg isn't set. */
  4054. #define XCM_REG_XCM_REG0_SZ 0x200f4
  4055. /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
  4056. disregarded; valid is deasserted; all other signals are treated as usual;
  4057. if 1 - normal activity. */
  4058. #define XCM_REG_XCM_STORM0_IFEN 0x20004
  4059. /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
  4060. disregarded; valid is deasserted; all other signals are treated as usual;
  4061. if 1 - normal activity. */
  4062. #define XCM_REG_XCM_STORM1_IFEN 0x20008
  4063. /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
  4064. disregarded; acknowledge output is deasserted; all other signals are
  4065. treated as usual; if 1 - normal activity. */
  4066. #define XCM_REG_XCM_TM_IFEN 0x20020
  4067. /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
  4068. disregarded; valid is deasserted; all other signals are treated as usual;
  4069. if 1 - normal activity. */
  4070. #define XCM_REG_XCM_XQM_IFEN 0x2000c
  4071. /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
  4072. #define XCM_REG_XCM_XQM_USE_Q 0x200f0
  4073. /* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
  4074. #define XCM_REG_XQM_BYP_ACT_UPD 0x200fc
  4075. /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
  4076. the initial credit value; read returns the current value of the credit
  4077. counter. Must be initialized to 32 at start-up. */
  4078. #define XCM_REG_XQM_INIT_CRD 0x20420
  4079. /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
  4080. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4081. prioritised); 2 stands for weight 2; tc. */
  4082. #define XCM_REG_XQM_P_WEIGHT 0x200e4
  4083. /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
  4084. stands for weight 8 (the most prioritised); 1 stands for weight 1(least
  4085. prioritised); 2 stands for weight 2; tc. */
  4086. #define XCM_REG_XQM_S_WEIGHT 0x200e8
  4087. /* [RW 28] The CM header value for QM request (primary). */
  4088. #define XCM_REG_XQM_XCM_HDR_P 0x200a0
  4089. /* [RW 28] The CM header value for QM request (secondary). */
  4090. #define XCM_REG_XQM_XCM_HDR_S 0x200a4
  4091. /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
  4092. acknowledge output is deasserted; all other signals are treated as usual;
  4093. if 1 - normal activity. */
  4094. #define XCM_REG_XQM_XCM_IFEN 0x20014
  4095. /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
  4096. acknowledge output is deasserted; all other signals are treated as usual;
  4097. if 1 - normal activity. */
  4098. #define XCM_REG_XSDM_IFEN 0x20018
  4099. /* [RC 1] Set at message length mismatch (relative to last indication) at
  4100. the SDM interface. */
  4101. #define XCM_REG_XSDM_LENGTH_MIS 0x20220
  4102. /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
  4103. weight 8 (the most prioritised); 1 stands for weight 1(least
  4104. prioritised); 2 stands for weight 2; tc. */
  4105. #define XCM_REG_XSDM_WEIGHT 0x200e0
  4106. /* [RW 17] Indirect access to the descriptor table of the XX protection
  4107. mechanism. The fields are: [5:0] - message length; 11:6] - message
  4108. pointer; 16:12] - next pointer. */
  4109. #define XCM_REG_XX_DESCR_TABLE 0x20480
  4110. #define XCM_REG_XX_DESCR_TABLE_SIZE 32
  4111. /* [R 6] Used to read the XX protection Free counter. */
  4112. #define XCM_REG_XX_FREE 0x20240
  4113. /* [RW 6] Initial value for the credit counter; responsible for fulfilling
  4114. of the Input Stage XX protection buffer by the XX protection pending
  4115. messages. Max credit available - 3.Write writes the initial credit value;
  4116. read returns the current value of the credit counter. Must be initialized
  4117. to 2 at start-up. */
  4118. #define XCM_REG_XX_INIT_CRD 0x20424
  4119. /* [RW 6] The maximum number of pending messages; which may be stored in XX
  4120. protection. ~xcm_registers_xx_free.xx_free read on read. */
  4121. #define XCM_REG_XX_MSG_NUM 0x20428
  4122. /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
  4123. #define XCM_REG_XX_OVFL_EVNT_ID 0x20058
  4124. /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
  4125. The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
  4126. header pointer. */
  4127. #define XCM_REG_XX_TABLE 0x20500
  4128. /* [RW 8] The event id for aggregated interrupt 0 */
  4129. #define XSDM_REG_AGG_INT_EVENT_0 0x166038
  4130. #define XSDM_REG_AGG_INT_EVENT_1 0x16603c
  4131. #define XSDM_REG_AGG_INT_EVENT_10 0x166060
  4132. #define XSDM_REG_AGG_INT_EVENT_11 0x166064
  4133. #define XSDM_REG_AGG_INT_EVENT_12 0x166068
  4134. #define XSDM_REG_AGG_INT_EVENT_13 0x16606c
  4135. #define XSDM_REG_AGG_INT_EVENT_14 0x166070
  4136. #define XSDM_REG_AGG_INT_EVENT_2 0x166040
  4137. #define XSDM_REG_AGG_INT_EVENT_3 0x166044
  4138. #define XSDM_REG_AGG_INT_EVENT_4 0x166048
  4139. #define XSDM_REG_AGG_INT_EVENT_5 0x16604c
  4140. #define XSDM_REG_AGG_INT_EVENT_6 0x166050
  4141. #define XSDM_REG_AGG_INT_EVENT_7 0x166054
  4142. #define XSDM_REG_AGG_INT_EVENT_8 0x166058
  4143. #define XSDM_REG_AGG_INT_EVENT_9 0x16605c
  4144. /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
  4145. or auto-mask-mode (1) */
  4146. #define XSDM_REG_AGG_INT_MODE_0 0x1661b8
  4147. #define XSDM_REG_AGG_INT_MODE_1 0x1661bc
  4148. /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
  4149. #define XSDM_REG_CFC_RSP_START_ADDR 0x166008
  4150. /* [RW 16] The maximum value of the competion counter #0 */
  4151. #define XSDM_REG_CMP_COUNTER_MAX0 0x16601c
  4152. /* [RW 16] The maximum value of the competion counter #1 */
  4153. #define XSDM_REG_CMP_COUNTER_MAX1 0x166020
  4154. /* [RW 16] The maximum value of the competion counter #2 */
  4155. #define XSDM_REG_CMP_COUNTER_MAX2 0x166024
  4156. /* [RW 16] The maximum value of the competion counter #3 */
  4157. #define XSDM_REG_CMP_COUNTER_MAX3 0x166028
  4158. /* [RW 13] The start address in the internal RAM for the completion
  4159. counters. */
  4160. #define XSDM_REG_CMP_COUNTER_START_ADDR 0x16600c
  4161. #define XSDM_REG_ENABLE_IN1 0x166238
  4162. #define XSDM_REG_ENABLE_IN2 0x16623c
  4163. #define XSDM_REG_ENABLE_OUT1 0x166240
  4164. #define XSDM_REG_ENABLE_OUT2 0x166244
  4165. /* [RW 4] The initial number of messages that can be sent to the pxp control
  4166. interface without receiving any ACK. */
  4167. #define XSDM_REG_INIT_CREDIT_PXP_CTRL 0x1664bc
  4168. /* [ST 32] The number of ACK after placement messages received */
  4169. #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x16627c
  4170. /* [ST 32] The number of packet end messages received from the parser */
  4171. #define XSDM_REG_NUM_OF_PKT_END_MSG 0x166274
  4172. /* [ST 32] The number of requests received from the pxp async if */
  4173. #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x166278
  4174. /* [ST 32] The number of commands received in queue 0 */
  4175. #define XSDM_REG_NUM_OF_Q0_CMD 0x166248
  4176. /* [ST 32] The number of commands received in queue 10 */
  4177. #define XSDM_REG_NUM_OF_Q10_CMD 0x16626c
  4178. /* [ST 32] The number of commands received in queue 11 */
  4179. #define XSDM_REG_NUM_OF_Q11_CMD 0x166270
  4180. /* [ST 32] The number of commands received in queue 1 */
  4181. #define XSDM_REG_NUM_OF_Q1_CMD 0x16624c
  4182. /* [ST 32] The number of commands received in queue 3 */
  4183. #define XSDM_REG_NUM_OF_Q3_CMD 0x166250
  4184. /* [ST 32] The number of commands received in queue 4 */
  4185. #define XSDM_REG_NUM_OF_Q4_CMD 0x166254
  4186. /* [ST 32] The number of commands received in queue 5 */
  4187. #define XSDM_REG_NUM_OF_Q5_CMD 0x166258
  4188. /* [ST 32] The number of commands received in queue 6 */
  4189. #define XSDM_REG_NUM_OF_Q6_CMD 0x16625c
  4190. /* [ST 32] The number of commands received in queue 7 */
  4191. #define XSDM_REG_NUM_OF_Q7_CMD 0x166260
  4192. /* [ST 32] The number of commands received in queue 8 */
  4193. #define XSDM_REG_NUM_OF_Q8_CMD 0x166264
  4194. /* [ST 32] The number of commands received in queue 9 */
  4195. #define XSDM_REG_NUM_OF_Q9_CMD 0x166268
  4196. /* [RW 13] The start address in the internal RAM for queue counters */
  4197. #define XSDM_REG_Q_COUNTER_START_ADDR 0x166010
  4198. /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
  4199. #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x166548
  4200. /* [R 1] parser fifo empty in sdm_sync block */
  4201. #define XSDM_REG_SYNC_PARSER_EMPTY 0x166550
  4202. /* [R 1] parser serial fifo empty in sdm_sync block */
  4203. #define XSDM_REG_SYNC_SYNC_EMPTY 0x166558
  4204. /* [RW 32] Tick for timer counter. Applicable only when
  4205. ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
  4206. #define XSDM_REG_TIMER_TICK 0x166000
  4207. /* [RW 32] Interrupt mask register #0 read/write */
  4208. #define XSDM_REG_XSDM_INT_MASK_0 0x16629c
  4209. #define XSDM_REG_XSDM_INT_MASK_1 0x1662ac
  4210. /* [R 32] Interrupt register #0 read */
  4211. #define XSDM_REG_XSDM_INT_STS_0 0x166290
  4212. #define XSDM_REG_XSDM_INT_STS_1 0x1662a0
  4213. /* [RW 11] Parity mask register #0 read/write */
  4214. #define XSDM_REG_XSDM_PRTY_MASK 0x1662bc
  4215. /* [R 11] Parity register #0 read */
  4216. #define XSDM_REG_XSDM_PRTY_STS 0x1662b0
  4217. /* [RW 5] The number of time_slots in the arbitration cycle */
  4218. #define XSEM_REG_ARB_CYCLE_SIZE 0x280034
  4219. /* [RW 3] The source that is associated with arbitration element 0. Source
  4220. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4221. sleeping thread with priority 1; 4- sleeping thread with priority 2 */
  4222. #define XSEM_REG_ARB_ELEMENT0 0x280020
  4223. /* [RW 3] The source that is associated with arbitration element 1. Source
  4224. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4225. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4226. Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
  4227. #define XSEM_REG_ARB_ELEMENT1 0x280024
  4228. /* [RW 3] The source that is associated with arbitration element 2. Source
  4229. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4230. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4231. Could not be equal to register ~xsem_registers_arb_element0.arb_element0
  4232. and ~xsem_registers_arb_element1.arb_element1 */
  4233. #define XSEM_REG_ARB_ELEMENT2 0x280028
  4234. /* [RW 3] The source that is associated with arbitration element 3. Source
  4235. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4236. sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
  4237. not be equal to register ~xsem_registers_arb_element0.arb_element0 and
  4238. ~xsem_registers_arb_element1.arb_element1 and
  4239. ~xsem_registers_arb_element2.arb_element2 */
  4240. #define XSEM_REG_ARB_ELEMENT3 0x28002c
  4241. /* [RW 3] The source that is associated with arbitration element 4. Source
  4242. decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
  4243. sleeping thread with priority 1; 4- sleeping thread with priority 2.
  4244. Could not be equal to register ~xsem_registers_arb_element0.arb_element0
  4245. and ~xsem_registers_arb_element1.arb_element1 and
  4246. ~xsem_registers_arb_element2.arb_element2 and
  4247. ~xsem_registers_arb_element3.arb_element3 */
  4248. #define XSEM_REG_ARB_ELEMENT4 0x280030
  4249. #define XSEM_REG_ENABLE_IN 0x2800a4
  4250. #define XSEM_REG_ENABLE_OUT 0x2800a8
  4251. /* [RW 32] This address space contains all registers and memories that are
  4252. placed in SEM_FAST block. The SEM_FAST registers are described in
  4253. appendix B. In order to access the sem_fast registers the base address
  4254. ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
  4255. #define XSEM_REG_FAST_MEMORY 0x2a0000
  4256. /* [RW 1] Disables input messages from FIC0 May be updated during run_time
  4257. by the microcode */
  4258. #define XSEM_REG_FIC0_DISABLE 0x280224
  4259. /* [RW 1] Disables input messages from FIC1 May be updated during run_time
  4260. by the microcode */
  4261. #define XSEM_REG_FIC1_DISABLE 0x280234
  4262. /* [RW 15] Interrupt table Read and write access to it is not possible in
  4263. the middle of the work */
  4264. #define XSEM_REG_INT_TABLE 0x280400
  4265. /* [ST 24] Statistics register. The number of messages that entered through
  4266. FIC0 */
  4267. #define XSEM_REG_MSG_NUM_FIC0 0x280000
  4268. /* [ST 24] Statistics register. The number of messages that entered through
  4269. FIC1 */
  4270. #define XSEM_REG_MSG_NUM_FIC1 0x280004
  4271. /* [ST 24] Statistics register. The number of messages that were sent to
  4272. FOC0 */
  4273. #define XSEM_REG_MSG_NUM_FOC0 0x280008
  4274. /* [ST 24] Statistics register. The number of messages that were sent to
  4275. FOC1 */
  4276. #define XSEM_REG_MSG_NUM_FOC1 0x28000c
  4277. /* [ST 24] Statistics register. The number of messages that were sent to
  4278. FOC2 */
  4279. #define XSEM_REG_MSG_NUM_FOC2 0x280010
  4280. /* [ST 24] Statistics register. The number of messages that were sent to
  4281. FOC3 */
  4282. #define XSEM_REG_MSG_NUM_FOC3 0x280014
  4283. /* [RW 1] Disables input messages from the passive buffer May be updated
  4284. during run_time by the microcode */
  4285. #define XSEM_REG_PAS_DISABLE 0x28024c
  4286. /* [WB 128] Debug only. Passive buffer memory */
  4287. #define XSEM_REG_PASSIVE_BUFFER 0x282000
  4288. /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
  4289. #define XSEM_REG_PRAM 0x2c0000
  4290. /* [R 16] Valid sleeping threads indication have bit per thread */
  4291. #define XSEM_REG_SLEEP_THREADS_VALID 0x28026c
  4292. /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
  4293. #define XSEM_REG_SLOW_EXT_STORE_EMPTY 0x2802a0
  4294. /* [RW 16] List of free threads . There is a bit per thread. */
  4295. #define XSEM_REG_THREADS_LIST 0x2802e4
  4296. /* [RW 3] The arbitration scheme of time_slot 0 */
  4297. #define XSEM_REG_TS_0_AS 0x280038
  4298. /* [RW 3] The arbitration scheme of time_slot 10 */
  4299. #define XSEM_REG_TS_10_AS 0x280060
  4300. /* [RW 3] The arbitration scheme of time_slot 11 */
  4301. #define XSEM_REG_TS_11_AS 0x280064
  4302. /* [RW 3] The arbitration scheme of time_slot 12 */
  4303. #define XSEM_REG_TS_12_AS 0x280068
  4304. /* [RW 3] The arbitration scheme of time_slot 13 */
  4305. #define XSEM_REG_TS_13_AS 0x28006c
  4306. /* [RW 3] The arbitration scheme of time_slot 14 */
  4307. #define XSEM_REG_TS_14_AS 0x280070
  4308. /* [RW 3] The arbitration scheme of time_slot 15 */
  4309. #define XSEM_REG_TS_15_AS 0x280074
  4310. /* [RW 3] The arbitration scheme of time_slot 16 */
  4311. #define XSEM_REG_TS_16_AS 0x280078
  4312. /* [RW 3] The arbitration scheme of time_slot 17 */
  4313. #define XSEM_REG_TS_17_AS 0x28007c
  4314. /* [RW 3] The arbitration scheme of time_slot 18 */
  4315. #define XSEM_REG_TS_18_AS 0x280080
  4316. /* [RW 3] The arbitration scheme of time_slot 1 */
  4317. #define XSEM_REG_TS_1_AS 0x28003c
  4318. /* [RW 3] The arbitration scheme of time_slot 2 */
  4319. #define XSEM_REG_TS_2_AS 0x280040
  4320. /* [RW 3] The arbitration scheme of time_slot 3 */
  4321. #define XSEM_REG_TS_3_AS 0x280044
  4322. /* [RW 3] The arbitration scheme of time_slot 4 */
  4323. #define XSEM_REG_TS_4_AS 0x280048
  4324. /* [RW 3] The arbitration scheme of time_slot 5 */
  4325. #define XSEM_REG_TS_5_AS 0x28004c
  4326. /* [RW 3] The arbitration scheme of time_slot 6 */
  4327. #define XSEM_REG_TS_6_AS 0x280050
  4328. /* [RW 3] The arbitration scheme of time_slot 7 */
  4329. #define XSEM_REG_TS_7_AS 0x280054
  4330. /* [RW 3] The arbitration scheme of time_slot 8 */
  4331. #define XSEM_REG_TS_8_AS 0x280058
  4332. /* [RW 3] The arbitration scheme of time_slot 9 */
  4333. #define XSEM_REG_TS_9_AS 0x28005c
  4334. /* [RW 32] Interrupt mask register #0 read/write */
  4335. #define XSEM_REG_XSEM_INT_MASK_0 0x280110
  4336. #define XSEM_REG_XSEM_INT_MASK_1 0x280120
  4337. /* [R 32] Interrupt register #0 read */
  4338. #define XSEM_REG_XSEM_INT_STS_0 0x280104
  4339. #define XSEM_REG_XSEM_INT_STS_1 0x280114
  4340. /* [RW 32] Parity mask register #0 read/write */
  4341. #define XSEM_REG_XSEM_PRTY_MASK_0 0x280130
  4342. #define XSEM_REG_XSEM_PRTY_MASK_1 0x280140
  4343. /* [R 32] Parity register #0 read */
  4344. #define XSEM_REG_XSEM_PRTY_STS_0 0x280124
  4345. #define XSEM_REG_XSEM_PRTY_STS_1 0x280134
  4346. #define MCPR_NVM_ACCESS_ENABLE_EN (1L<<0)
  4347. #define MCPR_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
  4348. #define MCPR_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
  4349. #define MCPR_NVM_CFG4_FLASH_SIZE (0x7L<<0)
  4350. #define MCPR_NVM_COMMAND_DOIT (1L<<4)
  4351. #define MCPR_NVM_COMMAND_DONE (1L<<3)
  4352. #define MCPR_NVM_COMMAND_FIRST (1L<<7)
  4353. #define MCPR_NVM_COMMAND_LAST (1L<<8)
  4354. #define MCPR_NVM_COMMAND_WR (1L<<5)
  4355. #define MCPR_NVM_SW_ARB_ARB_ARB1 (1L<<9)
  4356. #define MCPR_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
  4357. #define MCPR_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
  4358. #define BIGMAC_REGISTER_BMAC_CONTROL (0x00<<3)
  4359. #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
  4360. #define BIGMAC_REGISTER_CNT_MAX_SIZE (0x05<<3)
  4361. #define BIGMAC_REGISTER_RX_CONTROL (0x21<<3)
  4362. #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS (0x46<<3)
  4363. #define BIGMAC_REGISTER_RX_MAX_SIZE (0x23<<3)
  4364. #define BIGMAC_REGISTER_RX_STAT_GR64 (0x26<<3)
  4365. #define BIGMAC_REGISTER_RX_STAT_GRIPJ (0x42<<3)
  4366. #define BIGMAC_REGISTER_TX_CONTROL (0x07<<3)
  4367. #define BIGMAC_REGISTER_TX_MAX_SIZE (0x09<<3)
  4368. #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD (0x0A<<3)
  4369. #define BIGMAC_REGISTER_TX_SOURCE_ADDR (0x08<<3)
  4370. #define BIGMAC_REGISTER_TX_STAT_GTBYT (0x20<<3)
  4371. #define BIGMAC_REGISTER_TX_STAT_GTPKT (0x0C<<3)
  4372. #define EMAC_LED_1000MB_OVERRIDE (1L<<1)
  4373. #define EMAC_LED_100MB_OVERRIDE (1L<<2)
  4374. #define EMAC_LED_10MB_OVERRIDE (1L<<3)
  4375. #define EMAC_LED_2500MB_OVERRIDE (1L<<12)
  4376. #define EMAC_LED_OVERRIDE (1L<<0)
  4377. #define EMAC_LED_TRAFFIC (1L<<6)
  4378. #define EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
  4379. #define EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
  4380. #define EMAC_MDIO_COMM_COMMAND_WRITE_45 (1L<<26)
  4381. #define EMAC_MDIO_COMM_DATA (0xffffL<<0)
  4382. #define EMAC_MDIO_COMM_START_BUSY (1L<<29)
  4383. #define EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
  4384. #define EMAC_MDIO_MODE_CLAUSE_45 (1L<<31)
  4385. #define EMAC_MDIO_MODE_CLOCK_CNT (0x3fL<<16)
  4386. #define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT 16
  4387. #define EMAC_MODE_25G_MODE (1L<<5)
  4388. #define EMAC_MODE_HALF_DUPLEX (1L<<1)
  4389. #define EMAC_MODE_PORT_GMII (2L<<2)
  4390. #define EMAC_MODE_PORT_MII (1L<<2)
  4391. #define EMAC_MODE_PORT_MII_10M (3L<<2)
  4392. #define EMAC_MODE_RESET (1L<<0)
  4393. #define EMAC_REG_EMAC_LED 0xc
  4394. #define EMAC_REG_EMAC_MAC_MATCH 0x10
  4395. #define EMAC_REG_EMAC_MDIO_COMM 0xac
  4396. #define EMAC_REG_EMAC_MDIO_MODE 0xb4
  4397. #define EMAC_REG_EMAC_MODE 0x0
  4398. #define EMAC_REG_EMAC_RX_MODE 0xc8
  4399. #define EMAC_REG_EMAC_RX_MTU_SIZE 0x9c
  4400. #define EMAC_REG_EMAC_RX_STAT_AC 0x180
  4401. #define EMAC_REG_EMAC_RX_STAT_AC_28 0x1f4
  4402. #define EMAC_REG_EMAC_RX_STAT_AC_COUNT 23
  4403. #define EMAC_REG_EMAC_TX_MODE 0xbc
  4404. #define EMAC_REG_EMAC_TX_STAT_AC 0x280
  4405. #define EMAC_REG_EMAC_TX_STAT_AC_COUNT 22
  4406. #define EMAC_RX_MODE_FLOW_EN (1L<<2)
  4407. #define EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
  4408. #define EMAC_RX_MODE_PROMISCUOUS (1L<<8)
  4409. #define EMAC_RX_MODE_RESET (1L<<0)
  4410. #define EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
  4411. #define EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
  4412. #define EMAC_TX_MODE_FLOW_EN (1L<<4)
  4413. #define EMAC_TX_MODE_RESET (1L<<0)
  4414. #define MISC_REGISTERS_GPIO_0 0
  4415. #define MISC_REGISTERS_GPIO_1 1
  4416. #define MISC_REGISTERS_GPIO_2 2
  4417. #define MISC_REGISTERS_GPIO_3 3
  4418. #define MISC_REGISTERS_GPIO_CLR_POS 16
  4419. #define MISC_REGISTERS_GPIO_FLOAT (0xffL<<24)
  4420. #define MISC_REGISTERS_GPIO_FLOAT_POS 24
  4421. #define MISC_REGISTERS_GPIO_HIGH 1
  4422. #define MISC_REGISTERS_GPIO_INPUT_HI_Z 2
  4423. #define MISC_REGISTERS_GPIO_INT_CLR_POS 24
  4424. #define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR 0
  4425. #define MISC_REGISTERS_GPIO_INT_OUTPUT_SET 1
  4426. #define MISC_REGISTERS_GPIO_INT_SET_POS 16
  4427. #define MISC_REGISTERS_GPIO_LOW 0
  4428. #define MISC_REGISTERS_GPIO_OUTPUT_HIGH 1
  4429. #define MISC_REGISTERS_GPIO_OUTPUT_LOW 0
  4430. #define MISC_REGISTERS_GPIO_PORT_SHIFT 4
  4431. #define MISC_REGISTERS_GPIO_SET_POS 8
  4432. #define MISC_REGISTERS_RESET_REG_1_CLEAR 0x588
  4433. #define MISC_REGISTERS_RESET_REG_1_RST_HC (0x1<<29)
  4434. #define MISC_REGISTERS_RESET_REG_1_RST_NIG (0x1<<7)
  4435. #define MISC_REGISTERS_RESET_REG_1_RST_PXP (0x1<<26)
  4436. #define MISC_REGISTERS_RESET_REG_1_RST_PXPV (0x1<<27)
  4437. #define MISC_REGISTERS_RESET_REG_1_SET 0x584
  4438. #define MISC_REGISTERS_RESET_REG_2_CLEAR 0x598
  4439. #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0 (0x1<<0)
  4440. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE (0x1<<14)
  4441. #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE (0x1<<15)
  4442. #define MISC_REGISTERS_RESET_REG_2_RST_GRC (0x1<<4)
  4443. #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B (0x1<<6)
  4444. #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
  4445. #define MISC_REGISTERS_RESET_REG_2_RST_MDIO (0x1<<13)
  4446. #define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE (0x1<<11)
  4447. #define MISC_REGISTERS_RESET_REG_2_RST_RBCN (0x1<<9)
  4448. #define MISC_REGISTERS_RESET_REG_2_SET 0x594
  4449. #define MISC_REGISTERS_RESET_REG_3_CLEAR 0x5a8
  4450. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ (0x1<<1)
  4451. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN (0x1<<2)
  4452. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
  4453. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW (0x1<<0)
  4454. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ (0x1<<5)
  4455. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN (0x1<<6)
  4456. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD (0x1<<7)
  4457. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW (0x1<<4)
  4458. #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
  4459. #define MISC_REGISTERS_RESET_REG_3_SET 0x5a4
  4460. #define MISC_REGISTERS_SPIO_4 4
  4461. #define MISC_REGISTERS_SPIO_5 5
  4462. #define MISC_REGISTERS_SPIO_7 7
  4463. #define MISC_REGISTERS_SPIO_CLR_POS 16
  4464. #define MISC_REGISTERS_SPIO_FLOAT (0xffL<<24)
  4465. #define MISC_REGISTERS_SPIO_FLOAT_POS 24
  4466. #define MISC_REGISTERS_SPIO_INPUT_HI_Z 2
  4467. #define MISC_REGISTERS_SPIO_INT_OLD_SET_POS 16
  4468. #define MISC_REGISTERS_SPIO_OUTPUT_HIGH 1
  4469. #define MISC_REGISTERS_SPIO_OUTPUT_LOW 0
  4470. #define MISC_REGISTERS_SPIO_SET_POS 8
  4471. #define HW_LOCK_MAX_RESOURCE_VALUE 31
  4472. #define HW_LOCK_RESOURCE_GPIO 1
  4473. #define HW_LOCK_RESOURCE_MDIO 0
  4474. #define HW_LOCK_RESOURCE_PORT0_ATT_MASK 3
  4475. #define HW_LOCK_RESOURCE_RESERVED_08 8
  4476. #define HW_LOCK_RESOURCE_SPIO 2
  4477. #define HW_LOCK_RESOURCE_UNDI 5
  4478. #define PRS_FLAG_OVERETH_IPV4 1
  4479. #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR (1<<18)
  4480. #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT (1<<31)
  4481. #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT (1<<9)
  4482. #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR (1<<8)
  4483. #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT (1<<7)
  4484. #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR (1<<6)
  4485. #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT (1<<29)
  4486. #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR (1<<28)
  4487. #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT (1<<1)
  4488. #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR (1<<0)
  4489. #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR (1<<18)
  4490. #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT (1<<11)
  4491. #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT (1<<13)
  4492. #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR (1<<12)
  4493. #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 (1<<5)
  4494. #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 (1<<9)
  4495. #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR (1<<12)
  4496. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY (1<<28)
  4497. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY (1<<31)
  4498. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY (1<<29)
  4499. #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY (1<<30)
  4500. #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT (1<<15)
  4501. #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR (1<<14)
  4502. #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR (1<<20)
  4503. #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR (1<<0)
  4504. #define AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT (1<<31)
  4505. #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT (1<<3)
  4506. #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR (1<<2)
  4507. #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT (1<<5)
  4508. #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR (1<<4)
  4509. #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT (1<<3)
  4510. #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR (1<<2)
  4511. #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR (1<<22)
  4512. #define AEU_INPUTS_ATTN_BITS_SPIO5 (1<<15)
  4513. #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT (1<<27)
  4514. #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT (1<<5)
  4515. #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT (1<<25)
  4516. #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR (1<<24)
  4517. #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT (1<<29)
  4518. #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR (1<<28)
  4519. #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT (1<<23)
  4520. #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT (1<<27)
  4521. #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR (1<<26)
  4522. #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT (1<<21)
  4523. #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR (1<<20)
  4524. #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT (1<<25)
  4525. #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR (1<<24)
  4526. #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR (1<<16)
  4527. #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT (1<<9)
  4528. #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT (1<<7)
  4529. #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR (1<<6)
  4530. #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT (1<<11)
  4531. #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR (1<<10)
  4532. #define RESERVED_GENERAL_ATTENTION_BIT_0 0
  4533. #define EVEREST_GEN_ATTN_IN_USE_MASK 0x3ffe0
  4534. #define EVEREST_LATCHED_ATTN_IN_USE_MASK 0xffe00000
  4535. #define RESERVED_GENERAL_ATTENTION_BIT_6 6
  4536. #define RESERVED_GENERAL_ATTENTION_BIT_7 7
  4537. #define RESERVED_GENERAL_ATTENTION_BIT_8 8
  4538. #define RESERVED_GENERAL_ATTENTION_BIT_9 9
  4539. #define RESERVED_GENERAL_ATTENTION_BIT_10 10
  4540. #define RESERVED_GENERAL_ATTENTION_BIT_11 11
  4541. #define RESERVED_GENERAL_ATTENTION_BIT_12 12
  4542. #define RESERVED_GENERAL_ATTENTION_BIT_13 13
  4543. #define RESERVED_GENERAL_ATTENTION_BIT_14 14
  4544. #define RESERVED_GENERAL_ATTENTION_BIT_15 15
  4545. #define RESERVED_GENERAL_ATTENTION_BIT_16 16
  4546. #define RESERVED_GENERAL_ATTENTION_BIT_17 17
  4547. #define RESERVED_GENERAL_ATTENTION_BIT_18 18
  4548. #define RESERVED_GENERAL_ATTENTION_BIT_19 19
  4549. #define RESERVED_GENERAL_ATTENTION_BIT_20 20
  4550. #define RESERVED_GENERAL_ATTENTION_BIT_21 21
  4551. /* storm asserts attention bits */
  4552. #define TSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_7
  4553. #define USTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_8
  4554. #define CSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_9
  4555. #define XSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_10
  4556. /* mcp error attention bit */
  4557. #define MCP_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_11
  4558. /*E1H NIG status sync attention mapped to group 4-7*/
  4559. #define LINK_SYNC_ATTENTION_BIT_FUNC_0 RESERVED_GENERAL_ATTENTION_BIT_12
  4560. #define LINK_SYNC_ATTENTION_BIT_FUNC_1 RESERVED_GENERAL_ATTENTION_BIT_13
  4561. #define LINK_SYNC_ATTENTION_BIT_FUNC_2 RESERVED_GENERAL_ATTENTION_BIT_14
  4562. #define LINK_SYNC_ATTENTION_BIT_FUNC_3 RESERVED_GENERAL_ATTENTION_BIT_15
  4563. #define LINK_SYNC_ATTENTION_BIT_FUNC_4 RESERVED_GENERAL_ATTENTION_BIT_16
  4564. #define LINK_SYNC_ATTENTION_BIT_FUNC_5 RESERVED_GENERAL_ATTENTION_BIT_17
  4565. #define LINK_SYNC_ATTENTION_BIT_FUNC_6 RESERVED_GENERAL_ATTENTION_BIT_18
  4566. #define LINK_SYNC_ATTENTION_BIT_FUNC_7 RESERVED_GENERAL_ATTENTION_BIT_19
  4567. #define LATCHED_ATTN_RBCR 23
  4568. #define LATCHED_ATTN_RBCT 24
  4569. #define LATCHED_ATTN_RBCN 25
  4570. #define LATCHED_ATTN_RBCU 26
  4571. #define LATCHED_ATTN_RBCP 27
  4572. #define LATCHED_ATTN_TIMEOUT_GRC 28
  4573. #define LATCHED_ATTN_RSVD_GRC 29
  4574. #define LATCHED_ATTN_ROM_PARITY_MCP 30
  4575. #define LATCHED_ATTN_UM_RX_PARITY_MCP 31
  4576. #define LATCHED_ATTN_UM_TX_PARITY_MCP 32
  4577. #define LATCHED_ATTN_SCPAD_PARITY_MCP 33
  4578. #define GENERAL_ATTEN_WORD(atten_name) ((94 + atten_name) / 32)
  4579. #define GENERAL_ATTEN_OFFSET(atten_name)\
  4580. (1UL << ((94 + atten_name) % 32))
  4581. /*
  4582. * This file defines GRC base address for every block.
  4583. * This file is included by chipsim, asm microcode and cpp microcode.
  4584. * These values are used in Design.xml on regBase attribute
  4585. * Use the base with the generated offsets of specific registers.
  4586. */
  4587. #define GRCBASE_PXPCS 0x000000
  4588. #define GRCBASE_PCICONFIG 0x002000
  4589. #define GRCBASE_PCIREG 0x002400
  4590. #define GRCBASE_EMAC0 0x008000
  4591. #define GRCBASE_EMAC1 0x008400
  4592. #define GRCBASE_DBU 0x008800
  4593. #define GRCBASE_MISC 0x00A000
  4594. #define GRCBASE_DBG 0x00C000
  4595. #define GRCBASE_NIG 0x010000
  4596. #define GRCBASE_XCM 0x020000
  4597. #define GRCBASE_PRS 0x040000
  4598. #define GRCBASE_SRCH 0x040400
  4599. #define GRCBASE_TSDM 0x042000
  4600. #define GRCBASE_TCM 0x050000
  4601. #define GRCBASE_BRB1 0x060000
  4602. #define GRCBASE_MCP 0x080000
  4603. #define GRCBASE_UPB 0x0C1000
  4604. #define GRCBASE_CSDM 0x0C2000
  4605. #define GRCBASE_USDM 0x0C4000
  4606. #define GRCBASE_CCM 0x0D0000
  4607. #define GRCBASE_UCM 0x0E0000
  4608. #define GRCBASE_CDU 0x101000
  4609. #define GRCBASE_DMAE 0x102000
  4610. #define GRCBASE_PXP 0x103000
  4611. #define GRCBASE_CFC 0x104000
  4612. #define GRCBASE_HC 0x108000
  4613. #define GRCBASE_PXP2 0x120000
  4614. #define GRCBASE_PBF 0x140000
  4615. #define GRCBASE_XPB 0x161000
  4616. #define GRCBASE_TIMERS 0x164000
  4617. #define GRCBASE_XSDM 0x166000
  4618. #define GRCBASE_QM 0x168000
  4619. #define GRCBASE_DQ 0x170000
  4620. #define GRCBASE_TSEM 0x180000
  4621. #define GRCBASE_CSEM 0x200000
  4622. #define GRCBASE_XSEM 0x280000
  4623. #define GRCBASE_USEM 0x300000
  4624. #define GRCBASE_MISC_AEU GRCBASE_MISC
  4625. /* offset of configuration space in the pci core register */
  4626. #define PCICFG_OFFSET 0x2000
  4627. #define PCICFG_VENDOR_ID_OFFSET 0x00
  4628. #define PCICFG_DEVICE_ID_OFFSET 0x02
  4629. #define PCICFG_COMMAND_OFFSET 0x04
  4630. #define PCICFG_COMMAND_IO_SPACE (1<<0)
  4631. #define PCICFG_COMMAND_MEM_SPACE (1<<1)
  4632. #define PCICFG_COMMAND_BUS_MASTER (1<<2)
  4633. #define PCICFG_COMMAND_SPECIAL_CYCLES (1<<3)
  4634. #define PCICFG_COMMAND_MWI_CYCLES (1<<4)
  4635. #define PCICFG_COMMAND_VGA_SNOOP (1<<5)
  4636. #define PCICFG_COMMAND_PERR_ENA (1<<6)
  4637. #define PCICFG_COMMAND_STEPPING (1<<7)
  4638. #define PCICFG_COMMAND_SERR_ENA (1<<8)
  4639. #define PCICFG_COMMAND_FAST_B2B (1<<9)
  4640. #define PCICFG_COMMAND_INT_DISABLE (1<<10)
  4641. #define PCICFG_COMMAND_RESERVED (0x1f<<11)
  4642. #define PCICFG_STATUS_OFFSET 0x06
  4643. #define PCICFG_REVESION_ID_OFFSET 0x08
  4644. #define PCICFG_CACHE_LINE_SIZE 0x0c
  4645. #define PCICFG_LATENCY_TIMER 0x0d
  4646. #define PCICFG_BAR_1_LOW 0x10
  4647. #define PCICFG_BAR_1_HIGH 0x14
  4648. #define PCICFG_BAR_2_LOW 0x18
  4649. #define PCICFG_BAR_2_HIGH 0x1c
  4650. #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET 0x2c
  4651. #define PCICFG_SUBSYSTEM_ID_OFFSET 0x2e
  4652. #define PCICFG_INT_LINE 0x3c
  4653. #define PCICFG_INT_PIN 0x3d
  4654. #define PCICFG_PM_CAPABILITY 0x48
  4655. #define PCICFG_PM_CAPABILITY_VERSION (0x3<<16)
  4656. #define PCICFG_PM_CAPABILITY_CLOCK (1<<19)
  4657. #define PCICFG_PM_CAPABILITY_RESERVED (1<<20)
  4658. #define PCICFG_PM_CAPABILITY_DSI (1<<21)
  4659. #define PCICFG_PM_CAPABILITY_AUX_CURRENT (0x7<<22)
  4660. #define PCICFG_PM_CAPABILITY_D1_SUPPORT (1<<25)
  4661. #define PCICFG_PM_CAPABILITY_D2_SUPPORT (1<<26)
  4662. #define PCICFG_PM_CAPABILITY_PME_IN_D0 (1<<27)
  4663. #define PCICFG_PM_CAPABILITY_PME_IN_D1 (1<<28)
  4664. #define PCICFG_PM_CAPABILITY_PME_IN_D2 (1<<29)
  4665. #define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT (1<<30)
  4666. #define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD (1<<31)
  4667. #define PCICFG_PM_CSR_OFFSET 0x4c
  4668. #define PCICFG_PM_CSR_STATE (0x3<<0)
  4669. #define PCICFG_PM_CSR_PME_ENABLE (1<<8)
  4670. #define PCICFG_PM_CSR_PME_STATUS (1<<15)
  4671. #define PCICFG_MSI_CAP_ID_OFFSET 0x58
  4672. #define PCICFG_MSI_CONTROL_ENABLE (0x1<<16)
  4673. #define PCICFG_MSI_CONTROL_MCAP (0x7<<17)
  4674. #define PCICFG_MSI_CONTROL_MENA (0x7<<20)
  4675. #define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP (0x1<<23)
  4676. #define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24)
  4677. #define PCICFG_GRC_ADDRESS 0x78
  4678. #define PCICFG_GRC_DATA 0x80
  4679. #define PCICFG_MSIX_CAP_ID_OFFSET 0xa0
  4680. #define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16)
  4681. #define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27)
  4682. #define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30)
  4683. #define PCICFG_MSIX_CONTROL_MSIX_ENABLE (0x1<<31)
  4684. #define PCICFG_DEVICE_CONTROL 0xb4
  4685. #define PCICFG_DEVICE_STATUS 0xb6
  4686. #define PCICFG_DEVICE_STATUS_CORR_ERR_DET (1<<0)
  4687. #define PCICFG_DEVICE_STATUS_NON_FATAL_ERR_DET (1<<1)
  4688. #define PCICFG_DEVICE_STATUS_FATAL_ERR_DET (1<<2)
  4689. #define PCICFG_DEVICE_STATUS_UNSUP_REQ_DET (1<<3)
  4690. #define PCICFG_DEVICE_STATUS_AUX_PWR_DET (1<<4)
  4691. #define PCICFG_DEVICE_STATUS_NO_PEND (1<<5)
  4692. #define PCICFG_LINK_CONTROL 0xbc
  4693. #define BAR_USTRORM_INTMEM 0x400000
  4694. #define BAR_CSTRORM_INTMEM 0x410000
  4695. #define BAR_XSTRORM_INTMEM 0x420000
  4696. #define BAR_TSTRORM_INTMEM 0x430000
  4697. /* for accessing the IGU in case of status block ACK */
  4698. #define BAR_IGU_INTMEM 0x440000
  4699. #define BAR_DOORBELL_OFFSET 0x800000
  4700. #define BAR_ME_REGISTER 0x450000
  4701. /* config_2 offset */
  4702. #define GRC_CONFIG_2_SIZE_REG 0x408
  4703. #define PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
  4704. #define PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
  4705. #define PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
  4706. #define PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
  4707. #define PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
  4708. #define PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
  4709. #define PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
  4710. #define PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
  4711. #define PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
  4712. #define PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
  4713. #define PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
  4714. #define PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
  4715. #define PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
  4716. #define PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
  4717. #define PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
  4718. #define PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
  4719. #define PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
  4720. #define PCI_CONFIG_2_BAR1_64ENA (1L<<4)
  4721. #define PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
  4722. #define PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
  4723. #define PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
  4724. #define PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
  4725. #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
  4726. #define PCI_CONFIG_2_EXP_ROM_SIZE_2K (1L<<8)
  4727. #define PCI_CONFIG_2_EXP_ROM_SIZE_4K (2L<<8)
  4728. #define PCI_CONFIG_2_EXP_ROM_SIZE_8K (3L<<8)
  4729. #define PCI_CONFIG_2_EXP_ROM_SIZE_16K (4L<<8)
  4730. #define PCI_CONFIG_2_EXP_ROM_SIZE_32K (5L<<8)
  4731. #define PCI_CONFIG_2_EXP_ROM_SIZE_64K (6L<<8)
  4732. #define PCI_CONFIG_2_EXP_ROM_SIZE_128K (7L<<8)
  4733. #define PCI_CONFIG_2_EXP_ROM_SIZE_256K (8L<<8)
  4734. #define PCI_CONFIG_2_EXP_ROM_SIZE_512K (9L<<8)
  4735. #define PCI_CONFIG_2_EXP_ROM_SIZE_1M (10L<<8)
  4736. #define PCI_CONFIG_2_EXP_ROM_SIZE_2M (11L<<8)
  4737. #define PCI_CONFIG_2_EXP_ROM_SIZE_4M (12L<<8)
  4738. #define PCI_CONFIG_2_EXP_ROM_SIZE_8M (13L<<8)
  4739. #define PCI_CONFIG_2_EXP_ROM_SIZE_16M (14L<<8)
  4740. #define PCI_CONFIG_2_EXP_ROM_SIZE_32M (15L<<8)
  4741. #define PCI_CONFIG_2_BAR_PREFETCH (1L<<16)
  4742. #define PCI_CONFIG_2_RESERVED0 (0x7fffL<<17)
  4743. /* config_3 offset */
  4744. #define GRC_CONFIG_3_SIZE_REG 0x40c
  4745. #define PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
  4746. #define PCI_CONFIG_3_FORCE_PME (1L<<24)
  4747. #define PCI_CONFIG_3_PME_STATUS (1L<<25)
  4748. #define PCI_CONFIG_3_PME_ENABLE (1L<<26)
  4749. #define PCI_CONFIG_3_PM_STATE (0x3L<<27)
  4750. #define PCI_CONFIG_3_VAUX_PRESET (1L<<30)
  4751. #define PCI_CONFIG_3_PCI_POWER (1L<<31)
  4752. #define GRC_BAR2_CONFIG 0x4e0
  4753. #define PCI_CONFIG_2_BAR2_SIZE (0xfL<<0)
  4754. #define PCI_CONFIG_2_BAR2_SIZE_DISABLED (0L<<0)
  4755. #define PCI_CONFIG_2_BAR2_SIZE_64K (1L<<0)
  4756. #define PCI_CONFIG_2_BAR2_SIZE_128K (2L<<0)
  4757. #define PCI_CONFIG_2_BAR2_SIZE_256K (3L<<0)
  4758. #define PCI_CONFIG_2_BAR2_SIZE_512K (4L<<0)
  4759. #define PCI_CONFIG_2_BAR2_SIZE_1M (5L<<0)
  4760. #define PCI_CONFIG_2_BAR2_SIZE_2M (6L<<0)
  4761. #define PCI_CONFIG_2_BAR2_SIZE_4M (7L<<0)
  4762. #define PCI_CONFIG_2_BAR2_SIZE_8M (8L<<0)
  4763. #define PCI_CONFIG_2_BAR2_SIZE_16M (9L<<0)
  4764. #define PCI_CONFIG_2_BAR2_SIZE_32M (10L<<0)
  4765. #define PCI_CONFIG_2_BAR2_SIZE_64M (11L<<0)
  4766. #define PCI_CONFIG_2_BAR2_SIZE_128M (12L<<0)
  4767. #define PCI_CONFIG_2_BAR2_SIZE_256M (13L<<0)
  4768. #define PCI_CONFIG_2_BAR2_SIZE_512M (14L<<0)
  4769. #define PCI_CONFIG_2_BAR2_SIZE_1G (15L<<0)
  4770. #define PCI_CONFIG_2_BAR2_64ENA (1L<<4)
  4771. #define PCI_PM_DATA_A 0x410
  4772. #define PCI_PM_DATA_B 0x414
  4773. #define PCI_ID_VAL1 0x434
  4774. #define PCI_ID_VAL2 0x438
  4775. #define MDIO_REG_BANK_CL73_IEEEB0 0x0
  4776. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL 0x0
  4777. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN 0x0200
  4778. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN 0x1000
  4779. #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST 0x8000
  4780. #define MDIO_REG_BANK_CL73_IEEEB1 0x10
  4781. #define MDIO_CL73_IEEEB1_AN_ADV1 0x00
  4782. #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE 0x0400
  4783. #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC 0x0800
  4784. #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH 0x0C00
  4785. #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK 0x0C00
  4786. #define MDIO_CL73_IEEEB1_AN_ADV2 0x01
  4787. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M 0x0000
  4788. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX 0x0020
  4789. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 0x0040
  4790. #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR 0x0080
  4791. #define MDIO_CL73_IEEEB1_AN_LP_ADV1 0x03
  4792. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE 0x0400
  4793. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC 0x0800
  4794. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH 0x0C00
  4795. #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK 0x0C00
  4796. #define MDIO_REG_BANK_RX0 0x80b0
  4797. #define MDIO_RX0_RX_STATUS 0x10
  4798. #define MDIO_RX0_RX_STATUS_SIGDET 0x8000
  4799. #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE 0x1000
  4800. #define MDIO_RX0_RX_EQ_BOOST 0x1c
  4801. #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  4802. #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL 0x10
  4803. #define MDIO_REG_BANK_RX1 0x80c0
  4804. #define MDIO_RX1_RX_EQ_BOOST 0x1c
  4805. #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  4806. #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL 0x10
  4807. #define MDIO_REG_BANK_RX2 0x80d0
  4808. #define MDIO_RX2_RX_EQ_BOOST 0x1c
  4809. #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  4810. #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL 0x10
  4811. #define MDIO_REG_BANK_RX3 0x80e0
  4812. #define MDIO_RX3_RX_EQ_BOOST 0x1c
  4813. #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  4814. #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL 0x10
  4815. #define MDIO_REG_BANK_RX_ALL 0x80f0
  4816. #define MDIO_RX_ALL_RX_EQ_BOOST 0x1c
  4817. #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
  4818. #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL 0x10
  4819. #define MDIO_REG_BANK_TX0 0x8060
  4820. #define MDIO_TX0_TX_DRIVER 0x17
  4821. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  4822. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  4823. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  4824. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  4825. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  4826. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  4827. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  4828. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  4829. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  4830. #define MDIO_REG_BANK_TX1 0x8070
  4831. #define MDIO_TX1_TX_DRIVER 0x17
  4832. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  4833. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  4834. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  4835. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  4836. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  4837. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  4838. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  4839. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  4840. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  4841. #define MDIO_REG_BANK_TX2 0x8080
  4842. #define MDIO_TX2_TX_DRIVER 0x17
  4843. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  4844. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  4845. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  4846. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  4847. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  4848. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  4849. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  4850. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  4851. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  4852. #define MDIO_REG_BANK_TX3 0x8090
  4853. #define MDIO_TX3_TX_DRIVER 0x17
  4854. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
  4855. #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
  4856. #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
  4857. #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
  4858. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
  4859. #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
  4860. #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
  4861. #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
  4862. #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
  4863. #define MDIO_REG_BANK_XGXS_BLOCK0 0x8000
  4864. #define MDIO_BLOCK0_XGXS_CONTROL 0x10
  4865. #define MDIO_REG_BANK_XGXS_BLOCK1 0x8010
  4866. #define MDIO_BLOCK1_LANE_CTRL0 0x15
  4867. #define MDIO_BLOCK1_LANE_CTRL1 0x16
  4868. #define MDIO_BLOCK1_LANE_CTRL2 0x17
  4869. #define MDIO_BLOCK1_LANE_PRBS 0x19
  4870. #define MDIO_REG_BANK_XGXS_BLOCK2 0x8100
  4871. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP 0x10
  4872. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE 0x8000
  4873. #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE 0x4000
  4874. #define MDIO_XGXS_BLOCK2_TX_LN_SWAP 0x11
  4875. #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE 0x8000
  4876. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G 0x14
  4877. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS 0x0001
  4878. #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS 0x0010
  4879. #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 0x15
  4880. #define MDIO_REG_BANK_GP_STATUS 0x8120
  4881. #define MDIO_GP_STATUS_TOP_AN_STATUS1 0x1B
  4882. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE 0x0001
  4883. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE 0x0002
  4884. #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS 0x0004
  4885. #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS 0x0008
  4886. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE 0x0010
  4887. #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE 0x0020
  4888. #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE 0x0040
  4889. #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE 0x0080
  4890. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 0x3f00
  4891. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M 0x0000
  4892. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 0x0100
  4893. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G 0x0200
  4894. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 0x0300
  4895. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G 0x0400
  4896. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G 0x0500
  4897. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG 0x0600
  4898. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4 0x0700
  4899. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG 0x0800
  4900. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G 0x0900
  4901. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G 0x0A00
  4902. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G 0x0B00
  4903. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G 0x0C00
  4904. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX 0x0D00
  4905. #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4 0x0E00
  4906. #define MDIO_REG_BANK_10G_PARALLEL_DETECT 0x8130
  4907. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS 0x10
  4908. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK 0x8000
  4909. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL 0x11
  4910. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN 0x1
  4911. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK 0x13
  4912. #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT (0xb71<<1)
  4913. #define MDIO_REG_BANK_SERDES_DIGITAL 0x8300
  4914. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1 0x10
  4915. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 0x0001
  4916. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF 0x0002
  4917. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN 0x0004
  4918. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT 0x0008
  4919. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET 0x0010
  4920. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE 0x0020
  4921. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2 0x11
  4922. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN 0x0001
  4923. #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 0x0040
  4924. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1 0x14
  4925. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX 0x0004
  4926. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK 0x0018
  4927. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 3
  4928. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G 0x0018
  4929. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G 0x0010
  4930. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M 0x0008
  4931. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M 0x0000
  4932. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2 0x15
  4933. #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 0x0002
  4934. #define MDIO_SERDES_DIGITAL_MISC1 0x18
  4935. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK 0xE000
  4936. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M 0x0000
  4937. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M 0x2000
  4938. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M 0x4000
  4939. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M 0x6000
  4940. #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M 0x8000
  4941. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL 0x0010
  4942. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK 0x000f
  4943. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G 0x0000
  4944. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G 0x0001
  4945. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G 0x0002
  4946. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG 0x0003
  4947. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4 0x0004
  4948. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G 0x0005
  4949. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G 0x0006
  4950. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G 0x0007
  4951. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G 0x0008
  4952. #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G 0x0009
  4953. #define MDIO_REG_BANK_OVER_1G 0x8320
  4954. #define MDIO_OVER_1G_DIGCTL_3_4 0x14
  4955. #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK 0xffe0
  4956. #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT 5
  4957. #define MDIO_OVER_1G_UP1 0x19
  4958. #define MDIO_OVER_1G_UP1_2_5G 0x0001
  4959. #define MDIO_OVER_1G_UP1_5G 0x0002
  4960. #define MDIO_OVER_1G_UP1_6G 0x0004
  4961. #define MDIO_OVER_1G_UP1_10G 0x0010
  4962. #define MDIO_OVER_1G_UP1_10GH 0x0008
  4963. #define MDIO_OVER_1G_UP1_12G 0x0020
  4964. #define MDIO_OVER_1G_UP1_12_5G 0x0040
  4965. #define MDIO_OVER_1G_UP1_13G 0x0080
  4966. #define MDIO_OVER_1G_UP1_15G 0x0100
  4967. #define MDIO_OVER_1G_UP1_16G 0x0200
  4968. #define MDIO_OVER_1G_UP2 0x1A
  4969. #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK 0x0007
  4970. #define MDIO_OVER_1G_UP2_IDRIVER_MASK 0x0038
  4971. #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK 0x03C0
  4972. #define MDIO_OVER_1G_UP3 0x1B
  4973. #define MDIO_OVER_1G_UP3_HIGIG2 0x0001
  4974. #define MDIO_OVER_1G_LP_UP1 0x1C
  4975. #define MDIO_OVER_1G_LP_UP2 0x1D
  4976. #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 0x03ff
  4977. #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK 0x0780
  4978. #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT 7
  4979. #define MDIO_OVER_1G_LP_UP3 0x1E
  4980. #define MDIO_REG_BANK_REMOTE_PHY 0x8330
  4981. #define MDIO_REMOTE_PHY_MISC_RX_STATUS 0x10
  4982. #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG 0x0010
  4983. #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG 0x0600
  4984. #define MDIO_REG_BANK_BAM_NEXT_PAGE 0x8350
  4985. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL 0x10
  4986. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE 0x0001
  4987. #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN 0x0002
  4988. #define MDIO_REG_BANK_CL73_USERB0 0x8370
  4989. #define MDIO_CL73_USERB0_CL73_UCTRL 0x10
  4990. #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL 0x0002
  4991. #define MDIO_CL73_USERB0_CL73_USTAT1 0x11
  4992. #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK 0x0100
  4993. #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37 0x0400
  4994. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 0x12
  4995. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN 0x8000
  4996. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN 0x4000
  4997. #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN 0x2000
  4998. #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 0x14
  4999. #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 0x0001
  5000. #define MDIO_REG_BANK_AER_BLOCK 0xFFD0
  5001. #define MDIO_AER_BLOCK_AER_REG 0x1E
  5002. #define MDIO_REG_BANK_COMBO_IEEE0 0xFFE0
  5003. #define MDIO_COMBO_IEEE0_MII_CONTROL 0x10
  5004. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK 0x2040
  5005. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10 0x0000
  5006. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100 0x2000
  5007. #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000 0x0040
  5008. #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 0x0100
  5009. #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN 0x0200
  5010. #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN 0x1000
  5011. #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK 0x4000
  5012. #define MDIO_COMBO_IEEO_MII_CONTROL_RESET 0x8000
  5013. #define MDIO_COMBO_IEEE0_MII_STATUS 0x11
  5014. #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS 0x0004
  5015. #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE 0x0020
  5016. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV 0x14
  5017. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX 0x0020
  5018. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX 0x0040
  5019. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK 0x0180
  5020. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE 0x0000
  5021. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC 0x0080
  5022. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC 0x0100
  5023. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH 0x0180
  5024. #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 0x8000
  5025. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 0x15
  5026. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE 0x8000
  5027. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK 0x4000
  5028. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK 0x0180
  5029. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE 0x0000
  5030. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH 0x0180
  5031. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP 0x0040
  5032. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP 0x0020
  5033. /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
  5034. bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
  5035. Theotherbitsarereservedandshouldbezero*/
  5036. #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE 0x0001
  5037. #define MDIO_PMA_DEVAD 0x1
  5038. /*ieee*/
  5039. #define MDIO_PMA_REG_CTRL 0x0
  5040. #define MDIO_PMA_REG_STATUS 0x1
  5041. #define MDIO_PMA_REG_10G_CTRL2 0x7
  5042. #define MDIO_PMA_REG_RX_SD 0xa
  5043. /*bcm*/
  5044. #define MDIO_PMA_REG_BCM_CTRL 0x0096
  5045. #define MDIO_PMA_REG_FEC_CTRL 0x00ab
  5046. #define MDIO_PMA_REG_RX_ALARM_CTRL 0x9000
  5047. #define MDIO_PMA_REG_LASI_CTRL 0x9002
  5048. #define MDIO_PMA_REG_RX_ALARM 0x9003
  5049. #define MDIO_PMA_REG_TX_ALARM 0x9004
  5050. #define MDIO_PMA_REG_LASI_STATUS 0x9005
  5051. #define MDIO_PMA_REG_PHY_IDENTIFIER 0xc800
  5052. #define MDIO_PMA_REG_DIGITAL_CTRL 0xc808
  5053. #define MDIO_PMA_REG_DIGITAL_STATUS 0xc809
  5054. #define MDIO_PMA_REG_TX_POWER_DOWN 0xca02
  5055. #define MDIO_PMA_REG_CMU_PLL_BYPASS 0xca09
  5056. #define MDIO_PMA_REG_MISC_CTRL 0xca0a
  5057. #define MDIO_PMA_REG_GEN_CTRL 0xca10
  5058. #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP 0x0188
  5059. #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET 0x018a
  5060. #define MDIO_PMA_REG_M8051_MSGIN_REG 0xca12
  5061. #define MDIO_PMA_REG_M8051_MSGOUT_REG 0xca13
  5062. #define MDIO_PMA_REG_ROM_VER1 0xca19
  5063. #define MDIO_PMA_REG_ROM_VER2 0xca1a
  5064. #define MDIO_PMA_REG_EDC_FFE_MAIN 0xca1b
  5065. #define MDIO_PMA_REG_PLL_BANDWIDTH 0xca1d
  5066. #define MDIO_PMA_REG_PLL_CTRL 0xca1e
  5067. #define MDIO_PMA_REG_MISC_CTRL0 0xca23
  5068. #define MDIO_PMA_REG_LRM_MODE 0xca3f
  5069. #define MDIO_PMA_REG_CDR_BANDWIDTH 0xca46
  5070. #define MDIO_PMA_REG_MISC_CTRL1 0xca85
  5071. #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL 0x8000
  5072. #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK 0x000c
  5073. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE 0x0000
  5074. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE 0x0004
  5075. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS 0x0008
  5076. #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 0x000c
  5077. #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT 0x8002
  5078. #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR 0x8003
  5079. #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF 0xc820
  5080. #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
  5081. #define MDIO_PMA_REG_8726_TX_CTRL1 0xca01
  5082. #define MDIO_PMA_REG_8726_TX_CTRL2 0xca05
  5083. #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR 0x8005
  5084. #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF 0x8007
  5085. #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
  5086. #define MDIO_PMA_REG_8727_MISC_CTRL 0x8309
  5087. #define MDIO_PMA_REG_8727_TX_CTRL1 0xca02
  5088. #define MDIO_PMA_REG_8727_TX_CTRL2 0xca05
  5089. #define MDIO_PMA_REG_8727_PCS_OPT_CTRL 0xc808
  5090. #define MDIO_PMA_REG_8727_GPIO_CTRL 0xc80e
  5091. #define MDIO_PMA_REG_8073_CHIP_REV 0xc801
  5092. #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS 0xc820
  5093. #define MDIO_PMA_REG_8073_XAUI_WA 0xc841
  5094. #define MDIO_PMA_REG_7101_RESET 0xc000
  5095. #define MDIO_PMA_REG_7107_LED_CNTL 0xc007
  5096. #define MDIO_PMA_REG_7101_VER1 0xc026
  5097. #define MDIO_PMA_REG_7101_VER2 0xc027
  5098. #define MDIO_PMA_REG_8481_PMD_SIGNAL 0xa811
  5099. #define MDIO_PMA_REG_8481_LED1_MASK 0xa82c
  5100. #define MDIO_PMA_REG_8481_LED2_MASK 0xa82f
  5101. #define MDIO_PMA_REG_8481_LED3_MASK 0xa832
  5102. #define MDIO_PMA_REG_8481_LED3_BLINK 0xa834
  5103. #define MDIO_PMA_REG_8481_SIGNAL_MASK 0xa835
  5104. #define MDIO_PMA_REG_8481_LINK_SIGNAL 0xa83b
  5105. #define MDIO_WIS_DEVAD 0x2
  5106. /*bcm*/
  5107. #define MDIO_WIS_REG_LASI_CNTL 0x9002
  5108. #define MDIO_WIS_REG_LASI_STATUS 0x9005
  5109. #define MDIO_PCS_DEVAD 0x3
  5110. #define MDIO_PCS_REG_STATUS 0x0020
  5111. #define MDIO_PCS_REG_LASI_STATUS 0x9005
  5112. #define MDIO_PCS_REG_7101_DSP_ACCESS 0xD000
  5113. #define MDIO_PCS_REG_7101_SPI_MUX 0xD008
  5114. #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
  5115. #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
  5116. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
  5117. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
  5118. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD (0xC7)
  5119. #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
  5120. #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
  5121. #define MDIO_XS_DEVAD 0x4
  5122. #define MDIO_XS_PLL_SEQUENCER 0x8000
  5123. #define MDIO_XS_SFX7101_XGXS_TEST1 0xc00a
  5124. #define MDIO_XS_8706_REG_BANK_RX0 0x80bc
  5125. #define MDIO_XS_8706_REG_BANK_RX1 0x80cc
  5126. #define MDIO_XS_8706_REG_BANK_RX2 0x80dc
  5127. #define MDIO_XS_8706_REG_BANK_RX3 0x80ec
  5128. #define MDIO_XS_8706_REG_BANK_RXA 0x80fc
  5129. #define MDIO_AN_DEVAD 0x7
  5130. /*ieee*/
  5131. #define MDIO_AN_REG_CTRL 0x0000
  5132. #define MDIO_AN_REG_STATUS 0x0001
  5133. #define MDIO_AN_REG_STATUS_AN_COMPLETE 0x0020
  5134. #define MDIO_AN_REG_ADV_PAUSE 0x0010
  5135. #define MDIO_AN_REG_ADV_PAUSE_PAUSE 0x0400
  5136. #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC 0x0800
  5137. #define MDIO_AN_REG_ADV_PAUSE_BOTH 0x0C00
  5138. #define MDIO_AN_REG_ADV_PAUSE_MASK 0x0C00
  5139. #define MDIO_AN_REG_ADV 0x0011
  5140. #define MDIO_AN_REG_ADV2 0x0012
  5141. #define MDIO_AN_REG_LP_AUTO_NEG 0x0013
  5142. #define MDIO_AN_REG_MASTER_STATUS 0x0021
  5143. /*bcm*/
  5144. #define MDIO_AN_REG_LINK_STATUS 0x8304
  5145. #define MDIO_AN_REG_CL37_CL73 0x8370
  5146. #define MDIO_AN_REG_CL37_AN 0xffe0
  5147. #define MDIO_AN_REG_CL37_FC_LD 0xffe4
  5148. #define MDIO_AN_REG_CL37_FC_LP 0xffe5
  5149. #define MDIO_AN_REG_8073_2_5G 0x8329
  5150. #define MDIO_AN_REG_8481_LEGACY_MII_CTRL 0xffe0
  5151. #define MDIO_AN_REG_8481_LEGACY_AN_ADV 0xffe4
  5152. #define MDIO_AN_REG_8481_1000T_CTRL 0xffe9
  5153. #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW 0xfff5
  5154. #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS 0xfff7
  5155. #define MDIO_AN_REG_8481_LEGACY_SHADOW 0xfffc
  5156. #define IGU_FUNC_BASE 0x0400
  5157. #define IGU_ADDR_MSIX 0x0000
  5158. #define IGU_ADDR_INT_ACK 0x0200
  5159. #define IGU_ADDR_PROD_UPD 0x0201
  5160. #define IGU_ADDR_ATTN_BITS_UPD 0x0202
  5161. #define IGU_ADDR_ATTN_BITS_SET 0x0203
  5162. #define IGU_ADDR_ATTN_BITS_CLR 0x0204
  5163. #define IGU_ADDR_COALESCE_NOW 0x0205
  5164. #define IGU_ADDR_SIMD_MASK 0x0206
  5165. #define IGU_ADDR_SIMD_NOMASK 0x0207
  5166. #define IGU_ADDR_MSI_CTL 0x0210
  5167. #define IGU_ADDR_MSI_ADDR_LO 0x0211
  5168. #define IGU_ADDR_MSI_ADDR_HI 0x0212
  5169. #define IGU_ADDR_MSI_DATA 0x0213
  5170. #define IGU_INT_ENABLE 0
  5171. #define IGU_INT_DISABLE 1
  5172. #define IGU_INT_NOP 2
  5173. #define IGU_INT_NOP2 3
  5174. #define COMMAND_REG_INT_ACK 0x0
  5175. #define COMMAND_REG_PROD_UPD 0x4
  5176. #define COMMAND_REG_ATTN_BITS_UPD 0x8
  5177. #define COMMAND_REG_ATTN_BITS_SET 0xc
  5178. #define COMMAND_REG_ATTN_BITS_CLR 0x10
  5179. #define COMMAND_REG_COALESCE_NOW 0x14
  5180. #define COMMAND_REG_SIMD_MASK 0x18
  5181. #define COMMAND_REG_SIMD_NOMASK 0x1c
  5182. #define IGU_MEM_BASE 0x0000
  5183. #define IGU_MEM_MSIX_BASE 0x0000
  5184. #define IGU_MEM_MSIX_UPPER 0x007f
  5185. #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
  5186. #define IGU_MEM_PBA_MSIX_BASE 0x0200
  5187. #define IGU_MEM_PBA_MSIX_UPPER 0x0200
  5188. #define IGU_CMD_BACKWARD_COMP_PROD_UPD 0x0201
  5189. #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
  5190. #define IGU_CMD_INT_ACK_BASE 0x0400
  5191. #define IGU_CMD_INT_ACK_UPPER\
  5192. (IGU_CMD_INT_ACK_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
  5193. #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x04ff
  5194. #define IGU_CMD_E2_PROD_UPD_BASE 0x0500
  5195. #define IGU_CMD_E2_PROD_UPD_UPPER\
  5196. (IGU_CMD_E2_PROD_UPD_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
  5197. #define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER 0x059f
  5198. #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05a0
  5199. #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05a1
  5200. #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05a2
  5201. #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05a3
  5202. #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05a4
  5203. #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05a5
  5204. #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05a6
  5205. #define IGU_REG_RESERVED_UPPER 0x05ff
  5206. #define CDU_REGION_NUMBER_XCM_AG 2
  5207. #define CDU_REGION_NUMBER_UCM_AG 4
  5208. /**
  5209. * String-to-compress [31:8] = CID (all 24 bits)
  5210. * String-to-compress [7:4] = Region
  5211. * String-to-compress [3:0] = Type
  5212. */
  5213. #define CDU_VALID_DATA(_cid, _region, _type)\
  5214. (((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
  5215. #define CDU_CRC8(_cid, _region, _type)\
  5216. (calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
  5217. #define CDU_RSRVD_VALUE_TYPE_A(_cid, _region, _type)\
  5218. (0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
  5219. #define CDU_RSRVD_VALUE_TYPE_B(_crc, _type)\
  5220. (0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
  5221. #define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
  5222. /******************************************************************************
  5223. * Description:
  5224. * Calculates crc 8 on a word value: polynomial 0-1-2-8
  5225. * Code was translated from Verilog.
  5226. * Return:
  5227. *****************************************************************************/
  5228. static inline u8 calc_crc8(u32 data, u8 crc)
  5229. {
  5230. u8 D[32];
  5231. u8 NewCRC[8];
  5232. u8 C[8];
  5233. u8 crc_res;
  5234. u8 i;
  5235. /* split the data into 31 bits */
  5236. for (i = 0; i < 32; i++) {
  5237. D[i] = (u8)(data & 1);
  5238. data = data >> 1;
  5239. }
  5240. /* split the crc into 8 bits */
  5241. for (i = 0; i < 8; i++) {
  5242. C[i] = crc & 1;
  5243. crc = crc >> 1;
  5244. }
  5245. NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^
  5246. D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^
  5247. C[6] ^ C[7];
  5248. NewCRC[1] = D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
  5249. D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
  5250. D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^
  5251. C[6];
  5252. NewCRC[2] = D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
  5253. D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^
  5254. C[0] ^ C[1] ^ C[4] ^ C[5];
  5255. NewCRC[3] = D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^
  5256. D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1] ^
  5257. C[1] ^ C[2] ^ C[5] ^ C[6];
  5258. NewCRC[4] = D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^
  5259. D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2] ^
  5260. C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7];
  5261. NewCRC[5] = D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^
  5262. D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3] ^ C[1] ^
  5263. C[3] ^ C[4] ^ C[7];
  5264. NewCRC[6] = D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^
  5265. D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4] ^ C[2] ^ C[4] ^
  5266. C[5];
  5267. NewCRC[7] = D[30] ^ D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^
  5268. D[15] ^ D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5] ^ C[3] ^ C[5] ^
  5269. C[6];
  5270. crc_res = 0;
  5271. for (i = 0; i < 8; i++)
  5272. crc_res |= (NewCRC[i] << i);
  5273. return crc_res;
  5274. }