bnx2x_ethtool.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #include <linux/ethtool.h>
  18. #include <linux/netdevice.h>
  19. #include <linux/types.h>
  20. #include <linux/sched.h>
  21. #include <linux/crc32.h>
  22. #include "bnx2x.h"
  23. #include "bnx2x_cmn.h"
  24. #include "bnx2x_dump.h"
  25. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  26. {
  27. struct bnx2x *bp = netdev_priv(dev);
  28. cmd->supported = bp->port.supported;
  29. cmd->advertising = bp->port.advertising;
  30. if ((bp->state == BNX2X_STATE_OPEN) &&
  31. !(bp->flags & MF_FUNC_DIS) &&
  32. (bp->link_vars.link_up)) {
  33. cmd->speed = bp->link_vars.line_speed;
  34. cmd->duplex = bp->link_vars.duplex;
  35. if (IS_E1HMF(bp)) {
  36. u16 vn_max_rate;
  37. vn_max_rate =
  38. ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
  39. FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
  40. if (vn_max_rate < cmd->speed)
  41. cmd->speed = vn_max_rate;
  42. }
  43. } else {
  44. cmd->speed = -1;
  45. cmd->duplex = -1;
  46. }
  47. if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
  48. u32 ext_phy_type =
  49. XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
  50. switch (ext_phy_type) {
  51. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
  52. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
  53. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
  54. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
  55. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
  56. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
  57. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
  58. cmd->port = PORT_FIBRE;
  59. break;
  60. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
  61. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
  62. cmd->port = PORT_TP;
  63. break;
  64. case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
  65. BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
  66. bp->link_params.ext_phy_config);
  67. break;
  68. default:
  69. DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
  70. bp->link_params.ext_phy_config);
  71. break;
  72. }
  73. } else
  74. cmd->port = PORT_TP;
  75. cmd->phy_address = bp->mdio.prtad;
  76. cmd->transceiver = XCVR_INTERNAL;
  77. if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
  78. cmd->autoneg = AUTONEG_ENABLE;
  79. else
  80. cmd->autoneg = AUTONEG_DISABLE;
  81. cmd->maxtxpkt = 0;
  82. cmd->maxrxpkt = 0;
  83. DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
  84. DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
  85. DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
  86. DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  87. cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
  88. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  89. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  90. return 0;
  91. }
  92. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  93. {
  94. struct bnx2x *bp = netdev_priv(dev);
  95. u32 advertising;
  96. if (IS_E1HMF(bp))
  97. return 0;
  98. DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
  99. DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
  100. DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
  101. DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  102. cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
  103. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  104. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  105. if (cmd->autoneg == AUTONEG_ENABLE) {
  106. if (!(bp->port.supported & SUPPORTED_Autoneg)) {
  107. DP(NETIF_MSG_LINK, "Autoneg not supported\n");
  108. return -EINVAL;
  109. }
  110. /* advertise the requested speed and duplex if supported */
  111. cmd->advertising &= bp->port.supported;
  112. bp->link_params.req_line_speed = SPEED_AUTO_NEG;
  113. bp->link_params.req_duplex = DUPLEX_FULL;
  114. bp->port.advertising |= (ADVERTISED_Autoneg |
  115. cmd->advertising);
  116. } else { /* forced speed */
  117. /* advertise the requested speed and duplex if supported */
  118. switch (cmd->speed) {
  119. case SPEED_10:
  120. if (cmd->duplex == DUPLEX_FULL) {
  121. if (!(bp->port.supported &
  122. SUPPORTED_10baseT_Full)) {
  123. DP(NETIF_MSG_LINK,
  124. "10M full not supported\n");
  125. return -EINVAL;
  126. }
  127. advertising = (ADVERTISED_10baseT_Full |
  128. ADVERTISED_TP);
  129. } else {
  130. if (!(bp->port.supported &
  131. SUPPORTED_10baseT_Half)) {
  132. DP(NETIF_MSG_LINK,
  133. "10M half not supported\n");
  134. return -EINVAL;
  135. }
  136. advertising = (ADVERTISED_10baseT_Half |
  137. ADVERTISED_TP);
  138. }
  139. break;
  140. case SPEED_100:
  141. if (cmd->duplex == DUPLEX_FULL) {
  142. if (!(bp->port.supported &
  143. SUPPORTED_100baseT_Full)) {
  144. DP(NETIF_MSG_LINK,
  145. "100M full not supported\n");
  146. return -EINVAL;
  147. }
  148. advertising = (ADVERTISED_100baseT_Full |
  149. ADVERTISED_TP);
  150. } else {
  151. if (!(bp->port.supported &
  152. SUPPORTED_100baseT_Half)) {
  153. DP(NETIF_MSG_LINK,
  154. "100M half not supported\n");
  155. return -EINVAL;
  156. }
  157. advertising = (ADVERTISED_100baseT_Half |
  158. ADVERTISED_TP);
  159. }
  160. break;
  161. case SPEED_1000:
  162. if (cmd->duplex != DUPLEX_FULL) {
  163. DP(NETIF_MSG_LINK, "1G half not supported\n");
  164. return -EINVAL;
  165. }
  166. if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
  167. DP(NETIF_MSG_LINK, "1G full not supported\n");
  168. return -EINVAL;
  169. }
  170. advertising = (ADVERTISED_1000baseT_Full |
  171. ADVERTISED_TP);
  172. break;
  173. case SPEED_2500:
  174. if (cmd->duplex != DUPLEX_FULL) {
  175. DP(NETIF_MSG_LINK,
  176. "2.5G half not supported\n");
  177. return -EINVAL;
  178. }
  179. if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
  180. DP(NETIF_MSG_LINK,
  181. "2.5G full not supported\n");
  182. return -EINVAL;
  183. }
  184. advertising = (ADVERTISED_2500baseX_Full |
  185. ADVERTISED_TP);
  186. break;
  187. case SPEED_10000:
  188. if (cmd->duplex != DUPLEX_FULL) {
  189. DP(NETIF_MSG_LINK, "10G half not supported\n");
  190. return -EINVAL;
  191. }
  192. if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
  193. DP(NETIF_MSG_LINK, "10G full not supported\n");
  194. return -EINVAL;
  195. }
  196. advertising = (ADVERTISED_10000baseT_Full |
  197. ADVERTISED_FIBRE);
  198. break;
  199. default:
  200. DP(NETIF_MSG_LINK, "Unsupported speed\n");
  201. return -EINVAL;
  202. }
  203. bp->link_params.req_line_speed = cmd->speed;
  204. bp->link_params.req_duplex = cmd->duplex;
  205. bp->port.advertising = advertising;
  206. }
  207. DP(NETIF_MSG_LINK, "req_line_speed %d\n"
  208. DP_LEVEL " req_duplex %d advertising 0x%x\n",
  209. bp->link_params.req_line_speed, bp->link_params.req_duplex,
  210. bp->port.advertising);
  211. if (netif_running(dev)) {
  212. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  213. bnx2x_link_set(bp);
  214. }
  215. return 0;
  216. }
  217. #define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
  218. #define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
  219. static int bnx2x_get_regs_len(struct net_device *dev)
  220. {
  221. struct bnx2x *bp = netdev_priv(dev);
  222. int regdump_len = 0;
  223. int i;
  224. if (CHIP_IS_E1(bp)) {
  225. for (i = 0; i < REGS_COUNT; i++)
  226. if (IS_E1_ONLINE(reg_addrs[i].info))
  227. regdump_len += reg_addrs[i].size;
  228. for (i = 0; i < WREGS_COUNT_E1; i++)
  229. if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
  230. regdump_len += wreg_addrs_e1[i].size *
  231. (1 + wreg_addrs_e1[i].read_regs_count);
  232. } else { /* E1H */
  233. for (i = 0; i < REGS_COUNT; i++)
  234. if (IS_E1H_ONLINE(reg_addrs[i].info))
  235. regdump_len += reg_addrs[i].size;
  236. for (i = 0; i < WREGS_COUNT_E1H; i++)
  237. if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
  238. regdump_len += wreg_addrs_e1h[i].size *
  239. (1 + wreg_addrs_e1h[i].read_regs_count);
  240. }
  241. regdump_len *= 4;
  242. regdump_len += sizeof(struct dump_hdr);
  243. return regdump_len;
  244. }
  245. static void bnx2x_get_regs(struct net_device *dev,
  246. struct ethtool_regs *regs, void *_p)
  247. {
  248. u32 *p = _p, i, j;
  249. struct bnx2x *bp = netdev_priv(dev);
  250. struct dump_hdr dump_hdr = {0};
  251. regs->version = 0;
  252. memset(p, 0, regs->len);
  253. if (!netif_running(bp->dev))
  254. return;
  255. dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
  256. dump_hdr.dump_sign = dump_sign_all;
  257. dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
  258. dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
  259. dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
  260. dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
  261. dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
  262. memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
  263. p += dump_hdr.hdr_size + 1;
  264. if (CHIP_IS_E1(bp)) {
  265. for (i = 0; i < REGS_COUNT; i++)
  266. if (IS_E1_ONLINE(reg_addrs[i].info))
  267. for (j = 0; j < reg_addrs[i].size; j++)
  268. *p++ = REG_RD(bp,
  269. reg_addrs[i].addr + j*4);
  270. } else { /* E1H */
  271. for (i = 0; i < REGS_COUNT; i++)
  272. if (IS_E1H_ONLINE(reg_addrs[i].info))
  273. for (j = 0; j < reg_addrs[i].size; j++)
  274. *p++ = REG_RD(bp,
  275. reg_addrs[i].addr + j*4);
  276. }
  277. }
  278. #define PHY_FW_VER_LEN 10
  279. static void bnx2x_get_drvinfo(struct net_device *dev,
  280. struct ethtool_drvinfo *info)
  281. {
  282. struct bnx2x *bp = netdev_priv(dev);
  283. u8 phy_fw_ver[PHY_FW_VER_LEN];
  284. strcpy(info->driver, DRV_MODULE_NAME);
  285. strcpy(info->version, DRV_MODULE_VERSION);
  286. phy_fw_ver[0] = '\0';
  287. if (bp->port.pmf) {
  288. bnx2x_acquire_phy_lock(bp);
  289. bnx2x_get_ext_phy_fw_version(&bp->link_params,
  290. (bp->state != BNX2X_STATE_CLOSED),
  291. phy_fw_ver, PHY_FW_VER_LEN);
  292. bnx2x_release_phy_lock(bp);
  293. }
  294. strncpy(info->fw_version, bp->fw_ver, 32);
  295. snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
  296. "bc %d.%d.%d%s%s",
  297. (bp->common.bc_ver & 0xff0000) >> 16,
  298. (bp->common.bc_ver & 0xff00) >> 8,
  299. (bp->common.bc_ver & 0xff),
  300. ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
  301. strcpy(info->bus_info, pci_name(bp->pdev));
  302. info->n_stats = BNX2X_NUM_STATS;
  303. info->testinfo_len = BNX2X_NUM_TESTS;
  304. info->eedump_len = bp->common.flash_size;
  305. info->regdump_len = bnx2x_get_regs_len(dev);
  306. }
  307. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  308. {
  309. struct bnx2x *bp = netdev_priv(dev);
  310. if (bp->flags & NO_WOL_FLAG) {
  311. wol->supported = 0;
  312. wol->wolopts = 0;
  313. } else {
  314. wol->supported = WAKE_MAGIC;
  315. if (bp->wol)
  316. wol->wolopts = WAKE_MAGIC;
  317. else
  318. wol->wolopts = 0;
  319. }
  320. memset(&wol->sopass, 0, sizeof(wol->sopass));
  321. }
  322. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  323. {
  324. struct bnx2x *bp = netdev_priv(dev);
  325. if (wol->wolopts & ~WAKE_MAGIC)
  326. return -EINVAL;
  327. if (wol->wolopts & WAKE_MAGIC) {
  328. if (bp->flags & NO_WOL_FLAG)
  329. return -EINVAL;
  330. bp->wol = 1;
  331. } else
  332. bp->wol = 0;
  333. return 0;
  334. }
  335. static u32 bnx2x_get_msglevel(struct net_device *dev)
  336. {
  337. struct bnx2x *bp = netdev_priv(dev);
  338. return bp->msg_enable;
  339. }
  340. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  341. {
  342. struct bnx2x *bp = netdev_priv(dev);
  343. if (capable(CAP_NET_ADMIN))
  344. bp->msg_enable = level;
  345. }
  346. static int bnx2x_nway_reset(struct net_device *dev)
  347. {
  348. struct bnx2x *bp = netdev_priv(dev);
  349. if (!bp->port.pmf)
  350. return 0;
  351. if (netif_running(dev)) {
  352. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  353. bnx2x_link_set(bp);
  354. }
  355. return 0;
  356. }
  357. static u32 bnx2x_get_link(struct net_device *dev)
  358. {
  359. struct bnx2x *bp = netdev_priv(dev);
  360. if (bp->flags & MF_FUNC_DIS)
  361. return 0;
  362. return bp->link_vars.link_up;
  363. }
  364. static int bnx2x_get_eeprom_len(struct net_device *dev)
  365. {
  366. struct bnx2x *bp = netdev_priv(dev);
  367. return bp->common.flash_size;
  368. }
  369. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  370. {
  371. int port = BP_PORT(bp);
  372. int count, i;
  373. u32 val = 0;
  374. /* adjust timeout for emulation/FPGA */
  375. count = NVRAM_TIMEOUT_COUNT;
  376. if (CHIP_REV_IS_SLOW(bp))
  377. count *= 100;
  378. /* request access to nvram interface */
  379. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  380. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  381. for (i = 0; i < count*10; i++) {
  382. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  383. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  384. break;
  385. udelay(5);
  386. }
  387. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  388. DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
  389. return -EBUSY;
  390. }
  391. return 0;
  392. }
  393. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  394. {
  395. int port = BP_PORT(bp);
  396. int count, i;
  397. u32 val = 0;
  398. /* adjust timeout for emulation/FPGA */
  399. count = NVRAM_TIMEOUT_COUNT;
  400. if (CHIP_REV_IS_SLOW(bp))
  401. count *= 100;
  402. /* relinquish nvram interface */
  403. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  404. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  405. for (i = 0; i < count*10; i++) {
  406. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  407. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  408. break;
  409. udelay(5);
  410. }
  411. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  412. DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
  413. return -EBUSY;
  414. }
  415. return 0;
  416. }
  417. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  418. {
  419. u32 val;
  420. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  421. /* enable both bits, even on read */
  422. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  423. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  424. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  425. }
  426. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  427. {
  428. u32 val;
  429. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  430. /* disable both bits, even after read */
  431. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  432. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  433. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  434. }
  435. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  436. u32 cmd_flags)
  437. {
  438. int count, i, rc;
  439. u32 val;
  440. /* build the command word */
  441. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  442. /* need to clear DONE bit separately */
  443. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  444. /* address of the NVRAM to read from */
  445. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  446. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  447. /* issue a read command */
  448. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  449. /* adjust timeout for emulation/FPGA */
  450. count = NVRAM_TIMEOUT_COUNT;
  451. if (CHIP_REV_IS_SLOW(bp))
  452. count *= 100;
  453. /* wait for completion */
  454. *ret_val = 0;
  455. rc = -EBUSY;
  456. for (i = 0; i < count; i++) {
  457. udelay(5);
  458. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  459. if (val & MCPR_NVM_COMMAND_DONE) {
  460. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  461. /* we read nvram data in cpu order
  462. * but ethtool sees it as an array of bytes
  463. * converting to big-endian will do the work */
  464. *ret_val = cpu_to_be32(val);
  465. rc = 0;
  466. break;
  467. }
  468. }
  469. return rc;
  470. }
  471. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  472. int buf_size)
  473. {
  474. int rc;
  475. u32 cmd_flags;
  476. __be32 val;
  477. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  478. DP(BNX2X_MSG_NVM,
  479. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  480. offset, buf_size);
  481. return -EINVAL;
  482. }
  483. if (offset + buf_size > bp->common.flash_size) {
  484. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  485. " buf_size (0x%x) > flash_size (0x%x)\n",
  486. offset, buf_size, bp->common.flash_size);
  487. return -EINVAL;
  488. }
  489. /* request access to nvram interface */
  490. rc = bnx2x_acquire_nvram_lock(bp);
  491. if (rc)
  492. return rc;
  493. /* enable access to nvram interface */
  494. bnx2x_enable_nvram_access(bp);
  495. /* read the first word(s) */
  496. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  497. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  498. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  499. memcpy(ret_buf, &val, 4);
  500. /* advance to the next dword */
  501. offset += sizeof(u32);
  502. ret_buf += sizeof(u32);
  503. buf_size -= sizeof(u32);
  504. cmd_flags = 0;
  505. }
  506. if (rc == 0) {
  507. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  508. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  509. memcpy(ret_buf, &val, 4);
  510. }
  511. /* disable access to nvram interface */
  512. bnx2x_disable_nvram_access(bp);
  513. bnx2x_release_nvram_lock(bp);
  514. return rc;
  515. }
  516. static int bnx2x_get_eeprom(struct net_device *dev,
  517. struct ethtool_eeprom *eeprom, u8 *eebuf)
  518. {
  519. struct bnx2x *bp = netdev_priv(dev);
  520. int rc;
  521. if (!netif_running(dev))
  522. return -EAGAIN;
  523. DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  524. DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  525. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  526. eeprom->len, eeprom->len);
  527. /* parameters already validated in ethtool_get_eeprom */
  528. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  529. return rc;
  530. }
  531. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  532. u32 cmd_flags)
  533. {
  534. int count, i, rc;
  535. /* build the command word */
  536. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  537. /* need to clear DONE bit separately */
  538. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  539. /* write the data */
  540. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  541. /* address of the NVRAM to write to */
  542. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  543. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  544. /* issue the write command */
  545. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  546. /* adjust timeout for emulation/FPGA */
  547. count = NVRAM_TIMEOUT_COUNT;
  548. if (CHIP_REV_IS_SLOW(bp))
  549. count *= 100;
  550. /* wait for completion */
  551. rc = -EBUSY;
  552. for (i = 0; i < count; i++) {
  553. udelay(5);
  554. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  555. if (val & MCPR_NVM_COMMAND_DONE) {
  556. rc = 0;
  557. break;
  558. }
  559. }
  560. return rc;
  561. }
  562. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  563. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  564. int buf_size)
  565. {
  566. int rc;
  567. u32 cmd_flags;
  568. u32 align_offset;
  569. __be32 val;
  570. if (offset + buf_size > bp->common.flash_size) {
  571. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  572. " buf_size (0x%x) > flash_size (0x%x)\n",
  573. offset, buf_size, bp->common.flash_size);
  574. return -EINVAL;
  575. }
  576. /* request access to nvram interface */
  577. rc = bnx2x_acquire_nvram_lock(bp);
  578. if (rc)
  579. return rc;
  580. /* enable access to nvram interface */
  581. bnx2x_enable_nvram_access(bp);
  582. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  583. align_offset = (offset & ~0x03);
  584. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  585. if (rc == 0) {
  586. val &= ~(0xff << BYTE_OFFSET(offset));
  587. val |= (*data_buf << BYTE_OFFSET(offset));
  588. /* nvram data is returned as an array of bytes
  589. * convert it back to cpu order */
  590. val = be32_to_cpu(val);
  591. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  592. cmd_flags);
  593. }
  594. /* disable access to nvram interface */
  595. bnx2x_disable_nvram_access(bp);
  596. bnx2x_release_nvram_lock(bp);
  597. return rc;
  598. }
  599. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  600. int buf_size)
  601. {
  602. int rc;
  603. u32 cmd_flags;
  604. u32 val;
  605. u32 written_so_far;
  606. if (buf_size == 1) /* ethtool */
  607. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  608. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  609. DP(BNX2X_MSG_NVM,
  610. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  611. offset, buf_size);
  612. return -EINVAL;
  613. }
  614. if (offset + buf_size > bp->common.flash_size) {
  615. DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
  616. " buf_size (0x%x) > flash_size (0x%x)\n",
  617. offset, buf_size, bp->common.flash_size);
  618. return -EINVAL;
  619. }
  620. /* request access to nvram interface */
  621. rc = bnx2x_acquire_nvram_lock(bp);
  622. if (rc)
  623. return rc;
  624. /* enable access to nvram interface */
  625. bnx2x_enable_nvram_access(bp);
  626. written_so_far = 0;
  627. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  628. while ((written_so_far < buf_size) && (rc == 0)) {
  629. if (written_so_far == (buf_size - sizeof(u32)))
  630. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  631. else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
  632. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  633. else if ((offset % NVRAM_PAGE_SIZE) == 0)
  634. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  635. memcpy(&val, data_buf, 4);
  636. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  637. /* advance to the next dword */
  638. offset += sizeof(u32);
  639. data_buf += sizeof(u32);
  640. written_so_far += sizeof(u32);
  641. cmd_flags = 0;
  642. }
  643. /* disable access to nvram interface */
  644. bnx2x_disable_nvram_access(bp);
  645. bnx2x_release_nvram_lock(bp);
  646. return rc;
  647. }
  648. static int bnx2x_set_eeprom(struct net_device *dev,
  649. struct ethtool_eeprom *eeprom, u8 *eebuf)
  650. {
  651. struct bnx2x *bp = netdev_priv(dev);
  652. int port = BP_PORT(bp);
  653. int rc = 0;
  654. if (!netif_running(dev))
  655. return -EAGAIN;
  656. DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  657. DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  658. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  659. eeprom->len, eeprom->len);
  660. /* parameters already validated in ethtool_set_eeprom */
  661. /* PHY eeprom can be accessed only by the PMF */
  662. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  663. !bp->port.pmf)
  664. return -EINVAL;
  665. if (eeprom->magic == 0x50485950) {
  666. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  667. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  668. bnx2x_acquire_phy_lock(bp);
  669. rc |= bnx2x_link_reset(&bp->link_params,
  670. &bp->link_vars, 0);
  671. if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
  672. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  673. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  674. MISC_REGISTERS_GPIO_HIGH, port);
  675. bnx2x_release_phy_lock(bp);
  676. bnx2x_link_report(bp);
  677. } else if (eeprom->magic == 0x50485952) {
  678. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  679. if (bp->state == BNX2X_STATE_OPEN) {
  680. bnx2x_acquire_phy_lock(bp);
  681. rc |= bnx2x_link_reset(&bp->link_params,
  682. &bp->link_vars, 1);
  683. rc |= bnx2x_phy_init(&bp->link_params,
  684. &bp->link_vars);
  685. bnx2x_release_phy_lock(bp);
  686. bnx2x_calc_fc_adv(bp);
  687. }
  688. } else if (eeprom->magic == 0x53985943) {
  689. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  690. if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
  691. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  692. u8 ext_phy_addr =
  693. XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
  694. /* DSP Remove Download Mode */
  695. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  696. MISC_REGISTERS_GPIO_LOW, port);
  697. bnx2x_acquire_phy_lock(bp);
  698. bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
  699. /* wait 0.5 sec to allow it to run */
  700. msleep(500);
  701. bnx2x_ext_phy_hw_reset(bp, port);
  702. msleep(500);
  703. bnx2x_release_phy_lock(bp);
  704. }
  705. } else
  706. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  707. return rc;
  708. }
  709. static int bnx2x_get_coalesce(struct net_device *dev,
  710. struct ethtool_coalesce *coal)
  711. {
  712. struct bnx2x *bp = netdev_priv(dev);
  713. memset(coal, 0, sizeof(struct ethtool_coalesce));
  714. coal->rx_coalesce_usecs = bp->rx_ticks;
  715. coal->tx_coalesce_usecs = bp->tx_ticks;
  716. return 0;
  717. }
  718. static int bnx2x_set_coalesce(struct net_device *dev,
  719. struct ethtool_coalesce *coal)
  720. {
  721. struct bnx2x *bp = netdev_priv(dev);
  722. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  723. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  724. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  725. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  726. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  727. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  728. if (netif_running(dev))
  729. bnx2x_update_coalesce(bp);
  730. return 0;
  731. }
  732. static void bnx2x_get_ringparam(struct net_device *dev,
  733. struct ethtool_ringparam *ering)
  734. {
  735. struct bnx2x *bp = netdev_priv(dev);
  736. ering->rx_max_pending = MAX_RX_AVAIL;
  737. ering->rx_mini_max_pending = 0;
  738. ering->rx_jumbo_max_pending = 0;
  739. ering->rx_pending = bp->rx_ring_size;
  740. ering->rx_mini_pending = 0;
  741. ering->rx_jumbo_pending = 0;
  742. ering->tx_max_pending = MAX_TX_AVAIL;
  743. ering->tx_pending = bp->tx_ring_size;
  744. }
  745. static int bnx2x_set_ringparam(struct net_device *dev,
  746. struct ethtool_ringparam *ering)
  747. {
  748. struct bnx2x *bp = netdev_priv(dev);
  749. int rc = 0;
  750. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  751. printk(KERN_ERR "Handling parity error recovery. Try again later\n");
  752. return -EAGAIN;
  753. }
  754. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  755. (ering->tx_pending > MAX_TX_AVAIL) ||
  756. (ering->tx_pending <= MAX_SKB_FRAGS + 4))
  757. return -EINVAL;
  758. bp->rx_ring_size = ering->rx_pending;
  759. bp->tx_ring_size = ering->tx_pending;
  760. if (netif_running(dev)) {
  761. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  762. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  763. }
  764. return rc;
  765. }
  766. static void bnx2x_get_pauseparam(struct net_device *dev,
  767. struct ethtool_pauseparam *epause)
  768. {
  769. struct bnx2x *bp = netdev_priv(dev);
  770. epause->autoneg = (bp->link_params.req_flow_ctrl ==
  771. BNX2X_FLOW_CTRL_AUTO) &&
  772. (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
  773. epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
  774. BNX2X_FLOW_CTRL_RX);
  775. epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
  776. BNX2X_FLOW_CTRL_TX);
  777. DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
  778. DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
  779. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  780. }
  781. static int bnx2x_set_pauseparam(struct net_device *dev,
  782. struct ethtool_pauseparam *epause)
  783. {
  784. struct bnx2x *bp = netdev_priv(dev);
  785. if (IS_E1HMF(bp))
  786. return 0;
  787. DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
  788. DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
  789. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  790. bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  791. if (epause->rx_pause)
  792. bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
  793. if (epause->tx_pause)
  794. bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
  795. if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
  796. bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
  797. if (epause->autoneg) {
  798. if (!(bp->port.supported & SUPPORTED_Autoneg)) {
  799. DP(NETIF_MSG_LINK, "autoneg not supported\n");
  800. return -EINVAL;
  801. }
  802. if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
  803. bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
  804. }
  805. DP(NETIF_MSG_LINK,
  806. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
  807. if (netif_running(dev)) {
  808. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  809. bnx2x_link_set(bp);
  810. }
  811. return 0;
  812. }
  813. static int bnx2x_set_flags(struct net_device *dev, u32 data)
  814. {
  815. struct bnx2x *bp = netdev_priv(dev);
  816. int changed = 0;
  817. int rc = 0;
  818. if (data & ~(ETH_FLAG_LRO | ETH_FLAG_RXHASH))
  819. return -EINVAL;
  820. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  821. printk(KERN_ERR "Handling parity error recovery. Try again later\n");
  822. return -EAGAIN;
  823. }
  824. /* TPA requires Rx CSUM offloading */
  825. if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
  826. if (!bp->disable_tpa) {
  827. if (!(dev->features & NETIF_F_LRO)) {
  828. dev->features |= NETIF_F_LRO;
  829. bp->flags |= TPA_ENABLE_FLAG;
  830. changed = 1;
  831. }
  832. } else
  833. rc = -EINVAL;
  834. } else if (dev->features & NETIF_F_LRO) {
  835. dev->features &= ~NETIF_F_LRO;
  836. bp->flags &= ~TPA_ENABLE_FLAG;
  837. changed = 1;
  838. }
  839. if (data & ETH_FLAG_RXHASH)
  840. dev->features |= NETIF_F_RXHASH;
  841. else
  842. dev->features &= ~NETIF_F_RXHASH;
  843. if (changed && netif_running(dev)) {
  844. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  845. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  846. }
  847. return rc;
  848. }
  849. static u32 bnx2x_get_rx_csum(struct net_device *dev)
  850. {
  851. struct bnx2x *bp = netdev_priv(dev);
  852. return bp->rx_csum;
  853. }
  854. static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
  855. {
  856. struct bnx2x *bp = netdev_priv(dev);
  857. int rc = 0;
  858. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  859. printk(KERN_ERR "Handling parity error recovery. Try again later\n");
  860. return -EAGAIN;
  861. }
  862. bp->rx_csum = data;
  863. /* Disable TPA, when Rx CSUM is disabled. Otherwise all
  864. TPA'ed packets will be discarded due to wrong TCP CSUM */
  865. if (!data) {
  866. u32 flags = ethtool_op_get_flags(dev);
  867. rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
  868. }
  869. return rc;
  870. }
  871. static int bnx2x_set_tso(struct net_device *dev, u32 data)
  872. {
  873. if (data) {
  874. dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
  875. dev->features |= NETIF_F_TSO6;
  876. } else {
  877. dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
  878. dev->features &= ~NETIF_F_TSO6;
  879. }
  880. return 0;
  881. }
  882. static const struct {
  883. char string[ETH_GSTRING_LEN];
  884. } bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
  885. { "register_test (offline)" },
  886. { "memory_test (offline)" },
  887. { "loopback_test (offline)" },
  888. { "nvram_test (online)" },
  889. { "interrupt_test (online)" },
  890. { "link_test (online)" },
  891. { "idle check (online)" }
  892. };
  893. static int bnx2x_test_registers(struct bnx2x *bp)
  894. {
  895. int idx, i, rc = -ENODEV;
  896. u32 wr_val = 0;
  897. int port = BP_PORT(bp);
  898. static const struct {
  899. u32 offset0;
  900. u32 offset1;
  901. u32 mask;
  902. } reg_tbl[] = {
  903. /* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  904. { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  905. { HC_REG_AGG_INT_0, 4, 0x000003ff },
  906. { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  907. { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  908. { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  909. { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  910. { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  911. { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  912. { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  913. /* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  914. { QM_REG_CONNNUM_0, 4, 0x000fffff },
  915. { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  916. { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  917. { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  918. { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  919. { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  920. { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  921. { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  922. { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  923. /* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  924. { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  925. { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  926. { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  927. { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  928. { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  929. { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  930. { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  931. { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  932. { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  933. /* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  934. { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  935. { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  936. { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
  937. { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  938. { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  939. { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  940. { 0xffffffff, 0, 0x00000000 }
  941. };
  942. if (!netif_running(bp->dev))
  943. return rc;
  944. /* Repeat the test twice:
  945. First by writing 0x00000000, second by writing 0xffffffff */
  946. for (idx = 0; idx < 2; idx++) {
  947. switch (idx) {
  948. case 0:
  949. wr_val = 0;
  950. break;
  951. case 1:
  952. wr_val = 0xffffffff;
  953. break;
  954. }
  955. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  956. u32 offset, mask, save_val, val;
  957. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  958. mask = reg_tbl[i].mask;
  959. save_val = REG_RD(bp, offset);
  960. REG_WR(bp, offset, (wr_val & mask));
  961. val = REG_RD(bp, offset);
  962. /* Restore the original register's value */
  963. REG_WR(bp, offset, save_val);
  964. /* verify value is as expected */
  965. if ((val & mask) != (wr_val & mask)) {
  966. DP(NETIF_MSG_PROBE,
  967. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  968. offset, val, wr_val, mask);
  969. goto test_reg_exit;
  970. }
  971. }
  972. }
  973. rc = 0;
  974. test_reg_exit:
  975. return rc;
  976. }
  977. static int bnx2x_test_memory(struct bnx2x *bp)
  978. {
  979. int i, j, rc = -ENODEV;
  980. u32 val;
  981. static const struct {
  982. u32 offset;
  983. int size;
  984. } mem_tbl[] = {
  985. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  986. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  987. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  988. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  989. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  990. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  991. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  992. { 0xffffffff, 0 }
  993. };
  994. static const struct {
  995. char *name;
  996. u32 offset;
  997. u32 e1_mask;
  998. u32 e1h_mask;
  999. } prty_tbl[] = {
  1000. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
  1001. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
  1002. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
  1003. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
  1004. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
  1005. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
  1006. { NULL, 0xffffffff, 0, 0 }
  1007. };
  1008. if (!netif_running(bp->dev))
  1009. return rc;
  1010. /* Go through all the memories */
  1011. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1012. for (j = 0; j < mem_tbl[i].size; j++)
  1013. REG_RD(bp, mem_tbl[i].offset + j*4);
  1014. /* Check the parity status */
  1015. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1016. val = REG_RD(bp, prty_tbl[i].offset);
  1017. if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
  1018. (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
  1019. DP(NETIF_MSG_HW,
  1020. "%s is 0x%x\n", prty_tbl[i].name, val);
  1021. goto test_mem_exit;
  1022. }
  1023. }
  1024. rc = 0;
  1025. test_mem_exit:
  1026. return rc;
  1027. }
  1028. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
  1029. {
  1030. int cnt = 1000;
  1031. if (link_up)
  1032. while (bnx2x_link_test(bp) && cnt--)
  1033. msleep(10);
  1034. }
  1035. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
  1036. {
  1037. unsigned int pkt_size, num_pkts, i;
  1038. struct sk_buff *skb;
  1039. unsigned char *packet;
  1040. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1041. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1042. u16 tx_start_idx, tx_idx;
  1043. u16 rx_start_idx, rx_idx;
  1044. u16 pkt_prod, bd_prod;
  1045. struct sw_tx_bd *tx_buf;
  1046. struct eth_tx_start_bd *tx_start_bd;
  1047. struct eth_tx_parse_bd *pbd = NULL;
  1048. dma_addr_t mapping;
  1049. union eth_rx_cqe *cqe;
  1050. u8 cqe_fp_flags;
  1051. struct sw_rx_bd *rx_buf;
  1052. u16 len;
  1053. int rc = -ENODEV;
  1054. /* check the loopback mode */
  1055. switch (loopback_mode) {
  1056. case BNX2X_PHY_LOOPBACK:
  1057. if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
  1058. return -EINVAL;
  1059. break;
  1060. case BNX2X_MAC_LOOPBACK:
  1061. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  1062. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1063. break;
  1064. default:
  1065. return -EINVAL;
  1066. }
  1067. /* prepare the loopback packet */
  1068. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1069. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1070. skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
  1071. if (!skb) {
  1072. rc = -ENOMEM;
  1073. goto test_loopback_exit;
  1074. }
  1075. packet = skb_put(skb, pkt_size);
  1076. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1077. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1078. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1079. for (i = ETH_HLEN; i < pkt_size; i++)
  1080. packet[i] = (unsigned char) (i & 0xff);
  1081. /* send the loopback packet */
  1082. num_pkts = 0;
  1083. tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
  1084. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1085. pkt_prod = fp_tx->tx_pkt_prod++;
  1086. tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)];
  1087. tx_buf->first_bd = fp_tx->tx_bd_prod;
  1088. tx_buf->skb = skb;
  1089. tx_buf->flags = 0;
  1090. bd_prod = TX_BD(fp_tx->tx_bd_prod);
  1091. tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd;
  1092. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1093. skb_headlen(skb), DMA_TO_DEVICE);
  1094. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1095. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1096. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1097. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1098. tx_start_bd->vlan = cpu_to_le16(pkt_prod);
  1099. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  1100. tx_start_bd->general_data = ((UNICAST_ADDRESS <<
  1101. ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1);
  1102. /* turn on parsing and get a BD */
  1103. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  1104. pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd;
  1105. memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
  1106. wmb();
  1107. fp_tx->tx_db.data.prod += 2;
  1108. barrier();
  1109. DOORBELL(bp, fp_tx->index, fp_tx->tx_db.raw);
  1110. mmiowb();
  1111. num_pkts++;
  1112. fp_tx->tx_bd_prod += 2; /* start + pbd */
  1113. udelay(100);
  1114. tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
  1115. if (tx_idx != tx_start_idx + num_pkts)
  1116. goto test_loopback_exit;
  1117. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1118. if (rx_idx != rx_start_idx + num_pkts)
  1119. goto test_loopback_exit;
  1120. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  1121. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  1122. if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  1123. goto test_loopback_rx_exit;
  1124. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
  1125. if (len != pkt_size)
  1126. goto test_loopback_rx_exit;
  1127. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  1128. skb = rx_buf->skb;
  1129. skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
  1130. for (i = ETH_HLEN; i < pkt_size; i++)
  1131. if (*(skb->data + i) != (unsigned char) (i & 0xff))
  1132. goto test_loopback_rx_exit;
  1133. rc = 0;
  1134. test_loopback_rx_exit:
  1135. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  1136. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  1137. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  1138. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  1139. /* Update producers */
  1140. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  1141. fp_rx->rx_sge_prod);
  1142. test_loopback_exit:
  1143. bp->link_params.loopback_mode = LOOPBACK_NONE;
  1144. return rc;
  1145. }
  1146. static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
  1147. {
  1148. int rc = 0, res;
  1149. if (BP_NOMCP(bp))
  1150. return rc;
  1151. if (!netif_running(bp->dev))
  1152. return BNX2X_LOOPBACK_FAILED;
  1153. bnx2x_netif_stop(bp, 1);
  1154. bnx2x_acquire_phy_lock(bp);
  1155. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
  1156. if (res) {
  1157. DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
  1158. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  1159. }
  1160. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
  1161. if (res) {
  1162. DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
  1163. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  1164. }
  1165. bnx2x_release_phy_lock(bp);
  1166. bnx2x_netif_start(bp);
  1167. return rc;
  1168. }
  1169. #define CRC32_RESIDUAL 0xdebb20e3
  1170. static int bnx2x_test_nvram(struct bnx2x *bp)
  1171. {
  1172. static const struct {
  1173. int offset;
  1174. int size;
  1175. } nvram_tbl[] = {
  1176. { 0, 0x14 }, /* bootstrap */
  1177. { 0x14, 0xec }, /* dir */
  1178. { 0x100, 0x350 }, /* manuf_info */
  1179. { 0x450, 0xf0 }, /* feature_info */
  1180. { 0x640, 0x64 }, /* upgrade_key_info */
  1181. { 0x6a4, 0x64 },
  1182. { 0x708, 0x70 }, /* manuf_key_info */
  1183. { 0x778, 0x70 },
  1184. { 0, 0 }
  1185. };
  1186. __be32 buf[0x350 / 4];
  1187. u8 *data = (u8 *)buf;
  1188. int i, rc;
  1189. u32 magic, crc;
  1190. if (BP_NOMCP(bp))
  1191. return 0;
  1192. rc = bnx2x_nvram_read(bp, 0, data, 4);
  1193. if (rc) {
  1194. DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
  1195. goto test_nvram_exit;
  1196. }
  1197. magic = be32_to_cpu(buf[0]);
  1198. if (magic != 0x669955aa) {
  1199. DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
  1200. rc = -ENODEV;
  1201. goto test_nvram_exit;
  1202. }
  1203. for (i = 0; nvram_tbl[i].size; i++) {
  1204. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  1205. nvram_tbl[i].size);
  1206. if (rc) {
  1207. DP(NETIF_MSG_PROBE,
  1208. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  1209. goto test_nvram_exit;
  1210. }
  1211. crc = ether_crc_le(nvram_tbl[i].size, data);
  1212. if (crc != CRC32_RESIDUAL) {
  1213. DP(NETIF_MSG_PROBE,
  1214. "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
  1215. rc = -ENODEV;
  1216. goto test_nvram_exit;
  1217. }
  1218. }
  1219. test_nvram_exit:
  1220. return rc;
  1221. }
  1222. static int bnx2x_test_intr(struct bnx2x *bp)
  1223. {
  1224. struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
  1225. int i, rc;
  1226. if (!netif_running(bp->dev))
  1227. return -ENODEV;
  1228. config->hdr.length = 0;
  1229. if (CHIP_IS_E1(bp))
  1230. /* use last unicast entries */
  1231. config->hdr.offset = (BP_PORT(bp) ? 63 : 31);
  1232. else
  1233. config->hdr.offset = BP_FUNC(bp);
  1234. config->hdr.client_id = bp->fp->cl_id;
  1235. config->hdr.reserved1 = 0;
  1236. bp->set_mac_pending++;
  1237. smp_wmb();
  1238. rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
  1239. U64_HI(bnx2x_sp_mapping(bp, mac_config)),
  1240. U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
  1241. if (rc == 0) {
  1242. for (i = 0; i < 10; i++) {
  1243. if (!bp->set_mac_pending)
  1244. break;
  1245. smp_rmb();
  1246. msleep_interruptible(10);
  1247. }
  1248. if (i == 10)
  1249. rc = -ENODEV;
  1250. }
  1251. return rc;
  1252. }
  1253. static void bnx2x_self_test(struct net_device *dev,
  1254. struct ethtool_test *etest, u64 *buf)
  1255. {
  1256. struct bnx2x *bp = netdev_priv(dev);
  1257. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1258. printk(KERN_ERR "Handling parity error recovery. Try again later\n");
  1259. etest->flags |= ETH_TEST_FL_FAILED;
  1260. return;
  1261. }
  1262. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
  1263. if (!netif_running(dev))
  1264. return;
  1265. /* offline tests are not supported in MF mode */
  1266. if (IS_E1HMF(bp))
  1267. etest->flags &= ~ETH_TEST_FL_OFFLINE;
  1268. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  1269. int port = BP_PORT(bp);
  1270. u32 val;
  1271. u8 link_up;
  1272. /* save current value of input enable for TX port IF */
  1273. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  1274. /* disable input for TX port IF */
  1275. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  1276. link_up = (bnx2x_link_test(bp) == 0);
  1277. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1278. bnx2x_nic_load(bp, LOAD_DIAG);
  1279. /* wait until link state is restored */
  1280. bnx2x_wait_for_link(bp, link_up);
  1281. if (bnx2x_test_registers(bp) != 0) {
  1282. buf[0] = 1;
  1283. etest->flags |= ETH_TEST_FL_FAILED;
  1284. }
  1285. if (bnx2x_test_memory(bp) != 0) {
  1286. buf[1] = 1;
  1287. etest->flags |= ETH_TEST_FL_FAILED;
  1288. }
  1289. buf[2] = bnx2x_test_loopback(bp, link_up);
  1290. if (buf[2] != 0)
  1291. etest->flags |= ETH_TEST_FL_FAILED;
  1292. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1293. /* restore input for TX port IF */
  1294. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  1295. bnx2x_nic_load(bp, LOAD_NORMAL);
  1296. /* wait until link state is restored */
  1297. bnx2x_wait_for_link(bp, link_up);
  1298. }
  1299. if (bnx2x_test_nvram(bp) != 0) {
  1300. buf[3] = 1;
  1301. etest->flags |= ETH_TEST_FL_FAILED;
  1302. }
  1303. if (bnx2x_test_intr(bp) != 0) {
  1304. buf[4] = 1;
  1305. etest->flags |= ETH_TEST_FL_FAILED;
  1306. }
  1307. if (bp->port.pmf)
  1308. if (bnx2x_link_test(bp) != 0) {
  1309. buf[5] = 1;
  1310. etest->flags |= ETH_TEST_FL_FAILED;
  1311. }
  1312. #ifdef BNX2X_EXTRA_DEBUG
  1313. bnx2x_panic_dump(bp);
  1314. #endif
  1315. }
  1316. static const struct {
  1317. long offset;
  1318. int size;
  1319. u8 string[ETH_GSTRING_LEN];
  1320. } bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
  1321. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
  1322. { Q_STATS_OFFSET32(error_bytes_received_hi),
  1323. 8, "[%d]: rx_error_bytes" },
  1324. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  1325. 8, "[%d]: rx_ucast_packets" },
  1326. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  1327. 8, "[%d]: rx_mcast_packets" },
  1328. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  1329. 8, "[%d]: rx_bcast_packets" },
  1330. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
  1331. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  1332. 4, "[%d]: rx_phy_ip_err_discards"},
  1333. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  1334. 4, "[%d]: rx_skb_alloc_discard" },
  1335. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
  1336. /* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
  1337. { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  1338. 8, "[%d]: tx_ucast_packets" },
  1339. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  1340. 8, "[%d]: tx_mcast_packets" },
  1341. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  1342. 8, "[%d]: tx_bcast_packets" }
  1343. };
  1344. static const struct {
  1345. long offset;
  1346. int size;
  1347. u32 flags;
  1348. #define STATS_FLAGS_PORT 1
  1349. #define STATS_FLAGS_FUNC 2
  1350. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  1351. u8 string[ETH_GSTRING_LEN];
  1352. } bnx2x_stats_arr[BNX2X_NUM_STATS] = {
  1353. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  1354. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  1355. { STATS_OFFSET32(error_bytes_received_hi),
  1356. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  1357. { STATS_OFFSET32(total_unicast_packets_received_hi),
  1358. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  1359. { STATS_OFFSET32(total_multicast_packets_received_hi),
  1360. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  1361. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  1362. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  1363. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  1364. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  1365. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  1366. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  1367. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  1368. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  1369. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  1370. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  1371. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  1372. 8, STATS_FLAGS_PORT, "rx_fragments" },
  1373. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  1374. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  1375. { STATS_OFFSET32(no_buff_discard_hi),
  1376. 8, STATS_FLAGS_BOTH, "rx_discards" },
  1377. { STATS_OFFSET32(mac_filter_discard),
  1378. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  1379. { STATS_OFFSET32(xxoverflow_discard),
  1380. 4, STATS_FLAGS_PORT, "rx_fw_discards" },
  1381. { STATS_OFFSET32(brb_drop_hi),
  1382. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  1383. { STATS_OFFSET32(brb_truncate_hi),
  1384. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  1385. { STATS_OFFSET32(pause_frames_received_hi),
  1386. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  1387. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  1388. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  1389. { STATS_OFFSET32(nig_timer_max),
  1390. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  1391. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  1392. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  1393. { STATS_OFFSET32(rx_skb_alloc_failed),
  1394. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  1395. { STATS_OFFSET32(hw_csum_err),
  1396. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  1397. { STATS_OFFSET32(total_bytes_transmitted_hi),
  1398. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  1399. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  1400. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  1401. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  1402. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  1403. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  1404. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  1405. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  1406. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  1407. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  1408. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  1409. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  1410. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  1411. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  1412. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  1413. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  1414. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  1415. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  1416. 8, STATS_FLAGS_PORT, "tx_deferred" },
  1417. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  1418. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  1419. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  1420. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  1421. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  1422. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  1423. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  1424. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  1425. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  1426. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  1427. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  1428. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  1429. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  1430. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  1431. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  1432. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  1433. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  1434. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  1435. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  1436. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  1437. { STATS_OFFSET32(pause_frames_sent_hi),
  1438. 8, STATS_FLAGS_PORT, "tx_pause_frames" }
  1439. };
  1440. #define IS_PORT_STAT(i) \
  1441. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  1442. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  1443. #define IS_E1HMF_MODE_STAT(bp) \
  1444. (IS_E1HMF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  1445. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  1446. {
  1447. struct bnx2x *bp = netdev_priv(dev);
  1448. int i, num_stats;
  1449. switch (stringset) {
  1450. case ETH_SS_STATS:
  1451. if (is_multi(bp)) {
  1452. num_stats = BNX2X_NUM_Q_STATS * bp->num_queues;
  1453. if (!IS_E1HMF_MODE_STAT(bp))
  1454. num_stats += BNX2X_NUM_STATS;
  1455. } else {
  1456. if (IS_E1HMF_MODE_STAT(bp)) {
  1457. num_stats = 0;
  1458. for (i = 0; i < BNX2X_NUM_STATS; i++)
  1459. if (IS_FUNC_STAT(i))
  1460. num_stats++;
  1461. } else
  1462. num_stats = BNX2X_NUM_STATS;
  1463. }
  1464. return num_stats;
  1465. case ETH_SS_TEST:
  1466. return BNX2X_NUM_TESTS;
  1467. default:
  1468. return -EINVAL;
  1469. }
  1470. }
  1471. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  1472. {
  1473. struct bnx2x *bp = netdev_priv(dev);
  1474. int i, j, k;
  1475. switch (stringset) {
  1476. case ETH_SS_STATS:
  1477. if (is_multi(bp)) {
  1478. k = 0;
  1479. for_each_queue(bp, i) {
  1480. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  1481. sprintf(buf + (k + j)*ETH_GSTRING_LEN,
  1482. bnx2x_q_stats_arr[j].string, i);
  1483. k += BNX2X_NUM_Q_STATS;
  1484. }
  1485. if (IS_E1HMF_MODE_STAT(bp))
  1486. break;
  1487. for (j = 0; j < BNX2X_NUM_STATS; j++)
  1488. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  1489. bnx2x_stats_arr[j].string);
  1490. } else {
  1491. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  1492. if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
  1493. continue;
  1494. strcpy(buf + j*ETH_GSTRING_LEN,
  1495. bnx2x_stats_arr[i].string);
  1496. j++;
  1497. }
  1498. }
  1499. break;
  1500. case ETH_SS_TEST:
  1501. memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
  1502. break;
  1503. }
  1504. }
  1505. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  1506. struct ethtool_stats *stats, u64 *buf)
  1507. {
  1508. struct bnx2x *bp = netdev_priv(dev);
  1509. u32 *hw_stats, *offset;
  1510. int i, j, k;
  1511. if (is_multi(bp)) {
  1512. k = 0;
  1513. for_each_queue(bp, i) {
  1514. hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
  1515. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  1516. if (bnx2x_q_stats_arr[j].size == 0) {
  1517. /* skip this counter */
  1518. buf[k + j] = 0;
  1519. continue;
  1520. }
  1521. offset = (hw_stats +
  1522. bnx2x_q_stats_arr[j].offset);
  1523. if (bnx2x_q_stats_arr[j].size == 4) {
  1524. /* 4-byte counter */
  1525. buf[k + j] = (u64) *offset;
  1526. continue;
  1527. }
  1528. /* 8-byte counter */
  1529. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  1530. }
  1531. k += BNX2X_NUM_Q_STATS;
  1532. }
  1533. if (IS_E1HMF_MODE_STAT(bp))
  1534. return;
  1535. hw_stats = (u32 *)&bp->eth_stats;
  1536. for (j = 0; j < BNX2X_NUM_STATS; j++) {
  1537. if (bnx2x_stats_arr[j].size == 0) {
  1538. /* skip this counter */
  1539. buf[k + j] = 0;
  1540. continue;
  1541. }
  1542. offset = (hw_stats + bnx2x_stats_arr[j].offset);
  1543. if (bnx2x_stats_arr[j].size == 4) {
  1544. /* 4-byte counter */
  1545. buf[k + j] = (u64) *offset;
  1546. continue;
  1547. }
  1548. /* 8-byte counter */
  1549. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  1550. }
  1551. } else {
  1552. hw_stats = (u32 *)&bp->eth_stats;
  1553. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  1554. if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
  1555. continue;
  1556. if (bnx2x_stats_arr[i].size == 0) {
  1557. /* skip this counter */
  1558. buf[j] = 0;
  1559. j++;
  1560. continue;
  1561. }
  1562. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  1563. if (bnx2x_stats_arr[i].size == 4) {
  1564. /* 4-byte counter */
  1565. buf[j] = (u64) *offset;
  1566. j++;
  1567. continue;
  1568. }
  1569. /* 8-byte counter */
  1570. buf[j] = HILO_U64(*offset, *(offset + 1));
  1571. j++;
  1572. }
  1573. }
  1574. }
  1575. static int bnx2x_phys_id(struct net_device *dev, u32 data)
  1576. {
  1577. struct bnx2x *bp = netdev_priv(dev);
  1578. int i;
  1579. if (!netif_running(dev))
  1580. return 0;
  1581. if (!bp->port.pmf)
  1582. return 0;
  1583. if (data == 0)
  1584. data = 2;
  1585. for (i = 0; i < (data * 2); i++) {
  1586. if ((i % 2) == 0)
  1587. bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
  1588. SPEED_1000);
  1589. else
  1590. bnx2x_set_led(&bp->link_params, LED_MODE_OFF, 0);
  1591. msleep_interruptible(500);
  1592. if (signal_pending(current))
  1593. break;
  1594. }
  1595. if (bp->link_vars.link_up)
  1596. bnx2x_set_led(&bp->link_params, LED_MODE_OPER,
  1597. bp->link_vars.line_speed);
  1598. return 0;
  1599. }
  1600. static const struct ethtool_ops bnx2x_ethtool_ops = {
  1601. .get_settings = bnx2x_get_settings,
  1602. .set_settings = bnx2x_set_settings,
  1603. .get_drvinfo = bnx2x_get_drvinfo,
  1604. .get_regs_len = bnx2x_get_regs_len,
  1605. .get_regs = bnx2x_get_regs,
  1606. .get_wol = bnx2x_get_wol,
  1607. .set_wol = bnx2x_set_wol,
  1608. .get_msglevel = bnx2x_get_msglevel,
  1609. .set_msglevel = bnx2x_set_msglevel,
  1610. .nway_reset = bnx2x_nway_reset,
  1611. .get_link = bnx2x_get_link,
  1612. .get_eeprom_len = bnx2x_get_eeprom_len,
  1613. .get_eeprom = bnx2x_get_eeprom,
  1614. .set_eeprom = bnx2x_set_eeprom,
  1615. .get_coalesce = bnx2x_get_coalesce,
  1616. .set_coalesce = bnx2x_set_coalesce,
  1617. .get_ringparam = bnx2x_get_ringparam,
  1618. .set_ringparam = bnx2x_set_ringparam,
  1619. .get_pauseparam = bnx2x_get_pauseparam,
  1620. .set_pauseparam = bnx2x_set_pauseparam,
  1621. .get_rx_csum = bnx2x_get_rx_csum,
  1622. .set_rx_csum = bnx2x_set_rx_csum,
  1623. .get_tx_csum = ethtool_op_get_tx_csum,
  1624. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  1625. .set_flags = bnx2x_set_flags,
  1626. .get_flags = ethtool_op_get_flags,
  1627. .get_sg = ethtool_op_get_sg,
  1628. .set_sg = ethtool_op_set_sg,
  1629. .get_tso = ethtool_op_get_tso,
  1630. .set_tso = bnx2x_set_tso,
  1631. .self_test = bnx2x_self_test,
  1632. .get_sset_count = bnx2x_get_sset_count,
  1633. .get_strings = bnx2x_get_strings,
  1634. .phys_id = bnx2x_phys_id,
  1635. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  1636. };
  1637. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  1638. {
  1639. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  1640. }