be_hw.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. /********* Mailbox door bell *************/
  18. /* Used for driver communication with the FW.
  19. * The software must write this register twice to post any command. First,
  20. * it writes the register with hi=1 and the upper bits of the physical address
  21. * for the MAILBOX structure. Software must poll the ready bit until this
  22. * is acknowledged. Then, sotware writes the register with hi=0 with the lower
  23. * bits in the address. It must poll the ready bit until the command is
  24. * complete. Upon completion, the MAILBOX will contain a valid completion
  25. * queue entry.
  26. */
  27. #define MPU_MAILBOX_DB_OFFSET 0x160
  28. #define MPU_MAILBOX_DB_RDY_MASK 0x1 /* bit 0 */
  29. #define MPU_MAILBOX_DB_HI_MASK 0x2 /* bit 1 */
  30. #define MPU_EP_CONTROL 0
  31. /********** MPU semphore ******************/
  32. #define MPU_EP_SEMAPHORE_OFFSET 0xac
  33. #define EP_SEMAPHORE_POST_STAGE_MASK 0x0000FFFF
  34. #define EP_SEMAPHORE_POST_ERR_MASK 0x1
  35. #define EP_SEMAPHORE_POST_ERR_SHIFT 31
  36. /* MPU semphore POST stage values */
  37. #define POST_STAGE_AWAITING_HOST_RDY 0x1 /* FW awaiting goahead from host */
  38. #define POST_STAGE_HOST_RDY 0x2 /* Host has given go-ahed to FW */
  39. #define POST_STAGE_BE_RESET 0x3 /* Host wants to reset chip */
  40. #define POST_STAGE_ARMFW_RDY 0xc000 /* FW is done with POST */
  41. /********* Memory BAR register ************/
  42. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  43. /* Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  44. * Disable" may still globally block interrupts in addition to individual
  45. * interrupt masks; a mechanism for the device driver to block all interrupts
  46. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  47. * with the OS.
  48. */
  49. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  50. /********* Power management (WOL) **********/
  51. #define PCICFG_PM_CONTROL_OFFSET 0x44
  52. #define PCICFG_PM_CONTROL_MASK 0x108 /* bits 3 & 8 */
  53. /********* Online Control Registers *******/
  54. #define PCICFG_ONLINE0 0xB0
  55. #define PCICFG_ONLINE1 0xB4
  56. /********* UE Status and Mask Registers ***/
  57. #define PCICFG_UE_STATUS_LOW 0xA0
  58. #define PCICFG_UE_STATUS_HIGH 0xA4
  59. #define PCICFG_UE_STATUS_LOW_MASK 0xA8
  60. #define PCICFG_UE_STATUS_HI_MASK 0xAC
  61. /********* ISR0 Register offset **********/
  62. #define CEV_ISR0_OFFSET 0xC18
  63. #define CEV_ISR_SIZE 4
  64. /********* Event Q door bell *************/
  65. #define DB_EQ_OFFSET DB_CQ_OFFSET
  66. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  67. /* Clear the interrupt for this eq */
  68. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  69. /* Must be 1 */
  70. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  71. /* Number of event entries processed */
  72. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  73. /* Rearm bit */
  74. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  75. /********* Compl Q door bell *************/
  76. #define DB_CQ_OFFSET 0x120
  77. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  78. /* Number of event entries processed */
  79. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  80. /* Rearm bit */
  81. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  82. /********** TX ULP door bell *************/
  83. #define DB_TXULP1_OFFSET 0x60
  84. #define DB_TXULP_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  85. /* Number of tx entries posted */
  86. #define DB_TXULP_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  87. #define DB_TXULP_NUM_POSTED_MASK 0x3FFF /* bits 16 - 29 */
  88. /********** RQ(erx) door bell ************/
  89. #define DB_RQ_OFFSET 0x100
  90. #define DB_RQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  91. /* Number of rx frags posted */
  92. #define DB_RQ_NUM_POSTED_SHIFT (24) /* bits 24 - 31 */
  93. /********** MCC door bell ************/
  94. #define DB_MCCQ_OFFSET 0x140
  95. #define DB_MCCQ_RING_ID_MASK 0x7FF /* bits 0 - 10 */
  96. /* Number of entries posted */
  97. #define DB_MCCQ_NUM_POSTED_SHIFT (16) /* bits 16 - 29 */
  98. /********** SRIOV VF PCICFG OFFSET ********/
  99. #define SRIOV_VF_PCICFG_OFFSET (4096)
  100. /* Flashrom related descriptors */
  101. #define IMAGE_TYPE_FIRMWARE 160
  102. #define IMAGE_TYPE_BOOTCODE 224
  103. #define IMAGE_TYPE_OPTIONROM 32
  104. #define NUM_FLASHDIR_ENTRIES 32
  105. #define IMG_TYPE_ISCSI_ACTIVE 0
  106. #define IMG_TYPE_REDBOOT 1
  107. #define IMG_TYPE_BIOS 2
  108. #define IMG_TYPE_PXE_BIOS 3
  109. #define IMG_TYPE_FCOE_BIOS 8
  110. #define IMG_TYPE_ISCSI_BACKUP 9
  111. #define IMG_TYPE_FCOE_FW_ACTIVE 10
  112. #define IMG_TYPE_FCOE_FW_BACKUP 11
  113. #define IMG_TYPE_NCSI_FW 13
  114. #define FLASHROM_OPER_FLASH 1
  115. #define FLASHROM_OPER_SAVE 2
  116. #define FLASHROM_OPER_REPORT 4
  117. #define FLASH_IMAGE_MAX_SIZE_g2 (1310720) /* Max firmware image sz */
  118. #define FLASH_BIOS_IMAGE_MAX_SIZE_g2 (262144) /* Max OPTION ROM img sz */
  119. #define FLASH_REDBOOT_IMAGE_MAX_SIZE_g2 (262144) /* Max Redboot image sz */
  120. #define FLASH_IMAGE_MAX_SIZE_g3 (2097152) /* Max fw image size */
  121. #define FLASH_BIOS_IMAGE_MAX_SIZE_g3 (524288) /* Max OPTION ROM img sz */
  122. #define FLASH_REDBOOT_IMAGE_MAX_SIZE_g3 (1048576) /* Max Redboot image sz */
  123. #define FLASH_NCSI_IMAGE_MAX_SIZE_g3 (262144) /* Max NSCI image sz */
  124. #define FLASH_NCSI_MAGIC (0x16032009)
  125. #define FLASH_NCSI_DISABLED (0)
  126. #define FLASH_NCSI_ENABLED (1)
  127. #define FLASH_NCSI_BITFILE_HDR_OFFSET (0x600000)
  128. /* Offsets for components on Flash. */
  129. #define FLASH_iSCSI_PRIMARY_IMAGE_START_g2 (1048576)
  130. #define FLASH_iSCSI_BACKUP_IMAGE_START_g2 (2359296)
  131. #define FLASH_FCoE_PRIMARY_IMAGE_START_g2 (3670016)
  132. #define FLASH_FCoE_BACKUP_IMAGE_START_g2 (4980736)
  133. #define FLASH_iSCSI_BIOS_START_g2 (7340032)
  134. #define FLASH_PXE_BIOS_START_g2 (7864320)
  135. #define FLASH_FCoE_BIOS_START_g2 (524288)
  136. #define FLASH_REDBOOT_START_g2 (0)
  137. #define FLASH_NCSI_START_g3 (15990784)
  138. #define FLASH_iSCSI_PRIMARY_IMAGE_START_g3 (2097152)
  139. #define FLASH_iSCSI_BACKUP_IMAGE_START_g3 (4194304)
  140. #define FLASH_FCoE_PRIMARY_IMAGE_START_g3 (6291456)
  141. #define FLASH_FCoE_BACKUP_IMAGE_START_g3 (8388608)
  142. #define FLASH_iSCSI_BIOS_START_g3 (12582912)
  143. #define FLASH_PXE_BIOS_START_g3 (13107200)
  144. #define FLASH_FCoE_BIOS_START_g3 (13631488)
  145. #define FLASH_REDBOOT_START_g3 (262144)
  146. /************* Rx Packet Type Encoding **************/
  147. #define BE_UNICAST_PACKET 0
  148. #define BE_MULTICAST_PACKET 1
  149. #define BE_BROADCAST_PACKET 2
  150. #define BE_RSVD_PACKET 3
  151. /*
  152. * BE descriptors: host memory data structures whose formats
  153. * are hardwired in BE silicon.
  154. */
  155. /* Event Queue Descriptor */
  156. #define EQ_ENTRY_VALID_MASK 0x1 /* bit 0 */
  157. #define EQ_ENTRY_RES_ID_MASK 0xFFFF /* bits 16 - 31 */
  158. #define EQ_ENTRY_RES_ID_SHIFT 16
  159. struct be_eq_entry {
  160. u32 evt;
  161. };
  162. /* TX Queue Descriptor */
  163. #define ETH_WRB_FRAG_LEN_MASK 0xFFFF
  164. struct be_eth_wrb {
  165. u32 frag_pa_hi; /* dword 0 */
  166. u32 frag_pa_lo; /* dword 1 */
  167. u32 rsvd0; /* dword 2 */
  168. u32 frag_len; /* dword 3: bits 0 - 15 */
  169. } __packed;
  170. /* Pseudo amap definition for eth_hdr_wrb in which each bit of the
  171. * actual structure is defined as a byte : used to calculate
  172. * offset/shift/mask of each field */
  173. struct amap_eth_hdr_wrb {
  174. u8 rsvd0[32]; /* dword 0 */
  175. u8 rsvd1[32]; /* dword 1 */
  176. u8 complete; /* dword 2 */
  177. u8 event;
  178. u8 crc;
  179. u8 forward;
  180. u8 lso6;
  181. u8 mgmt;
  182. u8 ipcs;
  183. u8 udpcs;
  184. u8 tcpcs;
  185. u8 lso;
  186. u8 vlan;
  187. u8 gso[2];
  188. u8 num_wrb[5];
  189. u8 lso_mss[14];
  190. u8 len[16]; /* dword 3 */
  191. u8 vlan_tag[16];
  192. } __packed;
  193. struct be_eth_hdr_wrb {
  194. u32 dw[4];
  195. };
  196. /* TX Compl Queue Descriptor */
  197. /* Pseudo amap definition for eth_tx_compl in which each bit of the
  198. * actual structure is defined as a byte: used to calculate
  199. * offset/shift/mask of each field */
  200. struct amap_eth_tx_compl {
  201. u8 wrb_index[16]; /* dword 0 */
  202. u8 ct[2]; /* dword 0 */
  203. u8 port[2]; /* dword 0 */
  204. u8 rsvd0[8]; /* dword 0 */
  205. u8 status[4]; /* dword 0 */
  206. u8 user_bytes[16]; /* dword 1 */
  207. u8 nwh_bytes[8]; /* dword 1 */
  208. u8 lso; /* dword 1 */
  209. u8 cast_enc[2]; /* dword 1 */
  210. u8 rsvd1[5]; /* dword 1 */
  211. u8 rsvd2[32]; /* dword 2 */
  212. u8 pkts[16]; /* dword 3 */
  213. u8 ringid[11]; /* dword 3 */
  214. u8 hash_val[4]; /* dword 3 */
  215. u8 valid; /* dword 3 */
  216. } __packed;
  217. struct be_eth_tx_compl {
  218. u32 dw[4];
  219. };
  220. /* RX Queue Descriptor */
  221. struct be_eth_rx_d {
  222. u32 fragpa_hi;
  223. u32 fragpa_lo;
  224. };
  225. /* RX Compl Queue Descriptor */
  226. /* Pseudo amap definition for eth_rx_compl in which each bit of the
  227. * actual structure is defined as a byte: used to calculate
  228. * offset/shift/mask of each field */
  229. struct amap_eth_rx_compl {
  230. u8 vlan_tag[16]; /* dword 0 */
  231. u8 pktsize[14]; /* dword 0 */
  232. u8 port; /* dword 0 */
  233. u8 ip_opt; /* dword 0 */
  234. u8 err; /* dword 1 */
  235. u8 rsshp; /* dword 1 */
  236. u8 ipf; /* dword 1 */
  237. u8 tcpf; /* dword 1 */
  238. u8 udpf; /* dword 1 */
  239. u8 ipcksm; /* dword 1 */
  240. u8 l4_cksm; /* dword 1 */
  241. u8 ip_version; /* dword 1 */
  242. u8 macdst[6]; /* dword 1 */
  243. u8 vtp; /* dword 1 */
  244. u8 rsvd0; /* dword 1 */
  245. u8 fragndx[10]; /* dword 1 */
  246. u8 ct[2]; /* dword 1 */
  247. u8 sw; /* dword 1 */
  248. u8 numfrags[3]; /* dword 1 */
  249. u8 rss_flush; /* dword 2 */
  250. u8 cast_enc[2]; /* dword 2 */
  251. u8 vtm; /* dword 2 */
  252. u8 rss_bank; /* dword 2 */
  253. u8 rsvd1[23]; /* dword 2 */
  254. u8 lro_pkt; /* dword 2 */
  255. u8 rsvd2[2]; /* dword 2 */
  256. u8 valid; /* dword 2 */
  257. u8 rsshash[32]; /* dword 3 */
  258. } __packed;
  259. struct be_eth_rx_compl {
  260. u32 dw[4];
  261. };
  262. struct controller_id {
  263. u32 vendor;
  264. u32 device;
  265. u32 subvendor;
  266. u32 subdevice;
  267. };
  268. struct flash_comp {
  269. unsigned long offset;
  270. int optype;
  271. int size;
  272. };
  273. struct image_hdr {
  274. u32 imageid;
  275. u32 imageoffset;
  276. u32 imagelength;
  277. u32 image_checksum;
  278. u8 image_version[32];
  279. };
  280. struct flash_file_hdr_g2 {
  281. u8 sign[32];
  282. u32 cksum;
  283. u32 antidote;
  284. struct controller_id cont_id;
  285. u32 file_len;
  286. u32 chunk_num;
  287. u32 total_chunks;
  288. u32 num_imgs;
  289. u8 build[24];
  290. };
  291. struct flash_file_hdr_g3 {
  292. u8 sign[52];
  293. u8 ufi_version[4];
  294. u32 file_len;
  295. u32 cksum;
  296. u32 antidote;
  297. u32 num_imgs;
  298. u8 build[24];
  299. u8 rsvd[32];
  300. };
  301. struct flash_section_hdr {
  302. u32 format_rev;
  303. u32 cksum;
  304. u32 antidote;
  305. u32 build_no;
  306. u8 id_string[64];
  307. u32 active_entry_mask;
  308. u32 valid_entry_mask;
  309. u32 org_content_mask;
  310. u32 rsvd0;
  311. u32 rsvd1;
  312. u32 rsvd2;
  313. u32 rsvd3;
  314. u32 rsvd4;
  315. };
  316. struct flash_section_entry {
  317. u32 type;
  318. u32 offset;
  319. u32 pad_size;
  320. u32 image_size;
  321. u32 cksum;
  322. u32 entry_point;
  323. u32 rsvd0;
  324. u32 rsvd1;
  325. u8 ver_data[32];
  326. };
  327. struct flash_section_info {
  328. u8 cookie[32];
  329. struct flash_section_hdr fsec_hdr;
  330. struct flash_section_entry fsec_entry[32];
  331. };