i2c-mv64xxx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. /* Register defines */
  22. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  23. #define MV64XXX_I2C_REG_DATA 0x04
  24. #define MV64XXX_I2C_REG_CONTROL 0x08
  25. #define MV64XXX_I2C_REG_STATUS 0x0c
  26. #define MV64XXX_I2C_REG_BAUD 0x0c
  27. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  28. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  29. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  30. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  31. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  32. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  33. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  34. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  35. /* Ctlr status values */
  36. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  37. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  38. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  39. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  40. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  41. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  42. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  43. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  44. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  45. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  46. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  47. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  48. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  49. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  50. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  51. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  52. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  53. /* Driver states */
  54. enum {
  55. MV64XXX_I2C_STATE_INVALID,
  56. MV64XXX_I2C_STATE_IDLE,
  57. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  58. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  59. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  60. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  61. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  62. };
  63. /* Driver actions */
  64. enum {
  65. MV64XXX_I2C_ACTION_INVALID,
  66. MV64XXX_I2C_ACTION_CONTINUE,
  67. MV64XXX_I2C_ACTION_SEND_START,
  68. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  69. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  70. MV64XXX_I2C_ACTION_SEND_DATA,
  71. MV64XXX_I2C_ACTION_RCV_DATA,
  72. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  73. MV64XXX_I2C_ACTION_SEND_STOP,
  74. };
  75. struct mv64xxx_i2c_data {
  76. int irq;
  77. u32 state;
  78. u32 action;
  79. u32 aborting;
  80. u32 cntl_bits;
  81. void __iomem *reg_base;
  82. u32 reg_base_p;
  83. u32 reg_size;
  84. u32 addr1;
  85. u32 addr2;
  86. u32 bytes_left;
  87. u32 byte_posn;
  88. u32 block;
  89. int rc;
  90. u32 freq_m;
  91. u32 freq_n;
  92. wait_queue_head_t waitq;
  93. spinlock_t lock;
  94. struct i2c_msg *msg;
  95. struct i2c_adapter adapter;
  96. };
  97. /*
  98. *****************************************************************************
  99. *
  100. * Finite State Machine & Interrupt Routines
  101. *
  102. *****************************************************************************
  103. */
  104. /* Reset hardware and initialize FSM */
  105. static void
  106. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  107. {
  108. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  109. writel((((drv_data->freq_m & 0xf) << 3) | (drv_data->freq_n & 0x7)),
  110. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  111. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  112. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  113. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  114. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  115. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  116. }
  117. static void
  118. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  119. {
  120. /*
  121. * If state is idle, then this is likely the remnants of an old
  122. * operation that driver has given up on or the user has killed.
  123. * If so, issue the stop condition and go to idle.
  124. */
  125. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  126. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  127. return;
  128. }
  129. /* The status from the ctlr [mostly] tells us what to do next */
  130. switch (status) {
  131. /* Start condition interrupt */
  132. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  133. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  134. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  135. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  136. break;
  137. /* Performing a write */
  138. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  139. if (drv_data->msg->flags & I2C_M_TEN) {
  140. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  141. drv_data->state =
  142. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  143. break;
  144. }
  145. /* FALLTHRU */
  146. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  147. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  148. if ((drv_data->bytes_left == 0)
  149. || (drv_data->aborting
  150. && (drv_data->byte_posn != 0))) {
  151. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  152. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  153. } else {
  154. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  155. drv_data->state =
  156. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  157. drv_data->bytes_left--;
  158. }
  159. break;
  160. /* Performing a read */
  161. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  162. if (drv_data->msg->flags & I2C_M_TEN) {
  163. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  164. drv_data->state =
  165. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  166. break;
  167. }
  168. /* FALLTHRU */
  169. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  170. if (drv_data->bytes_left == 0) {
  171. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  172. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  173. break;
  174. }
  175. /* FALLTHRU */
  176. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  177. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  178. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  179. else {
  180. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  181. drv_data->bytes_left--;
  182. }
  183. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  184. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  185. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  186. break;
  187. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  188. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  189. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  190. break;
  191. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  192. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  193. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  194. /* Doesn't seem to be a device at other end */
  195. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  196. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  197. drv_data->rc = -ENODEV;
  198. break;
  199. default:
  200. dev_err(&drv_data->adapter.dev,
  201. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  202. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  203. drv_data->state, status, drv_data->msg->addr,
  204. drv_data->msg->flags);
  205. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  206. mv64xxx_i2c_hw_init(drv_data);
  207. drv_data->rc = -EIO;
  208. }
  209. }
  210. static void
  211. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  212. {
  213. switch(drv_data->action) {
  214. case MV64XXX_I2C_ACTION_CONTINUE:
  215. writel(drv_data->cntl_bits,
  216. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  217. break;
  218. case MV64XXX_I2C_ACTION_SEND_START:
  219. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  220. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  221. break;
  222. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  223. writel(drv_data->addr1,
  224. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  225. writel(drv_data->cntl_bits,
  226. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  227. break;
  228. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  229. writel(drv_data->addr2,
  230. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  231. writel(drv_data->cntl_bits,
  232. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  233. break;
  234. case MV64XXX_I2C_ACTION_SEND_DATA:
  235. writel(drv_data->msg->buf[drv_data->byte_posn++],
  236. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  237. writel(drv_data->cntl_bits,
  238. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  239. break;
  240. case MV64XXX_I2C_ACTION_RCV_DATA:
  241. drv_data->msg->buf[drv_data->byte_posn++] =
  242. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  243. writel(drv_data->cntl_bits,
  244. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  245. break;
  246. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  247. drv_data->msg->buf[drv_data->byte_posn++] =
  248. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  249. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  250. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  251. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  252. drv_data->block = 0;
  253. wake_up_interruptible(&drv_data->waitq);
  254. break;
  255. case MV64XXX_I2C_ACTION_INVALID:
  256. default:
  257. dev_err(&drv_data->adapter.dev,
  258. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  259. drv_data->action);
  260. drv_data->rc = -EIO;
  261. /* FALLTHRU */
  262. case MV64XXX_I2C_ACTION_SEND_STOP:
  263. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  264. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  265. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  266. drv_data->block = 0;
  267. wake_up_interruptible(&drv_data->waitq);
  268. break;
  269. }
  270. }
  271. static irqreturn_t
  272. mv64xxx_i2c_intr(int irq, void *dev_id)
  273. {
  274. struct mv64xxx_i2c_data *drv_data = dev_id;
  275. unsigned long flags;
  276. u32 status;
  277. irqreturn_t rc = IRQ_NONE;
  278. spin_lock_irqsave(&drv_data->lock, flags);
  279. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  280. MV64XXX_I2C_REG_CONTROL_IFLG) {
  281. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  282. mv64xxx_i2c_fsm(drv_data, status);
  283. mv64xxx_i2c_do_action(drv_data);
  284. rc = IRQ_HANDLED;
  285. }
  286. spin_unlock_irqrestore(&drv_data->lock, flags);
  287. return rc;
  288. }
  289. /*
  290. *****************************************************************************
  291. *
  292. * I2C Msg Execution Routines
  293. *
  294. *****************************************************************************
  295. */
  296. static void
  297. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  298. struct i2c_msg *msg)
  299. {
  300. u32 dir = 0;
  301. drv_data->msg = msg;
  302. drv_data->byte_posn = 0;
  303. drv_data->bytes_left = msg->len;
  304. drv_data->aborting = 0;
  305. drv_data->rc = 0;
  306. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  307. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  308. if (msg->flags & I2C_M_RD)
  309. dir = 1;
  310. if (msg->flags & I2C_M_TEN) {
  311. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  312. drv_data->addr2 = (u32)msg->addr & 0xff;
  313. } else {
  314. drv_data->addr1 = ((u32)msg->addr & 0x7f) << 1 | dir;
  315. drv_data->addr2 = 0;
  316. }
  317. }
  318. static void
  319. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  320. {
  321. long time_left;
  322. unsigned long flags;
  323. char abort = 0;
  324. time_left = wait_event_interruptible_timeout(drv_data->waitq,
  325. !drv_data->block, drv_data->adapter.timeout);
  326. spin_lock_irqsave(&drv_data->lock, flags);
  327. if (!time_left) { /* Timed out */
  328. drv_data->rc = -ETIMEDOUT;
  329. abort = 1;
  330. } else if (time_left < 0) { /* Interrupted/Error */
  331. drv_data->rc = time_left; /* errno value */
  332. abort = 1;
  333. }
  334. if (abort && drv_data->block) {
  335. drv_data->aborting = 1;
  336. spin_unlock_irqrestore(&drv_data->lock, flags);
  337. time_left = wait_event_timeout(drv_data->waitq,
  338. !drv_data->block, drv_data->adapter.timeout);
  339. if ((time_left <= 0) && drv_data->block) {
  340. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  341. dev_err(&drv_data->adapter.dev,
  342. "mv64xxx: I2C bus locked, block: %d, "
  343. "time_left: %d\n", drv_data->block,
  344. (int)time_left);
  345. mv64xxx_i2c_hw_init(drv_data);
  346. }
  347. } else
  348. spin_unlock_irqrestore(&drv_data->lock, flags);
  349. }
  350. static int
  351. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg)
  352. {
  353. unsigned long flags;
  354. spin_lock_irqsave(&drv_data->lock, flags);
  355. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  356. if (unlikely(msg->flags & I2C_M_NOSTART)) { /* Skip start/addr phases */
  357. if (drv_data->msg->flags & I2C_M_RD) {
  358. /* No action to do, wait for slave to send a byte */
  359. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  360. drv_data->state =
  361. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  362. } else {
  363. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  364. drv_data->state =
  365. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  366. drv_data->bytes_left--;
  367. }
  368. } else {
  369. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  370. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  371. }
  372. drv_data->block = 1;
  373. mv64xxx_i2c_do_action(drv_data);
  374. spin_unlock_irqrestore(&drv_data->lock, flags);
  375. mv64xxx_i2c_wait_for_completion(drv_data);
  376. return drv_data->rc;
  377. }
  378. /*
  379. *****************************************************************************
  380. *
  381. * I2C Core Support Routines (Interface to higher level I2C code)
  382. *
  383. *****************************************************************************
  384. */
  385. static u32
  386. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  387. {
  388. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  389. }
  390. static int
  391. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  392. {
  393. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  394. int i, rc;
  395. for (i=0; i<num; i++)
  396. if ((rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[i])) < 0)
  397. return rc;
  398. return num;
  399. }
  400. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  401. .master_xfer = mv64xxx_i2c_xfer,
  402. .functionality = mv64xxx_i2c_functionality,
  403. };
  404. /*
  405. *****************************************************************************
  406. *
  407. * Driver Interface & Early Init Routines
  408. *
  409. *****************************************************************************
  410. */
  411. static int __devinit
  412. mv64xxx_i2c_map_regs(struct platform_device *pd,
  413. struct mv64xxx_i2c_data *drv_data)
  414. {
  415. int size;
  416. struct resource *r = platform_get_resource(pd, IORESOURCE_MEM, 0);
  417. if (!r)
  418. return -ENODEV;
  419. size = resource_size(r);
  420. if (!request_mem_region(r->start, size, drv_data->adapter.name))
  421. return -EBUSY;
  422. drv_data->reg_base = ioremap(r->start, size);
  423. drv_data->reg_base_p = r->start;
  424. drv_data->reg_size = size;
  425. return 0;
  426. }
  427. static void
  428. mv64xxx_i2c_unmap_regs(struct mv64xxx_i2c_data *drv_data)
  429. {
  430. if (drv_data->reg_base) {
  431. iounmap(drv_data->reg_base);
  432. release_mem_region(drv_data->reg_base_p, drv_data->reg_size);
  433. }
  434. drv_data->reg_base = NULL;
  435. drv_data->reg_base_p = 0;
  436. }
  437. static int __devinit
  438. mv64xxx_i2c_probe(struct platform_device *pd)
  439. {
  440. struct mv64xxx_i2c_data *drv_data;
  441. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  442. int rc;
  443. if ((pd->id != 0) || !pdata)
  444. return -ENODEV;
  445. drv_data = kzalloc(sizeof(struct mv64xxx_i2c_data), GFP_KERNEL);
  446. if (!drv_data)
  447. return -ENOMEM;
  448. if (mv64xxx_i2c_map_regs(pd, drv_data)) {
  449. rc = -ENODEV;
  450. goto exit_kfree;
  451. }
  452. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  453. sizeof(drv_data->adapter.name));
  454. init_waitqueue_head(&drv_data->waitq);
  455. spin_lock_init(&drv_data->lock);
  456. drv_data->freq_m = pdata->freq_m;
  457. drv_data->freq_n = pdata->freq_n;
  458. drv_data->irq = platform_get_irq(pd, 0);
  459. if (drv_data->irq < 0) {
  460. rc = -ENXIO;
  461. goto exit_unmap_regs;
  462. }
  463. drv_data->adapter.dev.parent = &pd->dev;
  464. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  465. drv_data->adapter.owner = THIS_MODULE;
  466. drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  467. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  468. drv_data->adapter.nr = pd->id;
  469. platform_set_drvdata(pd, drv_data);
  470. i2c_set_adapdata(&drv_data->adapter, drv_data);
  471. mv64xxx_i2c_hw_init(drv_data);
  472. if (request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  473. MV64XXX_I2C_CTLR_NAME, drv_data)) {
  474. dev_err(&drv_data->adapter.dev,
  475. "mv64xxx: Can't register intr handler irq: %d\n",
  476. drv_data->irq);
  477. rc = -EINVAL;
  478. goto exit_unmap_regs;
  479. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  480. dev_err(&drv_data->adapter.dev,
  481. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  482. goto exit_free_irq;
  483. }
  484. return 0;
  485. exit_free_irq:
  486. free_irq(drv_data->irq, drv_data);
  487. exit_unmap_regs:
  488. mv64xxx_i2c_unmap_regs(drv_data);
  489. exit_kfree:
  490. kfree(drv_data);
  491. return rc;
  492. }
  493. static int __devexit
  494. mv64xxx_i2c_remove(struct platform_device *dev)
  495. {
  496. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  497. int rc;
  498. rc = i2c_del_adapter(&drv_data->adapter);
  499. free_irq(drv_data->irq, drv_data);
  500. mv64xxx_i2c_unmap_regs(drv_data);
  501. kfree(drv_data);
  502. return rc;
  503. }
  504. static struct platform_driver mv64xxx_i2c_driver = {
  505. .probe = mv64xxx_i2c_probe,
  506. .remove = __devexit_p(mv64xxx_i2c_remove),
  507. .driver = {
  508. .owner = THIS_MODULE,
  509. .name = MV64XXX_I2C_CTLR_NAME,
  510. },
  511. };
  512. static int __init
  513. mv64xxx_i2c_init(void)
  514. {
  515. return platform_driver_register(&mv64xxx_i2c_driver);
  516. }
  517. static void __exit
  518. mv64xxx_i2c_exit(void)
  519. {
  520. platform_driver_unregister(&mv64xxx_i2c_driver);
  521. }
  522. module_init(mv64xxx_i2c_init);
  523. module_exit(mv64xxx_i2c_exit);
  524. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  525. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  526. MODULE_LICENSE("GPL");