evergreen.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. /* get temperature in millidegrees */
  40. u32 evergreen_get_temp(struct radeon_device *rdev)
  41. {
  42. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  43. ASIC_T_SHIFT;
  44. u32 actual_temp = 0;
  45. if ((temp >> 10) & 1)
  46. actual_temp = 0;
  47. else if ((temp >> 9) & 1)
  48. actual_temp = 255;
  49. else
  50. actual_temp = (temp >> 1) & 0xff;
  51. return actual_temp * 1000;
  52. }
  53. void evergreen_pm_misc(struct radeon_device *rdev)
  54. {
  55. int req_ps_idx = rdev->pm.requested_power_state_index;
  56. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  57. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  58. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  59. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  60. if (voltage->voltage != rdev->pm.current_vddc) {
  61. radeon_atom_set_voltage(rdev, voltage->voltage);
  62. rdev->pm.current_vddc = voltage->voltage;
  63. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  64. }
  65. }
  66. }
  67. void evergreen_pm_prepare(struct radeon_device *rdev)
  68. {
  69. struct drm_device *ddev = rdev->ddev;
  70. struct drm_crtc *crtc;
  71. struct radeon_crtc *radeon_crtc;
  72. u32 tmp;
  73. /* disable any active CRTCs */
  74. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  75. radeon_crtc = to_radeon_crtc(crtc);
  76. if (radeon_crtc->enabled) {
  77. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  78. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  79. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  80. }
  81. }
  82. }
  83. void evergreen_pm_finish(struct radeon_device *rdev)
  84. {
  85. struct drm_device *ddev = rdev->ddev;
  86. struct drm_crtc *crtc;
  87. struct radeon_crtc *radeon_crtc;
  88. u32 tmp;
  89. /* enable any active CRTCs */
  90. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  91. radeon_crtc = to_radeon_crtc(crtc);
  92. if (radeon_crtc->enabled) {
  93. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  94. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  95. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  96. }
  97. }
  98. }
  99. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  100. {
  101. bool connected = false;
  102. switch (hpd) {
  103. case RADEON_HPD_1:
  104. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  105. connected = true;
  106. break;
  107. case RADEON_HPD_2:
  108. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  109. connected = true;
  110. break;
  111. case RADEON_HPD_3:
  112. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  113. connected = true;
  114. break;
  115. case RADEON_HPD_4:
  116. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  117. connected = true;
  118. break;
  119. case RADEON_HPD_5:
  120. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  121. connected = true;
  122. break;
  123. case RADEON_HPD_6:
  124. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  125. connected = true;
  126. break;
  127. default:
  128. break;
  129. }
  130. return connected;
  131. }
  132. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  133. enum radeon_hpd_id hpd)
  134. {
  135. u32 tmp;
  136. bool connected = evergreen_hpd_sense(rdev, hpd);
  137. switch (hpd) {
  138. case RADEON_HPD_1:
  139. tmp = RREG32(DC_HPD1_INT_CONTROL);
  140. if (connected)
  141. tmp &= ~DC_HPDx_INT_POLARITY;
  142. else
  143. tmp |= DC_HPDx_INT_POLARITY;
  144. WREG32(DC_HPD1_INT_CONTROL, tmp);
  145. break;
  146. case RADEON_HPD_2:
  147. tmp = RREG32(DC_HPD2_INT_CONTROL);
  148. if (connected)
  149. tmp &= ~DC_HPDx_INT_POLARITY;
  150. else
  151. tmp |= DC_HPDx_INT_POLARITY;
  152. WREG32(DC_HPD2_INT_CONTROL, tmp);
  153. break;
  154. case RADEON_HPD_3:
  155. tmp = RREG32(DC_HPD3_INT_CONTROL);
  156. if (connected)
  157. tmp &= ~DC_HPDx_INT_POLARITY;
  158. else
  159. tmp |= DC_HPDx_INT_POLARITY;
  160. WREG32(DC_HPD3_INT_CONTROL, tmp);
  161. break;
  162. case RADEON_HPD_4:
  163. tmp = RREG32(DC_HPD4_INT_CONTROL);
  164. if (connected)
  165. tmp &= ~DC_HPDx_INT_POLARITY;
  166. else
  167. tmp |= DC_HPDx_INT_POLARITY;
  168. WREG32(DC_HPD4_INT_CONTROL, tmp);
  169. break;
  170. case RADEON_HPD_5:
  171. tmp = RREG32(DC_HPD5_INT_CONTROL);
  172. if (connected)
  173. tmp &= ~DC_HPDx_INT_POLARITY;
  174. else
  175. tmp |= DC_HPDx_INT_POLARITY;
  176. WREG32(DC_HPD5_INT_CONTROL, tmp);
  177. break;
  178. case RADEON_HPD_6:
  179. tmp = RREG32(DC_HPD6_INT_CONTROL);
  180. if (connected)
  181. tmp &= ~DC_HPDx_INT_POLARITY;
  182. else
  183. tmp |= DC_HPDx_INT_POLARITY;
  184. WREG32(DC_HPD6_INT_CONTROL, tmp);
  185. break;
  186. default:
  187. break;
  188. }
  189. }
  190. void evergreen_hpd_init(struct radeon_device *rdev)
  191. {
  192. struct drm_device *dev = rdev->ddev;
  193. struct drm_connector *connector;
  194. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  195. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  196. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  197. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  198. switch (radeon_connector->hpd.hpd) {
  199. case RADEON_HPD_1:
  200. WREG32(DC_HPD1_CONTROL, tmp);
  201. rdev->irq.hpd[0] = true;
  202. break;
  203. case RADEON_HPD_2:
  204. WREG32(DC_HPD2_CONTROL, tmp);
  205. rdev->irq.hpd[1] = true;
  206. break;
  207. case RADEON_HPD_3:
  208. WREG32(DC_HPD3_CONTROL, tmp);
  209. rdev->irq.hpd[2] = true;
  210. break;
  211. case RADEON_HPD_4:
  212. WREG32(DC_HPD4_CONTROL, tmp);
  213. rdev->irq.hpd[3] = true;
  214. break;
  215. case RADEON_HPD_5:
  216. WREG32(DC_HPD5_CONTROL, tmp);
  217. rdev->irq.hpd[4] = true;
  218. break;
  219. case RADEON_HPD_6:
  220. WREG32(DC_HPD6_CONTROL, tmp);
  221. rdev->irq.hpd[5] = true;
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. if (rdev->irq.installed)
  228. evergreen_irq_set(rdev);
  229. }
  230. void evergreen_hpd_fini(struct radeon_device *rdev)
  231. {
  232. struct drm_device *dev = rdev->ddev;
  233. struct drm_connector *connector;
  234. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  235. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  236. switch (radeon_connector->hpd.hpd) {
  237. case RADEON_HPD_1:
  238. WREG32(DC_HPD1_CONTROL, 0);
  239. rdev->irq.hpd[0] = false;
  240. break;
  241. case RADEON_HPD_2:
  242. WREG32(DC_HPD2_CONTROL, 0);
  243. rdev->irq.hpd[1] = false;
  244. break;
  245. case RADEON_HPD_3:
  246. WREG32(DC_HPD3_CONTROL, 0);
  247. rdev->irq.hpd[2] = false;
  248. break;
  249. case RADEON_HPD_4:
  250. WREG32(DC_HPD4_CONTROL, 0);
  251. rdev->irq.hpd[3] = false;
  252. break;
  253. case RADEON_HPD_5:
  254. WREG32(DC_HPD5_CONTROL, 0);
  255. rdev->irq.hpd[4] = false;
  256. break;
  257. case RADEON_HPD_6:
  258. WREG32(DC_HPD6_CONTROL, 0);
  259. rdev->irq.hpd[5] = false;
  260. break;
  261. default:
  262. break;
  263. }
  264. }
  265. }
  266. void evergreen_bandwidth_update(struct radeon_device *rdev)
  267. {
  268. /* XXX */
  269. }
  270. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  271. {
  272. unsigned i;
  273. u32 tmp;
  274. for (i = 0; i < rdev->usec_timeout; i++) {
  275. /* read MC_STATUS */
  276. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  277. if (!tmp)
  278. return 0;
  279. udelay(1);
  280. }
  281. return -1;
  282. }
  283. /*
  284. * GART
  285. */
  286. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. u32 tmp;
  290. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  291. for (i = 0; i < rdev->usec_timeout; i++) {
  292. /* read MC_STATUS */
  293. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  294. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  295. if (tmp == 2) {
  296. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  297. return;
  298. }
  299. if (tmp) {
  300. return;
  301. }
  302. udelay(1);
  303. }
  304. }
  305. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  306. {
  307. u32 tmp;
  308. int r;
  309. if (rdev->gart.table.vram.robj == NULL) {
  310. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  311. return -EINVAL;
  312. }
  313. r = radeon_gart_table_vram_pin(rdev);
  314. if (r)
  315. return r;
  316. radeon_gart_restore(rdev);
  317. /* Setup L2 cache */
  318. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  319. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  320. EFFECTIVE_L2_QUEUE_SIZE(7));
  321. WREG32(VM_L2_CNTL2, 0);
  322. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  323. /* Setup TLB control */
  324. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  325. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  326. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  327. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  328. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  329. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  330. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  331. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  332. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  333. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  334. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  335. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  336. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  337. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  338. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  339. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  340. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  341. (u32)(rdev->dummy_page.addr >> 12));
  342. WREG32(VM_CONTEXT1_CNTL, 0);
  343. evergreen_pcie_gart_tlb_flush(rdev);
  344. rdev->gart.ready = true;
  345. return 0;
  346. }
  347. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  348. {
  349. u32 tmp;
  350. int r;
  351. /* Disable all tables */
  352. WREG32(VM_CONTEXT0_CNTL, 0);
  353. WREG32(VM_CONTEXT1_CNTL, 0);
  354. /* Setup L2 cache */
  355. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  356. EFFECTIVE_L2_QUEUE_SIZE(7));
  357. WREG32(VM_L2_CNTL2, 0);
  358. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  359. /* Setup TLB control */
  360. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  361. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  362. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  363. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  364. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  365. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  366. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  367. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  368. if (rdev->gart.table.vram.robj) {
  369. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  370. if (likely(r == 0)) {
  371. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  372. radeon_bo_unpin(rdev->gart.table.vram.robj);
  373. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  374. }
  375. }
  376. }
  377. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  378. {
  379. evergreen_pcie_gart_disable(rdev);
  380. radeon_gart_table_vram_free(rdev);
  381. radeon_gart_fini(rdev);
  382. }
  383. void evergreen_agp_enable(struct radeon_device *rdev)
  384. {
  385. u32 tmp;
  386. /* Setup L2 cache */
  387. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  388. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  389. EFFECTIVE_L2_QUEUE_SIZE(7));
  390. WREG32(VM_L2_CNTL2, 0);
  391. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  392. /* Setup TLB control */
  393. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  394. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  395. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  396. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  397. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  398. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  399. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  400. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  401. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  402. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  403. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  404. WREG32(VM_CONTEXT0_CNTL, 0);
  405. WREG32(VM_CONTEXT1_CNTL, 0);
  406. }
  407. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  408. {
  409. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  410. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  411. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  412. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  413. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  414. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  415. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  416. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  417. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  418. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  419. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  420. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  421. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  422. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  423. /* Stop all video */
  424. WREG32(VGA_RENDER_CONTROL, 0);
  425. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  426. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  427. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  428. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  429. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  430. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  431. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  432. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  433. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  434. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  435. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  436. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  437. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  438. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  439. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  440. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  441. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  442. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  443. WREG32(D1VGA_CONTROL, 0);
  444. WREG32(D2VGA_CONTROL, 0);
  445. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  446. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  447. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  448. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  449. }
  450. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  451. {
  452. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  453. upper_32_bits(rdev->mc.vram_start));
  454. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  455. upper_32_bits(rdev->mc.vram_start));
  456. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  457. (u32)rdev->mc.vram_start);
  458. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  459. (u32)rdev->mc.vram_start);
  460. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  461. upper_32_bits(rdev->mc.vram_start));
  462. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  463. upper_32_bits(rdev->mc.vram_start));
  464. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  465. (u32)rdev->mc.vram_start);
  466. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  467. (u32)rdev->mc.vram_start);
  468. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  469. upper_32_bits(rdev->mc.vram_start));
  470. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  471. upper_32_bits(rdev->mc.vram_start));
  472. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  473. (u32)rdev->mc.vram_start);
  474. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  475. (u32)rdev->mc.vram_start);
  476. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  477. upper_32_bits(rdev->mc.vram_start));
  478. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  479. upper_32_bits(rdev->mc.vram_start));
  480. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  481. (u32)rdev->mc.vram_start);
  482. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  483. (u32)rdev->mc.vram_start);
  484. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  485. upper_32_bits(rdev->mc.vram_start));
  486. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  487. upper_32_bits(rdev->mc.vram_start));
  488. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  489. (u32)rdev->mc.vram_start);
  490. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  491. (u32)rdev->mc.vram_start);
  492. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  493. upper_32_bits(rdev->mc.vram_start));
  494. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  495. upper_32_bits(rdev->mc.vram_start));
  496. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  497. (u32)rdev->mc.vram_start);
  498. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  499. (u32)rdev->mc.vram_start);
  500. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  501. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  502. /* Unlock host access */
  503. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  504. mdelay(1);
  505. /* Restore video state */
  506. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  507. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  508. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  509. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  510. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  511. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  512. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  513. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  514. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  515. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  516. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  517. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  518. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  519. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  520. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  521. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  522. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  523. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  524. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  525. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  526. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  527. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  528. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  529. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  530. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  531. }
  532. static void evergreen_mc_program(struct radeon_device *rdev)
  533. {
  534. struct evergreen_mc_save save;
  535. u32 tmp;
  536. int i, j;
  537. /* Initialize HDP */
  538. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  539. WREG32((0x2c14 + j), 0x00000000);
  540. WREG32((0x2c18 + j), 0x00000000);
  541. WREG32((0x2c1c + j), 0x00000000);
  542. WREG32((0x2c20 + j), 0x00000000);
  543. WREG32((0x2c24 + j), 0x00000000);
  544. }
  545. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  546. evergreen_mc_stop(rdev, &save);
  547. if (evergreen_mc_wait_for_idle(rdev)) {
  548. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  549. }
  550. /* Lockout access through VGA aperture*/
  551. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  552. /* Update configuration */
  553. if (rdev->flags & RADEON_IS_AGP) {
  554. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  555. /* VRAM before AGP */
  556. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  557. rdev->mc.vram_start >> 12);
  558. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  559. rdev->mc.gtt_end >> 12);
  560. } else {
  561. /* VRAM after AGP */
  562. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  563. rdev->mc.gtt_start >> 12);
  564. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  565. rdev->mc.vram_end >> 12);
  566. }
  567. } else {
  568. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  569. rdev->mc.vram_start >> 12);
  570. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  571. rdev->mc.vram_end >> 12);
  572. }
  573. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  574. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  575. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  576. WREG32(MC_VM_FB_LOCATION, tmp);
  577. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  578. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  579. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  580. if (rdev->flags & RADEON_IS_AGP) {
  581. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  582. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  583. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  584. } else {
  585. WREG32(MC_VM_AGP_BASE, 0);
  586. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  587. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  588. }
  589. if (evergreen_mc_wait_for_idle(rdev)) {
  590. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  591. }
  592. evergreen_mc_resume(rdev, &save);
  593. /* we need to own VRAM, so turn off the VGA renderer here
  594. * to stop it overwriting our objects */
  595. rv515_vga_render_disable(rdev);
  596. }
  597. /*
  598. * CP.
  599. */
  600. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  601. {
  602. const __be32 *fw_data;
  603. int i;
  604. if (!rdev->me_fw || !rdev->pfp_fw)
  605. return -EINVAL;
  606. r700_cp_stop(rdev);
  607. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  608. fw_data = (const __be32 *)rdev->pfp_fw->data;
  609. WREG32(CP_PFP_UCODE_ADDR, 0);
  610. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  611. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  612. WREG32(CP_PFP_UCODE_ADDR, 0);
  613. fw_data = (const __be32 *)rdev->me_fw->data;
  614. WREG32(CP_ME_RAM_WADDR, 0);
  615. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  616. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  617. WREG32(CP_PFP_UCODE_ADDR, 0);
  618. WREG32(CP_ME_RAM_WADDR, 0);
  619. WREG32(CP_ME_RAM_RADDR, 0);
  620. return 0;
  621. }
  622. static int evergreen_cp_start(struct radeon_device *rdev)
  623. {
  624. int r;
  625. uint32_t cp_me;
  626. r = radeon_ring_lock(rdev, 7);
  627. if (r) {
  628. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  629. return r;
  630. }
  631. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  632. radeon_ring_write(rdev, 0x1);
  633. radeon_ring_write(rdev, 0x0);
  634. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  635. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  636. radeon_ring_write(rdev, 0);
  637. radeon_ring_write(rdev, 0);
  638. radeon_ring_unlock_commit(rdev);
  639. cp_me = 0xff;
  640. WREG32(CP_ME_CNTL, cp_me);
  641. r = radeon_ring_lock(rdev, 4);
  642. if (r) {
  643. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  644. return r;
  645. }
  646. /* init some VGT regs */
  647. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  648. radeon_ring_write(rdev, (VGT_VERTEX_REUSE_BLOCK_CNTL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  649. radeon_ring_write(rdev, 0xe);
  650. radeon_ring_write(rdev, 0x10);
  651. radeon_ring_unlock_commit(rdev);
  652. return 0;
  653. }
  654. int evergreen_cp_resume(struct radeon_device *rdev)
  655. {
  656. u32 tmp;
  657. u32 rb_bufsz;
  658. int r;
  659. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  660. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  661. SOFT_RESET_PA |
  662. SOFT_RESET_SH |
  663. SOFT_RESET_VGT |
  664. SOFT_RESET_SX));
  665. RREG32(GRBM_SOFT_RESET);
  666. mdelay(15);
  667. WREG32(GRBM_SOFT_RESET, 0);
  668. RREG32(GRBM_SOFT_RESET);
  669. /* Set ring buffer size */
  670. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  671. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  672. #ifdef __BIG_ENDIAN
  673. tmp |= BUF_SWAP_32BIT;
  674. #endif
  675. WREG32(CP_RB_CNTL, tmp);
  676. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  677. /* Set the write pointer delay */
  678. WREG32(CP_RB_WPTR_DELAY, 0);
  679. /* Initialize the ring buffer's read and write pointers */
  680. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  681. WREG32(CP_RB_RPTR_WR, 0);
  682. WREG32(CP_RB_WPTR, 0);
  683. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  684. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  685. mdelay(1);
  686. WREG32(CP_RB_CNTL, tmp);
  687. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  688. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  689. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  690. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  691. evergreen_cp_start(rdev);
  692. rdev->cp.ready = true;
  693. r = radeon_ring_test(rdev);
  694. if (r) {
  695. rdev->cp.ready = false;
  696. return r;
  697. }
  698. return 0;
  699. }
  700. /*
  701. * Core functions
  702. */
  703. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  704. u32 num_tile_pipes,
  705. u32 num_backends,
  706. u32 backend_disable_mask)
  707. {
  708. u32 backend_map = 0;
  709. u32 enabled_backends_mask = 0;
  710. u32 enabled_backends_count = 0;
  711. u32 cur_pipe;
  712. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  713. u32 cur_backend = 0;
  714. u32 i;
  715. bool force_no_swizzle;
  716. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  717. num_tile_pipes = EVERGREEN_MAX_PIPES;
  718. if (num_tile_pipes < 1)
  719. num_tile_pipes = 1;
  720. if (num_backends > EVERGREEN_MAX_BACKENDS)
  721. num_backends = EVERGREEN_MAX_BACKENDS;
  722. if (num_backends < 1)
  723. num_backends = 1;
  724. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  725. if (((backend_disable_mask >> i) & 1) == 0) {
  726. enabled_backends_mask |= (1 << i);
  727. ++enabled_backends_count;
  728. }
  729. if (enabled_backends_count == num_backends)
  730. break;
  731. }
  732. if (enabled_backends_count == 0) {
  733. enabled_backends_mask = 1;
  734. enabled_backends_count = 1;
  735. }
  736. if (enabled_backends_count != num_backends)
  737. num_backends = enabled_backends_count;
  738. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  739. switch (rdev->family) {
  740. case CHIP_CEDAR:
  741. case CHIP_REDWOOD:
  742. force_no_swizzle = false;
  743. break;
  744. case CHIP_CYPRESS:
  745. case CHIP_HEMLOCK:
  746. case CHIP_JUNIPER:
  747. default:
  748. force_no_swizzle = true;
  749. break;
  750. }
  751. if (force_no_swizzle) {
  752. bool last_backend_enabled = false;
  753. force_no_swizzle = false;
  754. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  755. if (((enabled_backends_mask >> i) & 1) == 1) {
  756. if (last_backend_enabled)
  757. force_no_swizzle = true;
  758. last_backend_enabled = true;
  759. } else
  760. last_backend_enabled = false;
  761. }
  762. }
  763. switch (num_tile_pipes) {
  764. case 1:
  765. case 3:
  766. case 5:
  767. case 7:
  768. DRM_ERROR("odd number of pipes!\n");
  769. break;
  770. case 2:
  771. swizzle_pipe[0] = 0;
  772. swizzle_pipe[1] = 1;
  773. break;
  774. case 4:
  775. if (force_no_swizzle) {
  776. swizzle_pipe[0] = 0;
  777. swizzle_pipe[1] = 1;
  778. swizzle_pipe[2] = 2;
  779. swizzle_pipe[3] = 3;
  780. } else {
  781. swizzle_pipe[0] = 0;
  782. swizzle_pipe[1] = 2;
  783. swizzle_pipe[2] = 1;
  784. swizzle_pipe[3] = 3;
  785. }
  786. break;
  787. case 6:
  788. if (force_no_swizzle) {
  789. swizzle_pipe[0] = 0;
  790. swizzle_pipe[1] = 1;
  791. swizzle_pipe[2] = 2;
  792. swizzle_pipe[3] = 3;
  793. swizzle_pipe[4] = 4;
  794. swizzle_pipe[5] = 5;
  795. } else {
  796. swizzle_pipe[0] = 0;
  797. swizzle_pipe[1] = 2;
  798. swizzle_pipe[2] = 4;
  799. swizzle_pipe[3] = 1;
  800. swizzle_pipe[4] = 3;
  801. swizzle_pipe[5] = 5;
  802. }
  803. break;
  804. case 8:
  805. if (force_no_swizzle) {
  806. swizzle_pipe[0] = 0;
  807. swizzle_pipe[1] = 1;
  808. swizzle_pipe[2] = 2;
  809. swizzle_pipe[3] = 3;
  810. swizzle_pipe[4] = 4;
  811. swizzle_pipe[5] = 5;
  812. swizzle_pipe[6] = 6;
  813. swizzle_pipe[7] = 7;
  814. } else {
  815. swizzle_pipe[0] = 0;
  816. swizzle_pipe[1] = 2;
  817. swizzle_pipe[2] = 4;
  818. swizzle_pipe[3] = 6;
  819. swizzle_pipe[4] = 1;
  820. swizzle_pipe[5] = 3;
  821. swizzle_pipe[6] = 5;
  822. swizzle_pipe[7] = 7;
  823. }
  824. break;
  825. }
  826. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  827. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  828. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  829. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  830. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  831. }
  832. return backend_map;
  833. }
  834. static void evergreen_gpu_init(struct radeon_device *rdev)
  835. {
  836. u32 cc_rb_backend_disable = 0;
  837. u32 cc_gc_shader_pipe_config;
  838. u32 gb_addr_config = 0;
  839. u32 mc_shared_chmap, mc_arb_ramcfg;
  840. u32 gb_backend_map;
  841. u32 grbm_gfx_index;
  842. u32 sx_debug_1;
  843. u32 smx_dc_ctl0;
  844. u32 sq_config;
  845. u32 sq_lds_resource_mgmt;
  846. u32 sq_gpr_resource_mgmt_1;
  847. u32 sq_gpr_resource_mgmt_2;
  848. u32 sq_gpr_resource_mgmt_3;
  849. u32 sq_thread_resource_mgmt;
  850. u32 sq_thread_resource_mgmt_2;
  851. u32 sq_stack_resource_mgmt_1;
  852. u32 sq_stack_resource_mgmt_2;
  853. u32 sq_stack_resource_mgmt_3;
  854. u32 vgt_cache_invalidation;
  855. u32 hdp_host_path_cntl;
  856. int i, j, num_shader_engines, ps_thread_count;
  857. switch (rdev->family) {
  858. case CHIP_CYPRESS:
  859. case CHIP_HEMLOCK:
  860. rdev->config.evergreen.num_ses = 2;
  861. rdev->config.evergreen.max_pipes = 4;
  862. rdev->config.evergreen.max_tile_pipes = 8;
  863. rdev->config.evergreen.max_simds = 10;
  864. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  865. rdev->config.evergreen.max_gprs = 256;
  866. rdev->config.evergreen.max_threads = 248;
  867. rdev->config.evergreen.max_gs_threads = 32;
  868. rdev->config.evergreen.max_stack_entries = 512;
  869. rdev->config.evergreen.sx_num_of_sets = 4;
  870. rdev->config.evergreen.sx_max_export_size = 256;
  871. rdev->config.evergreen.sx_max_export_pos_size = 64;
  872. rdev->config.evergreen.sx_max_export_smx_size = 192;
  873. rdev->config.evergreen.max_hw_contexts = 8;
  874. rdev->config.evergreen.sq_num_cf_insts = 2;
  875. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  876. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  877. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  878. break;
  879. case CHIP_JUNIPER:
  880. rdev->config.evergreen.num_ses = 1;
  881. rdev->config.evergreen.max_pipes = 4;
  882. rdev->config.evergreen.max_tile_pipes = 4;
  883. rdev->config.evergreen.max_simds = 10;
  884. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  885. rdev->config.evergreen.max_gprs = 256;
  886. rdev->config.evergreen.max_threads = 248;
  887. rdev->config.evergreen.max_gs_threads = 32;
  888. rdev->config.evergreen.max_stack_entries = 512;
  889. rdev->config.evergreen.sx_num_of_sets = 4;
  890. rdev->config.evergreen.sx_max_export_size = 256;
  891. rdev->config.evergreen.sx_max_export_pos_size = 64;
  892. rdev->config.evergreen.sx_max_export_smx_size = 192;
  893. rdev->config.evergreen.max_hw_contexts = 8;
  894. rdev->config.evergreen.sq_num_cf_insts = 2;
  895. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  896. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  897. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  898. break;
  899. case CHIP_REDWOOD:
  900. rdev->config.evergreen.num_ses = 1;
  901. rdev->config.evergreen.max_pipes = 4;
  902. rdev->config.evergreen.max_tile_pipes = 4;
  903. rdev->config.evergreen.max_simds = 5;
  904. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  905. rdev->config.evergreen.max_gprs = 256;
  906. rdev->config.evergreen.max_threads = 248;
  907. rdev->config.evergreen.max_gs_threads = 32;
  908. rdev->config.evergreen.max_stack_entries = 256;
  909. rdev->config.evergreen.sx_num_of_sets = 4;
  910. rdev->config.evergreen.sx_max_export_size = 256;
  911. rdev->config.evergreen.sx_max_export_pos_size = 64;
  912. rdev->config.evergreen.sx_max_export_smx_size = 192;
  913. rdev->config.evergreen.max_hw_contexts = 8;
  914. rdev->config.evergreen.sq_num_cf_insts = 2;
  915. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  916. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  917. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  918. break;
  919. case CHIP_CEDAR:
  920. default:
  921. rdev->config.evergreen.num_ses = 1;
  922. rdev->config.evergreen.max_pipes = 2;
  923. rdev->config.evergreen.max_tile_pipes = 2;
  924. rdev->config.evergreen.max_simds = 2;
  925. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  926. rdev->config.evergreen.max_gprs = 256;
  927. rdev->config.evergreen.max_threads = 192;
  928. rdev->config.evergreen.max_gs_threads = 16;
  929. rdev->config.evergreen.max_stack_entries = 256;
  930. rdev->config.evergreen.sx_num_of_sets = 4;
  931. rdev->config.evergreen.sx_max_export_size = 128;
  932. rdev->config.evergreen.sx_max_export_pos_size = 32;
  933. rdev->config.evergreen.sx_max_export_smx_size = 96;
  934. rdev->config.evergreen.max_hw_contexts = 4;
  935. rdev->config.evergreen.sq_num_cf_insts = 1;
  936. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  937. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  938. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  939. break;
  940. }
  941. /* Initialize HDP */
  942. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  943. WREG32((0x2c14 + j), 0x00000000);
  944. WREG32((0x2c18 + j), 0x00000000);
  945. WREG32((0x2c1c + j), 0x00000000);
  946. WREG32((0x2c20 + j), 0x00000000);
  947. WREG32((0x2c24 + j), 0x00000000);
  948. }
  949. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  950. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  951. cc_gc_shader_pipe_config |=
  952. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  953. & EVERGREEN_MAX_PIPES_MASK);
  954. cc_gc_shader_pipe_config |=
  955. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  956. & EVERGREEN_MAX_SIMDS_MASK);
  957. cc_rb_backend_disable =
  958. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  959. & EVERGREEN_MAX_BACKENDS_MASK);
  960. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  961. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  962. switch (rdev->config.evergreen.max_tile_pipes) {
  963. case 1:
  964. default:
  965. gb_addr_config |= NUM_PIPES(0);
  966. break;
  967. case 2:
  968. gb_addr_config |= NUM_PIPES(1);
  969. break;
  970. case 4:
  971. gb_addr_config |= NUM_PIPES(2);
  972. break;
  973. case 8:
  974. gb_addr_config |= NUM_PIPES(3);
  975. break;
  976. }
  977. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  978. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  979. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  980. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  981. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  982. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  983. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  984. gb_addr_config |= ROW_SIZE(2);
  985. else
  986. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  987. if (rdev->ddev->pdev->device == 0x689e) {
  988. u32 efuse_straps_4;
  989. u32 efuse_straps_3;
  990. u8 efuse_box_bit_131_124;
  991. WREG32(RCU_IND_INDEX, 0x204);
  992. efuse_straps_4 = RREG32(RCU_IND_DATA);
  993. WREG32(RCU_IND_INDEX, 0x203);
  994. efuse_straps_3 = RREG32(RCU_IND_DATA);
  995. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  996. switch(efuse_box_bit_131_124) {
  997. case 0x00:
  998. gb_backend_map = 0x76543210;
  999. break;
  1000. case 0x55:
  1001. gb_backend_map = 0x77553311;
  1002. break;
  1003. case 0x56:
  1004. gb_backend_map = 0x77553300;
  1005. break;
  1006. case 0x59:
  1007. gb_backend_map = 0x77552211;
  1008. break;
  1009. case 0x66:
  1010. gb_backend_map = 0x77443300;
  1011. break;
  1012. case 0x99:
  1013. gb_backend_map = 0x66552211;
  1014. break;
  1015. case 0x5a:
  1016. gb_backend_map = 0x77552200;
  1017. break;
  1018. case 0xaa:
  1019. gb_backend_map = 0x66442200;
  1020. break;
  1021. case 0x95:
  1022. gb_backend_map = 0x66553311;
  1023. break;
  1024. default:
  1025. DRM_ERROR("bad backend map, using default\n");
  1026. gb_backend_map =
  1027. evergreen_get_tile_pipe_to_backend_map(rdev,
  1028. rdev->config.evergreen.max_tile_pipes,
  1029. rdev->config.evergreen.max_backends,
  1030. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1031. rdev->config.evergreen.max_backends) &
  1032. EVERGREEN_MAX_BACKENDS_MASK));
  1033. break;
  1034. }
  1035. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1036. u32 efuse_straps_3;
  1037. u8 efuse_box_bit_127_124;
  1038. WREG32(RCU_IND_INDEX, 0x203);
  1039. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1040. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  1041. switch(efuse_box_bit_127_124) {
  1042. case 0x0:
  1043. gb_backend_map = 0x00003210;
  1044. break;
  1045. case 0x5:
  1046. case 0x6:
  1047. case 0x9:
  1048. case 0xa:
  1049. gb_backend_map = 0x00003311;
  1050. break;
  1051. default:
  1052. DRM_ERROR("bad backend map, using default\n");
  1053. gb_backend_map =
  1054. evergreen_get_tile_pipe_to_backend_map(rdev,
  1055. rdev->config.evergreen.max_tile_pipes,
  1056. rdev->config.evergreen.max_backends,
  1057. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1058. rdev->config.evergreen.max_backends) &
  1059. EVERGREEN_MAX_BACKENDS_MASK));
  1060. break;
  1061. }
  1062. } else
  1063. gb_backend_map =
  1064. evergreen_get_tile_pipe_to_backend_map(rdev,
  1065. rdev->config.evergreen.max_tile_pipes,
  1066. rdev->config.evergreen.max_backends,
  1067. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1068. rdev->config.evergreen.max_backends) &
  1069. EVERGREEN_MAX_BACKENDS_MASK));
  1070. rdev->config.evergreen.tile_config = gb_addr_config;
  1071. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1072. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1073. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1074. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1075. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1076. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1077. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1078. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1079. u32 sp = cc_gc_shader_pipe_config;
  1080. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1081. if (i == num_shader_engines) {
  1082. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1083. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1084. }
  1085. WREG32(GRBM_GFX_INDEX, gfx);
  1086. WREG32(RLC_GFX_INDEX, gfx);
  1087. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1088. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1089. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1090. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1091. }
  1092. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1093. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1094. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1095. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1096. WREG32(CGTS_TCC_DISABLE, 0);
  1097. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1098. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1099. /* set HW defaults for 3D engine */
  1100. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1101. ROQ_IB2_START(0x2b)));
  1102. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1103. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1104. SYNC_GRADIENT |
  1105. SYNC_WALKER |
  1106. SYNC_ALIGNER));
  1107. sx_debug_1 = RREG32(SX_DEBUG_1);
  1108. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1109. WREG32(SX_DEBUG_1, sx_debug_1);
  1110. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1111. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1112. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1113. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1114. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1115. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1116. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1117. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1118. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1119. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1120. WREG32(VGT_NUM_INSTANCES, 1);
  1121. WREG32(SPI_CONFIG_CNTL, 0);
  1122. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1123. WREG32(CP_PERFMON_CNTL, 0);
  1124. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1125. FETCH_FIFO_HIWATER(0x4) |
  1126. DONE_FIFO_HIWATER(0xe0) |
  1127. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1128. sq_config = RREG32(SQ_CONFIG);
  1129. sq_config &= ~(PS_PRIO(3) |
  1130. VS_PRIO(3) |
  1131. GS_PRIO(3) |
  1132. ES_PRIO(3));
  1133. sq_config |= (VC_ENABLE |
  1134. EXPORT_SRC_C |
  1135. PS_PRIO(0) |
  1136. VS_PRIO(1) |
  1137. GS_PRIO(2) |
  1138. ES_PRIO(3));
  1139. if (rdev->family == CHIP_CEDAR)
  1140. /* no vertex cache */
  1141. sq_config &= ~VC_ENABLE;
  1142. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1143. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1144. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1145. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1146. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1147. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1148. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1149. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1150. if (rdev->family == CHIP_CEDAR)
  1151. ps_thread_count = 96;
  1152. else
  1153. ps_thread_count = 128;
  1154. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1155. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1156. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1157. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1158. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1159. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1160. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1161. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1162. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1163. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1164. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1165. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1166. WREG32(SQ_CONFIG, sq_config);
  1167. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1168. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1169. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1170. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1171. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1172. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1173. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1174. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1175. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1176. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1177. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1178. FORCE_EOV_MAX_REZ_CNT(255)));
  1179. if (rdev->family == CHIP_CEDAR)
  1180. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1181. else
  1182. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1183. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1184. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1185. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1186. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1187. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1188. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1189. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1190. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1191. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1192. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1193. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1194. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1195. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1196. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1197. /* clear render buffer base addresses */
  1198. WREG32(CB_COLOR0_BASE, 0);
  1199. WREG32(CB_COLOR1_BASE, 0);
  1200. WREG32(CB_COLOR2_BASE, 0);
  1201. WREG32(CB_COLOR3_BASE, 0);
  1202. WREG32(CB_COLOR4_BASE, 0);
  1203. WREG32(CB_COLOR5_BASE, 0);
  1204. WREG32(CB_COLOR6_BASE, 0);
  1205. WREG32(CB_COLOR7_BASE, 0);
  1206. WREG32(CB_COLOR8_BASE, 0);
  1207. WREG32(CB_COLOR9_BASE, 0);
  1208. WREG32(CB_COLOR10_BASE, 0);
  1209. WREG32(CB_COLOR11_BASE, 0);
  1210. /* set the shader const cache sizes to 0 */
  1211. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1212. WREG32(i, 0);
  1213. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1214. WREG32(i, 0);
  1215. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1216. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1217. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1218. udelay(50);
  1219. }
  1220. int evergreen_mc_init(struct radeon_device *rdev)
  1221. {
  1222. u32 tmp;
  1223. int chansize, numchan;
  1224. /* Get VRAM informations */
  1225. rdev->mc.vram_is_ddr = true;
  1226. tmp = RREG32(MC_ARB_RAMCFG);
  1227. if (tmp & CHANSIZE_OVERRIDE) {
  1228. chansize = 16;
  1229. } else if (tmp & CHANSIZE_MASK) {
  1230. chansize = 64;
  1231. } else {
  1232. chansize = 32;
  1233. }
  1234. tmp = RREG32(MC_SHARED_CHMAP);
  1235. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1236. case 0:
  1237. default:
  1238. numchan = 1;
  1239. break;
  1240. case 1:
  1241. numchan = 2;
  1242. break;
  1243. case 2:
  1244. numchan = 4;
  1245. break;
  1246. case 3:
  1247. numchan = 8;
  1248. break;
  1249. }
  1250. rdev->mc.vram_width = numchan * chansize;
  1251. /* Could aper size report 0 ? */
  1252. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1253. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1254. /* Setup GPU memory space */
  1255. /* size in MB on evergreen */
  1256. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1257. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1258. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1259. r600_vram_gtt_location(rdev, &rdev->mc);
  1260. radeon_update_bandwidth_info(rdev);
  1261. return 0;
  1262. }
  1263. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1264. {
  1265. /* FIXME: implement for evergreen */
  1266. return false;
  1267. }
  1268. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1269. {
  1270. struct evergreen_mc_save save;
  1271. u32 srbm_reset = 0;
  1272. u32 grbm_reset = 0;
  1273. dev_info(rdev->dev, "GPU softreset \n");
  1274. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1275. RREG32(GRBM_STATUS));
  1276. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1277. RREG32(GRBM_STATUS_SE0));
  1278. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1279. RREG32(GRBM_STATUS_SE1));
  1280. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1281. RREG32(SRBM_STATUS));
  1282. evergreen_mc_stop(rdev, &save);
  1283. if (evergreen_mc_wait_for_idle(rdev)) {
  1284. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1285. }
  1286. /* Disable CP parsing/prefetching */
  1287. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1288. /* reset all the gfx blocks */
  1289. grbm_reset = (SOFT_RESET_CP |
  1290. SOFT_RESET_CB |
  1291. SOFT_RESET_DB |
  1292. SOFT_RESET_PA |
  1293. SOFT_RESET_SC |
  1294. SOFT_RESET_SPI |
  1295. SOFT_RESET_SH |
  1296. SOFT_RESET_SX |
  1297. SOFT_RESET_TC |
  1298. SOFT_RESET_TA |
  1299. SOFT_RESET_VC |
  1300. SOFT_RESET_VGT);
  1301. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1302. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1303. (void)RREG32(GRBM_SOFT_RESET);
  1304. udelay(50);
  1305. WREG32(GRBM_SOFT_RESET, 0);
  1306. (void)RREG32(GRBM_SOFT_RESET);
  1307. /* reset all the system blocks */
  1308. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1309. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1310. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1311. (void)RREG32(SRBM_SOFT_RESET);
  1312. udelay(50);
  1313. WREG32(SRBM_SOFT_RESET, 0);
  1314. (void)RREG32(SRBM_SOFT_RESET);
  1315. /* Wait a little for things to settle down */
  1316. udelay(50);
  1317. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1318. RREG32(GRBM_STATUS));
  1319. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1320. RREG32(GRBM_STATUS_SE0));
  1321. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1322. RREG32(GRBM_STATUS_SE1));
  1323. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1324. RREG32(SRBM_STATUS));
  1325. /* After reset we need to reinit the asic as GPU often endup in an
  1326. * incoherent state.
  1327. */
  1328. atom_asic_init(rdev->mode_info.atom_context);
  1329. evergreen_mc_resume(rdev, &save);
  1330. return 0;
  1331. }
  1332. int evergreen_asic_reset(struct radeon_device *rdev)
  1333. {
  1334. return evergreen_gpu_soft_reset(rdev);
  1335. }
  1336. /* Interrupts */
  1337. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1338. {
  1339. switch (crtc) {
  1340. case 0:
  1341. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1342. case 1:
  1343. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1344. case 2:
  1345. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1346. case 3:
  1347. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1348. case 4:
  1349. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1350. case 5:
  1351. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1352. default:
  1353. return 0;
  1354. }
  1355. }
  1356. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1357. {
  1358. u32 tmp;
  1359. WREG32(CP_INT_CNTL, 0);
  1360. WREG32(GRBM_INT_CNTL, 0);
  1361. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1362. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1363. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1364. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1365. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1366. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1367. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1368. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1369. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1370. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1371. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1372. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1373. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1374. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1375. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1376. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1377. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1378. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1379. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1380. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1381. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1382. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1383. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1384. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1385. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1386. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1387. }
  1388. int evergreen_irq_set(struct radeon_device *rdev)
  1389. {
  1390. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1391. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1392. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1393. u32 grbm_int_cntl = 0;
  1394. if (!rdev->irq.installed) {
  1395. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1396. return -EINVAL;
  1397. }
  1398. /* don't enable anything if the ih is disabled */
  1399. if (!rdev->ih.enabled) {
  1400. r600_disable_interrupts(rdev);
  1401. /* force the active interrupt state to all disabled */
  1402. evergreen_disable_interrupt_state(rdev);
  1403. return 0;
  1404. }
  1405. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1406. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1407. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1408. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1409. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1410. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1411. if (rdev->irq.sw_int) {
  1412. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1413. cp_int_cntl |= RB_INT_ENABLE;
  1414. }
  1415. if (rdev->irq.crtc_vblank_int[0]) {
  1416. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1417. crtc1 |= VBLANK_INT_MASK;
  1418. }
  1419. if (rdev->irq.crtc_vblank_int[1]) {
  1420. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1421. crtc2 |= VBLANK_INT_MASK;
  1422. }
  1423. if (rdev->irq.crtc_vblank_int[2]) {
  1424. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1425. crtc3 |= VBLANK_INT_MASK;
  1426. }
  1427. if (rdev->irq.crtc_vblank_int[3]) {
  1428. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1429. crtc4 |= VBLANK_INT_MASK;
  1430. }
  1431. if (rdev->irq.crtc_vblank_int[4]) {
  1432. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1433. crtc5 |= VBLANK_INT_MASK;
  1434. }
  1435. if (rdev->irq.crtc_vblank_int[5]) {
  1436. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1437. crtc6 |= VBLANK_INT_MASK;
  1438. }
  1439. if (rdev->irq.hpd[0]) {
  1440. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1441. hpd1 |= DC_HPDx_INT_EN;
  1442. }
  1443. if (rdev->irq.hpd[1]) {
  1444. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1445. hpd2 |= DC_HPDx_INT_EN;
  1446. }
  1447. if (rdev->irq.hpd[2]) {
  1448. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1449. hpd3 |= DC_HPDx_INT_EN;
  1450. }
  1451. if (rdev->irq.hpd[3]) {
  1452. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1453. hpd4 |= DC_HPDx_INT_EN;
  1454. }
  1455. if (rdev->irq.hpd[4]) {
  1456. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1457. hpd5 |= DC_HPDx_INT_EN;
  1458. }
  1459. if (rdev->irq.hpd[5]) {
  1460. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1461. hpd6 |= DC_HPDx_INT_EN;
  1462. }
  1463. if (rdev->irq.gui_idle) {
  1464. DRM_DEBUG("gui idle\n");
  1465. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1466. }
  1467. WREG32(CP_INT_CNTL, cp_int_cntl);
  1468. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1469. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1470. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1471. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1472. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1473. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1474. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1475. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1476. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1477. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1478. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1479. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1480. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1481. return 0;
  1482. }
  1483. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1484. u32 *disp_int,
  1485. u32 *disp_int_cont,
  1486. u32 *disp_int_cont2,
  1487. u32 *disp_int_cont3,
  1488. u32 *disp_int_cont4,
  1489. u32 *disp_int_cont5)
  1490. {
  1491. u32 tmp;
  1492. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1493. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1494. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1495. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1496. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1497. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1498. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1499. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1500. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1501. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1502. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1503. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1504. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1505. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1506. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1507. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1508. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1509. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1510. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1511. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1512. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1513. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1514. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1515. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1516. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1517. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1518. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1519. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1520. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1521. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1522. if (*disp_int & DC_HPD1_INTERRUPT) {
  1523. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1524. tmp |= DC_HPDx_INT_ACK;
  1525. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1526. }
  1527. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1528. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1529. tmp |= DC_HPDx_INT_ACK;
  1530. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1531. }
  1532. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1533. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1534. tmp |= DC_HPDx_INT_ACK;
  1535. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1536. }
  1537. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1538. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1539. tmp |= DC_HPDx_INT_ACK;
  1540. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1541. }
  1542. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1543. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1544. tmp |= DC_HPDx_INT_ACK;
  1545. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1546. }
  1547. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1548. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1549. tmp |= DC_HPDx_INT_ACK;
  1550. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1551. }
  1552. }
  1553. void evergreen_irq_disable(struct radeon_device *rdev)
  1554. {
  1555. u32 disp_int, disp_int_cont, disp_int_cont2;
  1556. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1557. r600_disable_interrupts(rdev);
  1558. /* Wait and acknowledge irq */
  1559. mdelay(1);
  1560. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1561. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1562. evergreen_disable_interrupt_state(rdev);
  1563. }
  1564. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1565. {
  1566. evergreen_irq_disable(rdev);
  1567. r600_rlc_stop(rdev);
  1568. }
  1569. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1570. {
  1571. u32 wptr, tmp;
  1572. /* XXX use writeback */
  1573. wptr = RREG32(IH_RB_WPTR);
  1574. if (wptr & RB_OVERFLOW) {
  1575. /* When a ring buffer overflow happen start parsing interrupt
  1576. * from the last not overwritten vector (wptr + 16). Hopefully
  1577. * this should allow us to catchup.
  1578. */
  1579. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1580. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1581. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1582. tmp = RREG32(IH_RB_CNTL);
  1583. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1584. WREG32(IH_RB_CNTL, tmp);
  1585. }
  1586. return (wptr & rdev->ih.ptr_mask);
  1587. }
  1588. int evergreen_irq_process(struct radeon_device *rdev)
  1589. {
  1590. u32 wptr = evergreen_get_ih_wptr(rdev);
  1591. u32 rptr = rdev->ih.rptr;
  1592. u32 src_id, src_data;
  1593. u32 ring_index;
  1594. u32 disp_int, disp_int_cont, disp_int_cont2;
  1595. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1596. unsigned long flags;
  1597. bool queue_hotplug = false;
  1598. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1599. if (!rdev->ih.enabled)
  1600. return IRQ_NONE;
  1601. spin_lock_irqsave(&rdev->ih.lock, flags);
  1602. if (rptr == wptr) {
  1603. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1604. return IRQ_NONE;
  1605. }
  1606. if (rdev->shutdown) {
  1607. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1608. return IRQ_NONE;
  1609. }
  1610. restart_ih:
  1611. /* display interrupts */
  1612. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1613. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1614. rdev->ih.wptr = wptr;
  1615. while (rptr != wptr) {
  1616. /* wptr/rptr are in bytes! */
  1617. ring_index = rptr / 4;
  1618. src_id = rdev->ih.ring[ring_index] & 0xff;
  1619. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1620. switch (src_id) {
  1621. case 1: /* D1 vblank/vline */
  1622. switch (src_data) {
  1623. case 0: /* D1 vblank */
  1624. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1625. drm_handle_vblank(rdev->ddev, 0);
  1626. wake_up(&rdev->irq.vblank_queue);
  1627. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1628. DRM_DEBUG("IH: D1 vblank\n");
  1629. }
  1630. break;
  1631. case 1: /* D1 vline */
  1632. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1633. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1634. DRM_DEBUG("IH: D1 vline\n");
  1635. }
  1636. break;
  1637. default:
  1638. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1639. break;
  1640. }
  1641. break;
  1642. case 2: /* D2 vblank/vline */
  1643. switch (src_data) {
  1644. case 0: /* D2 vblank */
  1645. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1646. drm_handle_vblank(rdev->ddev, 1);
  1647. wake_up(&rdev->irq.vblank_queue);
  1648. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1649. DRM_DEBUG("IH: D2 vblank\n");
  1650. }
  1651. break;
  1652. case 1: /* D2 vline */
  1653. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1654. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1655. DRM_DEBUG("IH: D2 vline\n");
  1656. }
  1657. break;
  1658. default:
  1659. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1660. break;
  1661. }
  1662. break;
  1663. case 3: /* D3 vblank/vline */
  1664. switch (src_data) {
  1665. case 0: /* D3 vblank */
  1666. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1667. drm_handle_vblank(rdev->ddev, 2);
  1668. wake_up(&rdev->irq.vblank_queue);
  1669. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1670. DRM_DEBUG("IH: D3 vblank\n");
  1671. }
  1672. break;
  1673. case 1: /* D3 vline */
  1674. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1675. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1676. DRM_DEBUG("IH: D3 vline\n");
  1677. }
  1678. break;
  1679. default:
  1680. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1681. break;
  1682. }
  1683. break;
  1684. case 4: /* D4 vblank/vline */
  1685. switch (src_data) {
  1686. case 0: /* D4 vblank */
  1687. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1688. drm_handle_vblank(rdev->ddev, 3);
  1689. wake_up(&rdev->irq.vblank_queue);
  1690. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1691. DRM_DEBUG("IH: D4 vblank\n");
  1692. }
  1693. break;
  1694. case 1: /* D4 vline */
  1695. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1696. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1697. DRM_DEBUG("IH: D4 vline\n");
  1698. }
  1699. break;
  1700. default:
  1701. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1702. break;
  1703. }
  1704. break;
  1705. case 5: /* D5 vblank/vline */
  1706. switch (src_data) {
  1707. case 0: /* D5 vblank */
  1708. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1709. drm_handle_vblank(rdev->ddev, 4);
  1710. wake_up(&rdev->irq.vblank_queue);
  1711. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1712. DRM_DEBUG("IH: D5 vblank\n");
  1713. }
  1714. break;
  1715. case 1: /* D5 vline */
  1716. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1717. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1718. DRM_DEBUG("IH: D5 vline\n");
  1719. }
  1720. break;
  1721. default:
  1722. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1723. break;
  1724. }
  1725. break;
  1726. case 6: /* D6 vblank/vline */
  1727. switch (src_data) {
  1728. case 0: /* D6 vblank */
  1729. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1730. drm_handle_vblank(rdev->ddev, 5);
  1731. wake_up(&rdev->irq.vblank_queue);
  1732. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1733. DRM_DEBUG("IH: D6 vblank\n");
  1734. }
  1735. break;
  1736. case 1: /* D6 vline */
  1737. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1738. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1739. DRM_DEBUG("IH: D6 vline\n");
  1740. }
  1741. break;
  1742. default:
  1743. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1744. break;
  1745. }
  1746. break;
  1747. case 42: /* HPD hotplug */
  1748. switch (src_data) {
  1749. case 0:
  1750. if (disp_int & DC_HPD1_INTERRUPT) {
  1751. disp_int &= ~DC_HPD1_INTERRUPT;
  1752. queue_hotplug = true;
  1753. DRM_DEBUG("IH: HPD1\n");
  1754. }
  1755. break;
  1756. case 1:
  1757. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1758. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1759. queue_hotplug = true;
  1760. DRM_DEBUG("IH: HPD2\n");
  1761. }
  1762. break;
  1763. case 2:
  1764. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1765. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1766. queue_hotplug = true;
  1767. DRM_DEBUG("IH: HPD3\n");
  1768. }
  1769. break;
  1770. case 3:
  1771. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1772. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1773. queue_hotplug = true;
  1774. DRM_DEBUG("IH: HPD4\n");
  1775. }
  1776. break;
  1777. case 4:
  1778. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1779. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1780. queue_hotplug = true;
  1781. DRM_DEBUG("IH: HPD5\n");
  1782. }
  1783. break;
  1784. case 5:
  1785. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1786. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1787. queue_hotplug = true;
  1788. DRM_DEBUG("IH: HPD6\n");
  1789. }
  1790. break;
  1791. default:
  1792. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1793. break;
  1794. }
  1795. break;
  1796. case 176: /* CP_INT in ring buffer */
  1797. case 177: /* CP_INT in IB1 */
  1798. case 178: /* CP_INT in IB2 */
  1799. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1800. radeon_fence_process(rdev);
  1801. break;
  1802. case 181: /* CP EOP event */
  1803. DRM_DEBUG("IH: CP EOP\n");
  1804. break;
  1805. case 233: /* GUI IDLE */
  1806. DRM_DEBUG("IH: CP EOP\n");
  1807. rdev->pm.gui_idle = true;
  1808. wake_up(&rdev->irq.idle_queue);
  1809. break;
  1810. default:
  1811. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1812. break;
  1813. }
  1814. /* wptr/rptr are in bytes! */
  1815. rptr += 16;
  1816. rptr &= rdev->ih.ptr_mask;
  1817. }
  1818. /* make sure wptr hasn't changed while processing */
  1819. wptr = evergreen_get_ih_wptr(rdev);
  1820. if (wptr != rdev->ih.wptr)
  1821. goto restart_ih;
  1822. if (queue_hotplug)
  1823. queue_work(rdev->wq, &rdev->hotplug_work);
  1824. rdev->ih.rptr = rptr;
  1825. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1826. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1827. return IRQ_HANDLED;
  1828. }
  1829. static int evergreen_startup(struct radeon_device *rdev)
  1830. {
  1831. int r;
  1832. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1833. r = r600_init_microcode(rdev);
  1834. if (r) {
  1835. DRM_ERROR("Failed to load firmware!\n");
  1836. return r;
  1837. }
  1838. }
  1839. evergreen_mc_program(rdev);
  1840. if (rdev->flags & RADEON_IS_AGP) {
  1841. evergreen_agp_enable(rdev);
  1842. } else {
  1843. r = evergreen_pcie_gart_enable(rdev);
  1844. if (r)
  1845. return r;
  1846. }
  1847. evergreen_gpu_init(rdev);
  1848. #if 0
  1849. if (!rdev->r600_blit.shader_obj) {
  1850. r = r600_blit_init(rdev);
  1851. if (r) {
  1852. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1853. return r;
  1854. }
  1855. }
  1856. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1857. if (unlikely(r != 0))
  1858. return r;
  1859. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1860. &rdev->r600_blit.shader_gpu_addr);
  1861. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1862. if (r) {
  1863. DRM_ERROR("failed to pin blit object %d\n", r);
  1864. return r;
  1865. }
  1866. #endif
  1867. /* Enable IRQ */
  1868. r = r600_irq_init(rdev);
  1869. if (r) {
  1870. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1871. radeon_irq_kms_fini(rdev);
  1872. return r;
  1873. }
  1874. evergreen_irq_set(rdev);
  1875. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1876. if (r)
  1877. return r;
  1878. r = evergreen_cp_load_microcode(rdev);
  1879. if (r)
  1880. return r;
  1881. r = evergreen_cp_resume(rdev);
  1882. if (r)
  1883. return r;
  1884. /* write back buffer are not vital so don't worry about failure */
  1885. r600_wb_enable(rdev);
  1886. return 0;
  1887. }
  1888. int evergreen_resume(struct radeon_device *rdev)
  1889. {
  1890. int r;
  1891. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1892. * posting will perform necessary task to bring back GPU into good
  1893. * shape.
  1894. */
  1895. /* post card */
  1896. atom_asic_init(rdev->mode_info.atom_context);
  1897. r = evergreen_startup(rdev);
  1898. if (r) {
  1899. DRM_ERROR("r600 startup failed on resume\n");
  1900. return r;
  1901. }
  1902. r = r600_ib_test(rdev);
  1903. if (r) {
  1904. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1905. return r;
  1906. }
  1907. return r;
  1908. }
  1909. int evergreen_suspend(struct radeon_device *rdev)
  1910. {
  1911. #if 0
  1912. int r;
  1913. #endif
  1914. /* FIXME: we should wait for ring to be empty */
  1915. r700_cp_stop(rdev);
  1916. rdev->cp.ready = false;
  1917. evergreen_irq_suspend(rdev);
  1918. r600_wb_disable(rdev);
  1919. evergreen_pcie_gart_disable(rdev);
  1920. #if 0
  1921. /* unpin shaders bo */
  1922. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1923. if (likely(r == 0)) {
  1924. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1925. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1926. }
  1927. #endif
  1928. return 0;
  1929. }
  1930. static bool evergreen_card_posted(struct radeon_device *rdev)
  1931. {
  1932. u32 reg;
  1933. /* first check CRTCs */
  1934. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1935. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1936. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1937. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1938. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1939. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1940. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1941. return true;
  1942. /* then check MEM_SIZE, in case the crtcs are off */
  1943. if (RREG32(CONFIG_MEMSIZE))
  1944. return true;
  1945. return false;
  1946. }
  1947. /* Plan is to move initialization in that function and use
  1948. * helper function so that radeon_device_init pretty much
  1949. * do nothing more than calling asic specific function. This
  1950. * should also allow to remove a bunch of callback function
  1951. * like vram_info.
  1952. */
  1953. int evergreen_init(struct radeon_device *rdev)
  1954. {
  1955. int r;
  1956. r = radeon_dummy_page_init(rdev);
  1957. if (r)
  1958. return r;
  1959. /* This don't do much */
  1960. r = radeon_gem_init(rdev);
  1961. if (r)
  1962. return r;
  1963. /* Read BIOS */
  1964. if (!radeon_get_bios(rdev)) {
  1965. if (ASIC_IS_AVIVO(rdev))
  1966. return -EINVAL;
  1967. }
  1968. /* Must be an ATOMBIOS */
  1969. if (!rdev->is_atom_bios) {
  1970. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1971. return -EINVAL;
  1972. }
  1973. r = radeon_atombios_init(rdev);
  1974. if (r)
  1975. return r;
  1976. /* Post card if necessary */
  1977. if (!evergreen_card_posted(rdev)) {
  1978. if (!rdev->bios) {
  1979. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1980. return -EINVAL;
  1981. }
  1982. DRM_INFO("GPU not posted. posting now...\n");
  1983. atom_asic_init(rdev->mode_info.atom_context);
  1984. }
  1985. /* Initialize scratch registers */
  1986. r600_scratch_init(rdev);
  1987. /* Initialize surface registers */
  1988. radeon_surface_init(rdev);
  1989. /* Initialize clocks */
  1990. radeon_get_clock_info(rdev->ddev);
  1991. /* Fence driver */
  1992. r = radeon_fence_driver_init(rdev);
  1993. if (r)
  1994. return r;
  1995. /* initialize AGP */
  1996. if (rdev->flags & RADEON_IS_AGP) {
  1997. r = radeon_agp_init(rdev);
  1998. if (r)
  1999. radeon_agp_disable(rdev);
  2000. }
  2001. /* initialize memory controller */
  2002. r = evergreen_mc_init(rdev);
  2003. if (r)
  2004. return r;
  2005. /* Memory manager */
  2006. r = radeon_bo_init(rdev);
  2007. if (r)
  2008. return r;
  2009. r = radeon_irq_kms_init(rdev);
  2010. if (r)
  2011. return r;
  2012. rdev->cp.ring_obj = NULL;
  2013. r600_ring_init(rdev, 1024 * 1024);
  2014. rdev->ih.ring_obj = NULL;
  2015. r600_ih_ring_init(rdev, 64 * 1024);
  2016. r = r600_pcie_gart_init(rdev);
  2017. if (r)
  2018. return r;
  2019. rdev->accel_working = true;
  2020. r = evergreen_startup(rdev);
  2021. if (r) {
  2022. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2023. r700_cp_fini(rdev);
  2024. r600_wb_fini(rdev);
  2025. r600_irq_fini(rdev);
  2026. radeon_irq_kms_fini(rdev);
  2027. evergreen_pcie_gart_fini(rdev);
  2028. rdev->accel_working = false;
  2029. }
  2030. if (rdev->accel_working) {
  2031. r = radeon_ib_pool_init(rdev);
  2032. if (r) {
  2033. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2034. rdev->accel_working = false;
  2035. }
  2036. r = r600_ib_test(rdev);
  2037. if (r) {
  2038. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2039. rdev->accel_working = false;
  2040. }
  2041. }
  2042. return 0;
  2043. }
  2044. void evergreen_fini(struct radeon_device *rdev)
  2045. {
  2046. /*r600_blit_fini(rdev);*/
  2047. r700_cp_fini(rdev);
  2048. r600_wb_fini(rdev);
  2049. r600_irq_fini(rdev);
  2050. radeon_irq_kms_fini(rdev);
  2051. evergreen_pcie_gart_fini(rdev);
  2052. radeon_gem_fini(rdev);
  2053. radeon_fence_driver_fini(rdev);
  2054. radeon_agp_fini(rdev);
  2055. radeon_bo_fini(rdev);
  2056. radeon_atombios_fini(rdev);
  2057. kfree(rdev->bios);
  2058. rdev->bios = NULL;
  2059. radeon_dummy_page_fini(rdev);
  2060. }