atombios_crtc.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. args.ucOverscanRight = radeon_crtc->h_border;
  298. args.ucOverscanLeft = radeon_crtc->h_border;
  299. args.ucOverscanBottom = radeon_crtc->v_border;
  300. args.ucOverscanTop = radeon_crtc->v_border;
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. }
  315. static void atombios_disable_ss(struct drm_crtc *crtc)
  316. {
  317. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  318. struct drm_device *dev = crtc->dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. u32 ss_cntl;
  321. if (ASIC_IS_DCE4(rdev)) {
  322. switch (radeon_crtc->pll_id) {
  323. case ATOM_PPLL1:
  324. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  325. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  326. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  327. break;
  328. case ATOM_PPLL2:
  329. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  330. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  331. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  332. break;
  333. case ATOM_DCPLL:
  334. case ATOM_PPLL_INVALID:
  335. return;
  336. }
  337. } else if (ASIC_IS_AVIVO(rdev)) {
  338. switch (radeon_crtc->pll_id) {
  339. case ATOM_PPLL1:
  340. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  341. ss_cntl &= ~1;
  342. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  343. break;
  344. case ATOM_PPLL2:
  345. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  346. ss_cntl &= ~1;
  347. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  348. break;
  349. case ATOM_DCPLL:
  350. case ATOM_PPLL_INVALID:
  351. return;
  352. }
  353. }
  354. }
  355. union atom_enable_ss {
  356. ENABLE_LVDS_SS_PARAMETERS legacy;
  357. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  358. };
  359. static void atombios_enable_ss(struct drm_crtc *crtc)
  360. {
  361. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  362. struct drm_device *dev = crtc->dev;
  363. struct radeon_device *rdev = dev->dev_private;
  364. struct drm_encoder *encoder = NULL;
  365. struct radeon_encoder *radeon_encoder = NULL;
  366. struct radeon_encoder_atom_dig *dig = NULL;
  367. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  368. union atom_enable_ss args;
  369. uint16_t percentage = 0;
  370. uint8_t type = 0, step = 0, delay = 0, range = 0;
  371. /* XXX add ss support for DCE4 */
  372. if (ASIC_IS_DCE4(rdev))
  373. return;
  374. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  375. if (encoder->crtc == crtc) {
  376. radeon_encoder = to_radeon_encoder(encoder);
  377. /* only enable spread spectrum on LVDS */
  378. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  379. dig = radeon_encoder->enc_priv;
  380. if (dig && dig->ss) {
  381. percentage = dig->ss->percentage;
  382. type = dig->ss->type;
  383. step = dig->ss->step;
  384. delay = dig->ss->delay;
  385. range = dig->ss->range;
  386. } else
  387. return;
  388. } else
  389. return;
  390. break;
  391. }
  392. }
  393. if (!radeon_encoder)
  394. return;
  395. memset(&args, 0, sizeof(args));
  396. if (ASIC_IS_AVIVO(rdev)) {
  397. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  398. args.v1.ucSpreadSpectrumType = type;
  399. args.v1.ucSpreadSpectrumStep = step;
  400. args.v1.ucSpreadSpectrumDelay = delay;
  401. args.v1.ucSpreadSpectrumRange = range;
  402. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  403. args.v1.ucEnable = ATOM_ENABLE;
  404. } else {
  405. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  406. args.legacy.ucSpreadSpectrumType = type;
  407. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  408. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  409. args.legacy.ucEnable = ATOM_ENABLE;
  410. }
  411. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  412. }
  413. union adjust_pixel_clock {
  414. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  415. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  416. };
  417. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  418. struct drm_display_mode *mode,
  419. struct radeon_pll *pll)
  420. {
  421. struct drm_device *dev = crtc->dev;
  422. struct radeon_device *rdev = dev->dev_private;
  423. struct drm_encoder *encoder = NULL;
  424. struct radeon_encoder *radeon_encoder = NULL;
  425. u32 adjusted_clock = mode->clock;
  426. int encoder_mode = 0;
  427. u32 dp_clock = mode->clock;
  428. int bpc = 8;
  429. /* reset the pll flags */
  430. pll->flags = 0;
  431. /* select the PLL algo */
  432. if (ASIC_IS_AVIVO(rdev)) {
  433. if (radeon_new_pll == 0)
  434. pll->algo = PLL_ALGO_LEGACY;
  435. else
  436. pll->algo = PLL_ALGO_NEW;
  437. } else {
  438. if (radeon_new_pll == 1)
  439. pll->algo = PLL_ALGO_NEW;
  440. else
  441. pll->algo = PLL_ALGO_LEGACY;
  442. }
  443. if (ASIC_IS_AVIVO(rdev)) {
  444. if ((rdev->family == CHIP_RS600) ||
  445. (rdev->family == CHIP_RS690) ||
  446. (rdev->family == CHIP_RS740))
  447. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  448. RADEON_PLL_PREFER_CLOSEST_LOWER);
  449. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  450. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  451. else
  452. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  453. } else {
  454. pll->flags |= RADEON_PLL_LEGACY;
  455. if (mode->clock > 200000) /* range limits??? */
  456. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  457. else
  458. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  459. }
  460. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  461. if (encoder->crtc == crtc) {
  462. radeon_encoder = to_radeon_encoder(encoder);
  463. encoder_mode = atombios_get_encoder_mode(encoder);
  464. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  465. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  466. if (connector) {
  467. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  468. struct radeon_connector_atom_dig *dig_connector =
  469. radeon_connector->con_priv;
  470. dp_clock = dig_connector->dp_clock;
  471. }
  472. }
  473. if (ASIC_IS_AVIVO(rdev)) {
  474. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  475. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  476. adjusted_clock = mode->clock * 2;
  477. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  478. pll->algo = PLL_ALGO_LEGACY;
  479. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  480. }
  481. /* There is some evidence (often anecdotal) that RV515 LVDS
  482. * (on some boards at least) prefers the legacy algo. I'm not
  483. * sure whether this should handled generically or on a
  484. * case-by-case quirk basis. Both algos should work fine in the
  485. * majority of cases.
  486. */
  487. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) &&
  488. (rdev->family == CHIP_RV515)) {
  489. /* allow the user to overrride just in case */
  490. if (radeon_new_pll == 1)
  491. pll->algo = PLL_ALGO_NEW;
  492. else
  493. pll->algo = PLL_ALGO_LEGACY;
  494. }
  495. } else {
  496. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  497. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  498. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  499. pll->flags |= RADEON_PLL_USE_REF_DIV;
  500. }
  501. break;
  502. }
  503. }
  504. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  505. * accordingly based on the encoder/transmitter to work around
  506. * special hw requirements.
  507. */
  508. if (ASIC_IS_DCE3(rdev)) {
  509. union adjust_pixel_clock args;
  510. u8 frev, crev;
  511. int index;
  512. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  513. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  514. &crev))
  515. return adjusted_clock;
  516. memset(&args, 0, sizeof(args));
  517. switch (frev) {
  518. case 1:
  519. switch (crev) {
  520. case 1:
  521. case 2:
  522. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  523. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  524. args.v1.ucEncodeMode = encoder_mode;
  525. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  526. /* may want to enable SS on DP eventually */
  527. /* args.v1.ucConfig |=
  528. ADJUST_DISPLAY_CONFIG_SS_ENABLE;*/
  529. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  530. args.v1.ucConfig |=
  531. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  532. }
  533. atom_execute_table(rdev->mode_info.atom_context,
  534. index, (uint32_t *)&args);
  535. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  536. break;
  537. case 3:
  538. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  539. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  540. args.v3.sInput.ucEncodeMode = encoder_mode;
  541. args.v3.sInput.ucDispPllConfig = 0;
  542. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  543. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  544. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  545. /* may want to enable SS on DP/eDP eventually */
  546. /*args.v3.sInput.ucDispPllConfig |=
  547. DISPPLL_CONFIG_SS_ENABLE;*/
  548. args.v3.sInput.ucDispPllConfig |=
  549. DISPPLL_CONFIG_COHERENT_MODE;
  550. /* 16200 or 27000 */
  551. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  552. } else {
  553. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  554. /* deep color support */
  555. args.v3.sInput.usPixelClock =
  556. cpu_to_le16((mode->clock * bpc / 8) / 10);
  557. }
  558. if (dig->coherent_mode)
  559. args.v3.sInput.ucDispPllConfig |=
  560. DISPPLL_CONFIG_COHERENT_MODE;
  561. if (mode->clock > 165000)
  562. args.v3.sInput.ucDispPllConfig |=
  563. DISPPLL_CONFIG_DUAL_LINK;
  564. }
  565. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  566. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  567. /* may want to enable SS on DP/eDP eventually */
  568. /*args.v3.sInput.ucDispPllConfig |=
  569. DISPPLL_CONFIG_SS_ENABLE;*/
  570. args.v3.sInput.ucDispPllConfig |=
  571. DISPPLL_CONFIG_COHERENT_MODE;
  572. /* 16200 or 27000 */
  573. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  574. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  575. /* want to enable SS on LVDS eventually */
  576. /*args.v3.sInput.ucDispPllConfig |=
  577. DISPPLL_CONFIG_SS_ENABLE;*/
  578. } else {
  579. if (mode->clock > 165000)
  580. args.v3.sInput.ucDispPllConfig |=
  581. DISPPLL_CONFIG_DUAL_LINK;
  582. }
  583. }
  584. atom_execute_table(rdev->mode_info.atom_context,
  585. index, (uint32_t *)&args);
  586. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  587. if (args.v3.sOutput.ucRefDiv) {
  588. pll->flags |= RADEON_PLL_USE_REF_DIV;
  589. pll->reference_div = args.v3.sOutput.ucRefDiv;
  590. }
  591. if (args.v3.sOutput.ucPostDiv) {
  592. pll->flags |= RADEON_PLL_USE_POST_DIV;
  593. pll->post_div = args.v3.sOutput.ucPostDiv;
  594. }
  595. break;
  596. default:
  597. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  598. return adjusted_clock;
  599. }
  600. break;
  601. default:
  602. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  603. return adjusted_clock;
  604. }
  605. }
  606. return adjusted_clock;
  607. }
  608. union set_pixel_clock {
  609. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  610. PIXEL_CLOCK_PARAMETERS v1;
  611. PIXEL_CLOCK_PARAMETERS_V2 v2;
  612. PIXEL_CLOCK_PARAMETERS_V3 v3;
  613. PIXEL_CLOCK_PARAMETERS_V5 v5;
  614. };
  615. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  616. {
  617. struct drm_device *dev = crtc->dev;
  618. struct radeon_device *rdev = dev->dev_private;
  619. u8 frev, crev;
  620. int index;
  621. union set_pixel_clock args;
  622. memset(&args, 0, sizeof(args));
  623. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  624. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  625. &crev))
  626. return;
  627. switch (frev) {
  628. case 1:
  629. switch (crev) {
  630. case 5:
  631. /* if the default dcpll clock is specified,
  632. * SetPixelClock provides the dividers
  633. */
  634. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  635. args.v5.usPixelClock = rdev->clock.default_dispclk;
  636. args.v5.ucPpll = ATOM_DCPLL;
  637. break;
  638. default:
  639. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  640. return;
  641. }
  642. break;
  643. default:
  644. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  645. return;
  646. }
  647. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  648. }
  649. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  650. int crtc_id,
  651. int pll_id,
  652. u32 encoder_mode,
  653. u32 encoder_id,
  654. u32 clock,
  655. u32 ref_div,
  656. u32 fb_div,
  657. u32 frac_fb_div,
  658. u32 post_div)
  659. {
  660. struct drm_device *dev = crtc->dev;
  661. struct radeon_device *rdev = dev->dev_private;
  662. u8 frev, crev;
  663. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  664. union set_pixel_clock args;
  665. memset(&args, 0, sizeof(args));
  666. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  667. &crev))
  668. return;
  669. switch (frev) {
  670. case 1:
  671. switch (crev) {
  672. case 1:
  673. if (clock == ATOM_DISABLE)
  674. return;
  675. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  676. args.v1.usRefDiv = cpu_to_le16(ref_div);
  677. args.v1.usFbDiv = cpu_to_le16(fb_div);
  678. args.v1.ucFracFbDiv = frac_fb_div;
  679. args.v1.ucPostDiv = post_div;
  680. args.v1.ucPpll = pll_id;
  681. args.v1.ucCRTC = crtc_id;
  682. args.v1.ucRefDivSrc = 1;
  683. break;
  684. case 2:
  685. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  686. args.v2.usRefDiv = cpu_to_le16(ref_div);
  687. args.v2.usFbDiv = cpu_to_le16(fb_div);
  688. args.v2.ucFracFbDiv = frac_fb_div;
  689. args.v2.ucPostDiv = post_div;
  690. args.v2.ucPpll = pll_id;
  691. args.v2.ucCRTC = crtc_id;
  692. args.v2.ucRefDivSrc = 1;
  693. break;
  694. case 3:
  695. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  696. args.v3.usRefDiv = cpu_to_le16(ref_div);
  697. args.v3.usFbDiv = cpu_to_le16(fb_div);
  698. args.v3.ucFracFbDiv = frac_fb_div;
  699. args.v3.ucPostDiv = post_div;
  700. args.v3.ucPpll = pll_id;
  701. args.v3.ucMiscInfo = (pll_id << 2);
  702. args.v3.ucTransmitterId = encoder_id;
  703. args.v3.ucEncoderMode = encoder_mode;
  704. break;
  705. case 5:
  706. args.v5.ucCRTC = crtc_id;
  707. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  708. args.v5.ucRefDiv = ref_div;
  709. args.v5.usFbDiv = cpu_to_le16(fb_div);
  710. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  711. args.v5.ucPostDiv = post_div;
  712. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  713. args.v5.ucTransmitterID = encoder_id;
  714. args.v5.ucEncoderMode = encoder_mode;
  715. args.v5.ucPpll = pll_id;
  716. break;
  717. default:
  718. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  719. return;
  720. }
  721. break;
  722. default:
  723. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  724. return;
  725. }
  726. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  727. }
  728. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  729. {
  730. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  731. struct drm_device *dev = crtc->dev;
  732. struct radeon_device *rdev = dev->dev_private;
  733. struct drm_encoder *encoder = NULL;
  734. struct radeon_encoder *radeon_encoder = NULL;
  735. u32 pll_clock = mode->clock;
  736. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  737. struct radeon_pll *pll;
  738. u32 adjusted_clock;
  739. int encoder_mode = 0;
  740. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  741. if (encoder->crtc == crtc) {
  742. radeon_encoder = to_radeon_encoder(encoder);
  743. encoder_mode = atombios_get_encoder_mode(encoder);
  744. break;
  745. }
  746. }
  747. if (!radeon_encoder)
  748. return;
  749. switch (radeon_crtc->pll_id) {
  750. case ATOM_PPLL1:
  751. pll = &rdev->clock.p1pll;
  752. break;
  753. case ATOM_PPLL2:
  754. pll = &rdev->clock.p2pll;
  755. break;
  756. case ATOM_DCPLL:
  757. case ATOM_PPLL_INVALID:
  758. default:
  759. pll = &rdev->clock.dcpll;
  760. break;
  761. }
  762. /* adjust pixel clock as needed */
  763. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  764. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  765. &ref_div, &post_div);
  766. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  767. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  768. ref_div, fb_div, frac_fb_div, post_div);
  769. }
  770. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  771. struct drm_framebuffer *old_fb)
  772. {
  773. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  774. struct drm_device *dev = crtc->dev;
  775. struct radeon_device *rdev = dev->dev_private;
  776. struct radeon_framebuffer *radeon_fb;
  777. struct drm_gem_object *obj;
  778. struct radeon_bo *rbo;
  779. uint64_t fb_location;
  780. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  781. int r;
  782. /* no fb bound */
  783. if (!crtc->fb) {
  784. DRM_DEBUG_KMS("No FB bound\n");
  785. return 0;
  786. }
  787. radeon_fb = to_radeon_framebuffer(crtc->fb);
  788. /* Pin framebuffer & get tilling informations */
  789. obj = radeon_fb->obj;
  790. rbo = obj->driver_private;
  791. r = radeon_bo_reserve(rbo, false);
  792. if (unlikely(r != 0))
  793. return r;
  794. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  795. if (unlikely(r != 0)) {
  796. radeon_bo_unreserve(rbo);
  797. return -EINVAL;
  798. }
  799. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  800. radeon_bo_unreserve(rbo);
  801. switch (crtc->fb->bits_per_pixel) {
  802. case 8:
  803. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  804. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  805. break;
  806. case 15:
  807. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  808. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  809. break;
  810. case 16:
  811. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  812. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  813. break;
  814. case 24:
  815. case 32:
  816. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  817. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  818. break;
  819. default:
  820. DRM_ERROR("Unsupported screen depth %d\n",
  821. crtc->fb->bits_per_pixel);
  822. return -EINVAL;
  823. }
  824. if (tiling_flags & RADEON_TILING_MACRO)
  825. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  826. else if (tiling_flags & RADEON_TILING_MICRO)
  827. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  828. switch (radeon_crtc->crtc_id) {
  829. case 0:
  830. WREG32(AVIVO_D1VGA_CONTROL, 0);
  831. break;
  832. case 1:
  833. WREG32(AVIVO_D2VGA_CONTROL, 0);
  834. break;
  835. case 2:
  836. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  837. break;
  838. case 3:
  839. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  840. break;
  841. case 4:
  842. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  843. break;
  844. case 5:
  845. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  846. break;
  847. default:
  848. break;
  849. }
  850. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  851. upper_32_bits(fb_location));
  852. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  853. upper_32_bits(fb_location));
  854. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  855. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  856. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  857. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  858. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  859. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  860. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  861. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  862. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  863. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  864. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  865. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  866. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  867. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  868. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  869. crtc->mode.vdisplay);
  870. x &= ~3;
  871. y &= ~1;
  872. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  873. (x << 16) | y);
  874. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  875. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  876. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  877. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  878. EVERGREEN_INTERLEAVE_EN);
  879. else
  880. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  881. if (old_fb && old_fb != crtc->fb) {
  882. radeon_fb = to_radeon_framebuffer(old_fb);
  883. rbo = radeon_fb->obj->driver_private;
  884. r = radeon_bo_reserve(rbo, false);
  885. if (unlikely(r != 0))
  886. return r;
  887. radeon_bo_unpin(rbo);
  888. radeon_bo_unreserve(rbo);
  889. }
  890. /* Bytes per pixel may have changed */
  891. radeon_bandwidth_update(rdev);
  892. return 0;
  893. }
  894. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  895. struct drm_framebuffer *old_fb)
  896. {
  897. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  898. struct drm_device *dev = crtc->dev;
  899. struct radeon_device *rdev = dev->dev_private;
  900. struct radeon_framebuffer *radeon_fb;
  901. struct drm_gem_object *obj;
  902. struct radeon_bo *rbo;
  903. uint64_t fb_location;
  904. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  905. int r;
  906. /* no fb bound */
  907. if (!crtc->fb) {
  908. DRM_DEBUG_KMS("No FB bound\n");
  909. return 0;
  910. }
  911. radeon_fb = to_radeon_framebuffer(crtc->fb);
  912. /* Pin framebuffer & get tilling informations */
  913. obj = radeon_fb->obj;
  914. rbo = obj->driver_private;
  915. r = radeon_bo_reserve(rbo, false);
  916. if (unlikely(r != 0))
  917. return r;
  918. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  919. if (unlikely(r != 0)) {
  920. radeon_bo_unreserve(rbo);
  921. return -EINVAL;
  922. }
  923. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  924. radeon_bo_unreserve(rbo);
  925. switch (crtc->fb->bits_per_pixel) {
  926. case 8:
  927. fb_format =
  928. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  929. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  930. break;
  931. case 15:
  932. fb_format =
  933. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  934. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  935. break;
  936. case 16:
  937. fb_format =
  938. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  939. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  940. break;
  941. case 24:
  942. case 32:
  943. fb_format =
  944. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  945. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  946. break;
  947. default:
  948. DRM_ERROR("Unsupported screen depth %d\n",
  949. crtc->fb->bits_per_pixel);
  950. return -EINVAL;
  951. }
  952. if (rdev->family >= CHIP_R600) {
  953. if (tiling_flags & RADEON_TILING_MACRO)
  954. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  955. else if (tiling_flags & RADEON_TILING_MICRO)
  956. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  957. } else {
  958. if (tiling_flags & RADEON_TILING_MACRO)
  959. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  960. if (tiling_flags & RADEON_TILING_MICRO)
  961. fb_format |= AVIVO_D1GRPH_TILED;
  962. }
  963. if (radeon_crtc->crtc_id == 0)
  964. WREG32(AVIVO_D1VGA_CONTROL, 0);
  965. else
  966. WREG32(AVIVO_D2VGA_CONTROL, 0);
  967. if (rdev->family >= CHIP_RV770) {
  968. if (radeon_crtc->crtc_id) {
  969. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  970. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  971. } else {
  972. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  973. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  974. }
  975. }
  976. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  977. (u32) fb_location);
  978. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  979. radeon_crtc->crtc_offset, (u32) fb_location);
  980. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  981. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  982. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  983. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  984. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  985. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  986. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  987. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  988. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  989. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  990. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  991. crtc->mode.vdisplay);
  992. x &= ~3;
  993. y &= ~1;
  994. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  995. (x << 16) | y);
  996. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  997. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  998. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  999. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1000. AVIVO_D1MODE_INTERLEAVE_EN);
  1001. else
  1002. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1003. if (old_fb && old_fb != crtc->fb) {
  1004. radeon_fb = to_radeon_framebuffer(old_fb);
  1005. rbo = radeon_fb->obj->driver_private;
  1006. r = radeon_bo_reserve(rbo, false);
  1007. if (unlikely(r != 0))
  1008. return r;
  1009. radeon_bo_unpin(rbo);
  1010. radeon_bo_unreserve(rbo);
  1011. }
  1012. /* Bytes per pixel may have changed */
  1013. radeon_bandwidth_update(rdev);
  1014. return 0;
  1015. }
  1016. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1017. struct drm_framebuffer *old_fb)
  1018. {
  1019. struct drm_device *dev = crtc->dev;
  1020. struct radeon_device *rdev = dev->dev_private;
  1021. if (ASIC_IS_DCE4(rdev))
  1022. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  1023. else if (ASIC_IS_AVIVO(rdev))
  1024. return avivo_crtc_set_base(crtc, x, y, old_fb);
  1025. else
  1026. return radeon_crtc_set_base(crtc, x, y, old_fb);
  1027. }
  1028. /* properly set additional regs when using atombios */
  1029. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1030. {
  1031. struct drm_device *dev = crtc->dev;
  1032. struct radeon_device *rdev = dev->dev_private;
  1033. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1034. u32 disp_merge_cntl;
  1035. switch (radeon_crtc->crtc_id) {
  1036. case 0:
  1037. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1038. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1039. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1040. break;
  1041. case 1:
  1042. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1043. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1044. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1045. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1046. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1047. break;
  1048. }
  1049. }
  1050. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1051. {
  1052. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1053. struct drm_device *dev = crtc->dev;
  1054. struct radeon_device *rdev = dev->dev_private;
  1055. struct drm_encoder *test_encoder;
  1056. struct drm_crtc *test_crtc;
  1057. uint32_t pll_in_use = 0;
  1058. if (ASIC_IS_DCE4(rdev)) {
  1059. /* if crtc is driving DP and we have an ext clock, use that */
  1060. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1061. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1062. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1063. if (rdev->clock.dp_extclk)
  1064. return ATOM_PPLL_INVALID;
  1065. }
  1066. }
  1067. }
  1068. /* otherwise, pick one of the plls */
  1069. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1070. struct radeon_crtc *radeon_test_crtc;
  1071. if (crtc == test_crtc)
  1072. continue;
  1073. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1074. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1075. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1076. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1077. }
  1078. if (!(pll_in_use & 1))
  1079. return ATOM_PPLL1;
  1080. return ATOM_PPLL2;
  1081. } else
  1082. return radeon_crtc->crtc_id;
  1083. }
  1084. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1085. struct drm_display_mode *mode,
  1086. struct drm_display_mode *adjusted_mode,
  1087. int x, int y, struct drm_framebuffer *old_fb)
  1088. {
  1089. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1090. struct drm_device *dev = crtc->dev;
  1091. struct radeon_device *rdev = dev->dev_private;
  1092. struct drm_encoder *encoder;
  1093. bool is_tvcv = false;
  1094. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1095. /* find tv std */
  1096. if (encoder->crtc == crtc) {
  1097. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1098. if (radeon_encoder->active_device &
  1099. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1100. is_tvcv = true;
  1101. }
  1102. }
  1103. atombios_disable_ss(crtc);
  1104. /* always set DCPLL */
  1105. if (ASIC_IS_DCE4(rdev))
  1106. atombios_crtc_set_dcpll(crtc);
  1107. atombios_crtc_set_pll(crtc, adjusted_mode);
  1108. atombios_enable_ss(crtc);
  1109. if (ASIC_IS_DCE4(rdev))
  1110. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1111. else if (ASIC_IS_AVIVO(rdev)) {
  1112. if (is_tvcv)
  1113. atombios_crtc_set_timing(crtc, adjusted_mode);
  1114. else
  1115. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1116. } else {
  1117. atombios_crtc_set_timing(crtc, adjusted_mode);
  1118. if (radeon_crtc->crtc_id == 0)
  1119. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1120. radeon_legacy_atom_fixup(crtc);
  1121. }
  1122. atombios_crtc_set_base(crtc, x, y, old_fb);
  1123. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1124. atombios_scaler_setup(crtc);
  1125. return 0;
  1126. }
  1127. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1128. struct drm_display_mode *mode,
  1129. struct drm_display_mode *adjusted_mode)
  1130. {
  1131. struct drm_device *dev = crtc->dev;
  1132. struct radeon_device *rdev = dev->dev_private;
  1133. /* adjust pm to upcoming mode change */
  1134. radeon_pm_compute_clocks(rdev);
  1135. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1136. return false;
  1137. return true;
  1138. }
  1139. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1140. {
  1141. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1142. /* pick pll */
  1143. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1144. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1145. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1146. }
  1147. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1148. {
  1149. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1150. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1151. }
  1152. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1153. {
  1154. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1155. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1156. switch (radeon_crtc->pll_id) {
  1157. case ATOM_PPLL1:
  1158. case ATOM_PPLL2:
  1159. /* disable the ppll */
  1160. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1161. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1162. break;
  1163. default:
  1164. break;
  1165. }
  1166. radeon_crtc->pll_id = -1;
  1167. }
  1168. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1169. .dpms = atombios_crtc_dpms,
  1170. .mode_fixup = atombios_crtc_mode_fixup,
  1171. .mode_set = atombios_crtc_mode_set,
  1172. .mode_set_base = atombios_crtc_set_base,
  1173. .prepare = atombios_crtc_prepare,
  1174. .commit = atombios_crtc_commit,
  1175. .load_lut = radeon_crtc_load_lut,
  1176. .disable = atombios_crtc_disable,
  1177. };
  1178. void radeon_atombios_init_crtc(struct drm_device *dev,
  1179. struct radeon_crtc *radeon_crtc)
  1180. {
  1181. struct radeon_device *rdev = dev->dev_private;
  1182. if (ASIC_IS_DCE4(rdev)) {
  1183. switch (radeon_crtc->crtc_id) {
  1184. case 0:
  1185. default:
  1186. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1187. break;
  1188. case 1:
  1189. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1190. break;
  1191. case 2:
  1192. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1193. break;
  1194. case 3:
  1195. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1196. break;
  1197. case 4:
  1198. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1199. break;
  1200. case 5:
  1201. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1202. break;
  1203. }
  1204. } else {
  1205. if (radeon_crtc->crtc_id == 1)
  1206. radeon_crtc->crtc_offset =
  1207. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1208. else
  1209. radeon_crtc->crtc_offset = 0;
  1210. }
  1211. radeon_crtc->pll_id = -1;
  1212. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1213. }