bfin_sport.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * bfin_sport.h - interface to Blackfin SPORTs
  3. *
  4. * Copyright 2004-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef __BFIN_SPORT_H__
  9. #define __BFIN_SPORT_H__
  10. /* Sport mode: it can be set to TDM, i2s or others */
  11. #define NORM_MODE 0x0
  12. #define TDM_MODE 0x1
  13. #define I2S_MODE 0x2
  14. /* Data format, normal, a-law or u-law */
  15. #define NORM_FORMAT 0x0
  16. #define ALAW_FORMAT 0x2
  17. #define ULAW_FORMAT 0x3
  18. /* Function driver which use sport must initialize the structure */
  19. struct sport_config {
  20. /* TDM (multichannels), I2S or other mode */
  21. unsigned int mode:3;
  22. /* if TDM mode is selected, channels must be set */
  23. int channels; /* Must be in 8 units */
  24. unsigned int frame_delay:4; /* Delay between frame sync pulse and first bit */
  25. /* I2S mode */
  26. unsigned int right_first:1; /* Right stereo channel first */
  27. /* In mormal mode, the following item need to be set */
  28. unsigned int lsb_first:1; /* order of transmit or receive data */
  29. unsigned int fsync:1; /* Frame sync required */
  30. unsigned int data_indep:1; /* data independent frame sync generated */
  31. unsigned int act_low:1; /* Active low TFS */
  32. unsigned int late_fsync:1; /* Late frame sync */
  33. unsigned int tckfe:1;
  34. unsigned int sec_en:1; /* Secondary side enabled */
  35. /* Choose clock source */
  36. unsigned int int_clk:1; /* Internal or external clock */
  37. /* If external clock is used, the following fields are ignored */
  38. int serial_clk;
  39. int fsync_clk;
  40. unsigned int data_format:2; /* Normal, u-law or a-law */
  41. int word_len; /* How length of the word in bits, 3-32 bits */
  42. int dma_enabled;
  43. };
  44. /* Userspace interface */
  45. #define SPORT_IOC_MAGIC 'P'
  46. #define SPORT_IOC_CONFIG _IOWR('P', 0x01, struct sport_config)
  47. #ifdef __KERNEL__
  48. #include <linux/types.h>
  49. /*
  50. * All Blackfin system MMRs are padded to 32bits even if the register
  51. * itself is only 16bits. So use a helper macro to streamline this.
  52. */
  53. #define __BFP(m) u16 m; u16 __pad_##m
  54. struct sport_register {
  55. __BFP(tcr1);
  56. __BFP(tcr2);
  57. __BFP(tclkdiv);
  58. __BFP(tfsdiv);
  59. union {
  60. u32 tx32;
  61. u16 tx16;
  62. };
  63. u32 __pad_tx;
  64. union {
  65. u32 rx32; /* use the anomaly wrapper below */
  66. u16 rx16;
  67. };
  68. u32 __pad_rx;
  69. __BFP(rcr1);
  70. __BFP(rcr2);
  71. __BFP(rclkdiv);
  72. __BFP(rfsdiv);
  73. __BFP(stat);
  74. __BFP(chnl);
  75. __BFP(mcmc1);
  76. __BFP(mcmc2);
  77. u32 mtcs0;
  78. u32 mtcs1;
  79. u32 mtcs2;
  80. u32 mtcs3;
  81. u32 mrcs0;
  82. u32 mrcs1;
  83. u32 mrcs2;
  84. u32 mrcs3;
  85. };
  86. #undef __BFP
  87. #define bfin_read_sport_rx32(base) \
  88. ({ \
  89. struct sport_register *__mmrs = (void *)base; \
  90. u32 __ret; \
  91. unsigned long flags; \
  92. if (ANOMALY_05000473) \
  93. local_irq_save(flags); \
  94. __ret = __mmrs->rx32; \
  95. if (ANOMALY_05000473) \
  96. local_irq_restore(flags); \
  97. __ret; \
  98. })
  99. #endif
  100. /* SPORT_TCR1 Masks */
  101. #define TSPEN 0x0001 /* TX enable */
  102. #define ITCLK 0x0002 /* Internal TX Clock Select */
  103. #define TDTYPE 0x000C /* TX Data Formatting Select */
  104. #define DTYPE_NORM 0x0000 /* Data Format Normal */
  105. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  106. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  107. #define TLSBIT 0x0010 /* TX Bit Order */
  108. #define ITFS 0x0200 /* Internal TX Frame Sync Select */
  109. #define TFSR 0x0400 /* TX Frame Sync Required Select */
  110. #define DITFS 0x0800 /* Data Independent TX Frame Sync Select */
  111. #define LTFS 0x1000 /* Low TX Frame Sync Select */
  112. #define LATFS 0x2000 /* Late TX Frame Sync Select */
  113. #define TCKFE 0x4000 /* TX Clock Falling Edge Select */
  114. /* SPORT_TCR2 Masks */
  115. #define SLEN 0x001F /* SPORT TX Word Length (2 - 31) */
  116. #define DP_SLEN(x) BFIN_DEPOSIT(SLEN, x)
  117. #define EX_SLEN(x) BFIN_EXTRACT(SLEN, x)
  118. #define TXSE 0x0100 /* TX Secondary Enable */
  119. #define TSFSE 0x0200 /* TX Stereo Frame Sync Enable */
  120. #define TRFST 0x0400 /* TX Right-First Data Order */
  121. /* SPORT_RCR1 Masks */
  122. #define RSPEN 0x0001 /* RX enable */
  123. #define IRCLK 0x0002 /* Internal RX Clock Select */
  124. #define RDTYPE 0x000C /* RX Data Formatting Select */
  125. /* DTYPE_* defined above */
  126. #define RLSBIT 0x0010 /* RX Bit Order */
  127. #define IRFS 0x0200 /* Internal RX Frame Sync Select */
  128. #define RFSR 0x0400 /* RX Frame Sync Required Select */
  129. #define LRFS 0x1000 /* Low RX Frame Sync Select */
  130. #define LARFS 0x2000 /* Late RX Frame Sync Select */
  131. #define RCKFE 0x4000 /* RX Clock Falling Edge Select */
  132. /* SPORT_RCR2 Masks */
  133. /* SLEN defined above */
  134. #define RXSE 0x0100 /* RX Secondary Enable */
  135. #define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
  136. #define RRFST 0x0400 /* Right-First Data Order */
  137. /* SPORT_STAT Masks */
  138. #define RXNE 0x0001 /* RX FIFO Not Empty Status */
  139. #define RUVF 0x0002 /* RX Underflow Status */
  140. #define ROVF 0x0004 /* RX Overflow Status */
  141. #define TXF 0x0008 /* TX FIFO Full Status */
  142. #define TUVF 0x0010 /* TX Underflow Status */
  143. #define TOVF 0x0020 /* TX Overflow Status */
  144. #define TXHRE 0x0040 /* TX Hold Register Empty */
  145. /* SPORT_MCMC1 Masks */
  146. #define SP_WOFF 0x03FF /* Multichannel Window Offset Field */
  147. #define DP_SP_WOFF(x) BFIN_DEPOSIT(SP_WOFF, x)
  148. #define EX_SP_WOFF(x) BFIN_EXTRACT(SP_WOFF, x)
  149. #define SP_WSIZE 0xF000 /* Multichannel Window Size Field */
  150. #define DP_SP_WSIZE(x) BFIN_DEPOSIT(SP_WSIZE, x)
  151. #define EX_SP_WSIZE(x) BFIN_EXTRACT(SP_WSIZE, x)
  152. /* SPORT_MCMC2 Masks */
  153. #define MCCRM 0x0003 /* Multichannel Clock Recovery Mode */
  154. #define REC_BYPASS 0x0000 /* Bypass Mode (No Clock Recovery) */
  155. #define REC_2FROM4 0x0002 /* Recover 2 MHz Clock from 4 MHz Clock */
  156. #define REC_8FROM16 0x0003 /* Recover 8 MHz Clock from 16 MHz Clock */
  157. #define MCDTXPE 0x0004 /* Multichannel DMA Transmit Packing */
  158. #define MCDRXPE 0x0008 /* Multichannel DMA Receive Packing */
  159. #define MCMEN 0x0010 /* Multichannel Frame Mode Enable */
  160. #define FSDR 0x0080 /* Multichannel Frame Sync to Data Relationship */
  161. #define MFD 0xF000 /* Multichannel Frame Delay */
  162. #define DP_MFD(x) BFIN_DEPOSIT(MFD, x)
  163. #define EX_MFD(x) BFIN_EXTRACT(MFD, x)
  164. #endif