clock.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * arch/arm/plat-spear/clock.c
  3. *
  4. * Clock framework for SPEAr platform
  5. *
  6. * Copyright (C) 2009 ST Microelectronics
  7. * Viresh Kumar<viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/bug.h>
  14. #include <linux/err.h>
  15. #include <linux/io.h>
  16. #include <linux/list.h>
  17. #include <linux/module.h>
  18. #include <linux/spinlock.h>
  19. #include <mach/misc_regs.h>
  20. #include <plat/clock.h>
  21. static DEFINE_SPINLOCK(clocks_lock);
  22. static LIST_HEAD(root_clks);
  23. static void propagate_rate(struct list_head *);
  24. static int generic_clk_enable(struct clk *clk)
  25. {
  26. unsigned int val;
  27. if (!clk->en_reg)
  28. return -EFAULT;
  29. val = readl(clk->en_reg);
  30. if (unlikely(clk->flags & RESET_TO_ENABLE))
  31. val &= ~(1 << clk->en_reg_bit);
  32. else
  33. val |= 1 << clk->en_reg_bit;
  34. writel(val, clk->en_reg);
  35. return 0;
  36. }
  37. static void generic_clk_disable(struct clk *clk)
  38. {
  39. unsigned int val;
  40. if (!clk->en_reg)
  41. return;
  42. val = readl(clk->en_reg);
  43. if (unlikely(clk->flags & RESET_TO_ENABLE))
  44. val |= 1 << clk->en_reg_bit;
  45. else
  46. val &= ~(1 << clk->en_reg_bit);
  47. writel(val, clk->en_reg);
  48. }
  49. /* generic clk ops */
  50. static struct clkops generic_clkops = {
  51. .enable = generic_clk_enable,
  52. .disable = generic_clk_disable,
  53. };
  54. /*
  55. * clk_enable - inform the system when the clock source should be running.
  56. * @clk: clock source
  57. *
  58. * If the clock can not be enabled/disabled, this should return success.
  59. *
  60. * Returns success (0) or negative errno.
  61. */
  62. int clk_enable(struct clk *clk)
  63. {
  64. unsigned long flags;
  65. int ret = 0;
  66. if (!clk || IS_ERR(clk))
  67. return -EFAULT;
  68. spin_lock_irqsave(&clocks_lock, flags);
  69. if (clk->usage_count == 0) {
  70. if (clk->ops && clk->ops->enable)
  71. ret = clk->ops->enable(clk);
  72. }
  73. clk->usage_count++;
  74. spin_unlock_irqrestore(&clocks_lock, flags);
  75. return ret;
  76. }
  77. EXPORT_SYMBOL(clk_enable);
  78. /*
  79. * clk_disable - inform the system when the clock source is no longer required.
  80. * @clk: clock source
  81. *
  82. * Inform the system that a clock source is no longer required by
  83. * a driver and may be shut down.
  84. *
  85. * Implementation detail: if the clock source is shared between
  86. * multiple drivers, clk_enable() calls must be balanced by the
  87. * same number of clk_disable() calls for the clock source to be
  88. * disabled.
  89. */
  90. void clk_disable(struct clk *clk)
  91. {
  92. unsigned long flags;
  93. if (!clk || IS_ERR(clk))
  94. return;
  95. WARN_ON(clk->usage_count == 0);
  96. spin_lock_irqsave(&clocks_lock, flags);
  97. clk->usage_count--;
  98. if (clk->usage_count == 0) {
  99. if (clk->ops && clk->ops->disable)
  100. clk->ops->disable(clk);
  101. }
  102. spin_unlock_irqrestore(&clocks_lock, flags);
  103. }
  104. EXPORT_SYMBOL(clk_disable);
  105. /**
  106. * clk_get_rate - obtain the current clock rate (in Hz) for a clock source.
  107. * This is only valid once the clock source has been enabled.
  108. * @clk: clock source
  109. */
  110. unsigned long clk_get_rate(struct clk *clk)
  111. {
  112. unsigned long flags, rate;
  113. spin_lock_irqsave(&clocks_lock, flags);
  114. rate = clk->rate;
  115. spin_unlock_irqrestore(&clocks_lock, flags);
  116. return rate;
  117. }
  118. EXPORT_SYMBOL(clk_get_rate);
  119. /**
  120. * clk_set_parent - set the parent clock source for this clock
  121. * @clk: clock source
  122. * @parent: parent clock source
  123. *
  124. * Returns success (0) or negative errno.
  125. */
  126. int clk_set_parent(struct clk *clk, struct clk *parent)
  127. {
  128. int i, found = 0, val = 0;
  129. unsigned long flags;
  130. if (!clk || IS_ERR(clk) || !parent || IS_ERR(parent))
  131. return -EFAULT;
  132. if (clk->usage_count)
  133. return -EBUSY;
  134. if (!clk->pclk_sel)
  135. return -EPERM;
  136. if (clk->pclk == parent)
  137. return 0;
  138. for (i = 0; i < clk->pclk_sel->pclk_count; i++) {
  139. if (clk->pclk_sel->pclk_info[i].pclk == parent) {
  140. found = 1;
  141. break;
  142. }
  143. }
  144. if (!found)
  145. return -EINVAL;
  146. spin_lock_irqsave(&clocks_lock, flags);
  147. /* reflect parent change in hardware */
  148. val = readl(clk->pclk_sel->pclk_sel_reg);
  149. val &= ~(clk->pclk_sel->pclk_sel_mask << clk->pclk_sel_shift);
  150. val |= clk->pclk_sel->pclk_info[i].pclk_mask << clk->pclk_sel_shift;
  151. writel(val, clk->pclk_sel->pclk_sel_reg);
  152. spin_unlock_irqrestore(&clocks_lock, flags);
  153. /* reflect parent change in software */
  154. clk->recalc(clk);
  155. propagate_rate(&clk->children);
  156. return 0;
  157. }
  158. EXPORT_SYMBOL(clk_set_parent);
  159. /* registers clock in platform clock framework */
  160. void clk_register(struct clk_lookup *cl)
  161. {
  162. struct clk *clk = cl->clk;
  163. unsigned long flags;
  164. if (!clk || IS_ERR(clk))
  165. return;
  166. spin_lock_irqsave(&clocks_lock, flags);
  167. INIT_LIST_HEAD(&clk->children);
  168. if (clk->flags & ALWAYS_ENABLED)
  169. clk->ops = NULL;
  170. else if (!clk->ops)
  171. clk->ops = &generic_clkops;
  172. /* root clock don't have any parents */
  173. if (!clk->pclk && !clk->pclk_sel) {
  174. list_add(&clk->sibling, &root_clks);
  175. /* add clocks with only one parent to parent's children list */
  176. } else if (clk->pclk && !clk->pclk_sel) {
  177. list_add(&clk->sibling, &clk->pclk->children);
  178. } else {
  179. /* add clocks with > 1 parent to 1st parent's children list */
  180. list_add(&clk->sibling,
  181. &clk->pclk_sel->pclk_info[0].pclk->children);
  182. }
  183. spin_unlock_irqrestore(&clocks_lock, flags);
  184. /* add clock to arm clockdev framework */
  185. clkdev_add(cl);
  186. }
  187. /**
  188. * propagate_rate - recalculate and propagate all clocks in list head
  189. *
  190. * Recalculates all root clocks in list head, which if the clock's .recalc is
  191. * set correctly, should also propagate their rates.
  192. */
  193. static void propagate_rate(struct list_head *lhead)
  194. {
  195. struct clk *clkp, *_temp;
  196. list_for_each_entry_safe(clkp, _temp, lhead, sibling) {
  197. if (clkp->recalc)
  198. clkp->recalc(clkp);
  199. propagate_rate(&clkp->children);
  200. }
  201. }
  202. /* returns current programmed clocks clock info structure */
  203. static struct pclk_info *pclk_info_get(struct clk *clk)
  204. {
  205. unsigned int mask, i;
  206. unsigned long flags;
  207. struct pclk_info *info = NULL;
  208. spin_lock_irqsave(&clocks_lock, flags);
  209. mask = (readl(clk->pclk_sel->pclk_sel_reg) >> clk->pclk_sel_shift)
  210. & clk->pclk_sel->pclk_sel_mask;
  211. for (i = 0; i < clk->pclk_sel->pclk_count; i++) {
  212. if (clk->pclk_sel->pclk_info[i].pclk_mask == mask)
  213. info = &clk->pclk_sel->pclk_info[i];
  214. }
  215. spin_unlock_irqrestore(&clocks_lock, flags);
  216. return info;
  217. }
  218. /*
  219. * Set pclk as cclk's parent and add clock sibling node to current parents
  220. * children list
  221. */
  222. static void change_parent(struct clk *cclk, struct clk *pclk)
  223. {
  224. unsigned long flags;
  225. spin_lock_irqsave(&clocks_lock, flags);
  226. list_del(&cclk->sibling);
  227. list_add(&cclk->sibling, &pclk->children);
  228. cclk->pclk = pclk;
  229. spin_unlock_irqrestore(&clocks_lock, flags);
  230. }
  231. /*
  232. * calculates current programmed rate of pll1
  233. *
  234. * In normal mode
  235. * rate = (2 * M[15:8] * Fin)/(N * 2^P)
  236. *
  237. * In Dithered mode
  238. * rate = (2 * M[15:0] * Fin)/(256 * N * 2^P)
  239. */
  240. void pll1_clk_recalc(struct clk *clk)
  241. {
  242. struct pll_clk_config *config = clk->private_data;
  243. unsigned int num = 2, den = 0, val, mode = 0;
  244. unsigned long flags;
  245. spin_lock_irqsave(&clocks_lock, flags);
  246. mode = (readl(config->mode_reg) >> PLL_MODE_SHIFT) &
  247. PLL_MODE_MASK;
  248. val = readl(config->cfg_reg);
  249. /* calculate denominator */
  250. den = (val >> PLL_DIV_P_SHIFT) & PLL_DIV_P_MASK;
  251. den = 1 << den;
  252. den *= (val >> PLL_DIV_N_SHIFT) & PLL_DIV_N_MASK;
  253. /* calculate numerator & denominator */
  254. if (!mode) {
  255. /* Normal mode */
  256. num *= (val >> PLL_NORM_FDBK_M_SHIFT) & PLL_NORM_FDBK_M_MASK;
  257. } else {
  258. /* Dithered mode */
  259. num *= (val >> PLL_DITH_FDBK_M_SHIFT) & PLL_DITH_FDBK_M_MASK;
  260. den *= 256;
  261. }
  262. clk->rate = (((clk->pclk->rate/10000) * num) / den) * 10000;
  263. spin_unlock_irqrestore(&clocks_lock, flags);
  264. }
  265. /* calculates current programmed rate of ahb or apb bus */
  266. void bus_clk_recalc(struct clk *clk)
  267. {
  268. struct bus_clk_config *config = clk->private_data;
  269. unsigned int div;
  270. unsigned long flags;
  271. spin_lock_irqsave(&clocks_lock, flags);
  272. div = ((readl(config->reg) >> config->shift) & config->mask) + 1;
  273. clk->rate = (unsigned long)clk->pclk->rate / div;
  274. spin_unlock_irqrestore(&clocks_lock, flags);
  275. }
  276. /*
  277. * calculates current programmed rate of auxiliary synthesizers
  278. * used by: UART, FIRDA
  279. *
  280. * Fout from synthesizer can be given from two equations:
  281. * Fout1 = (Fin * X/Y)/2
  282. * Fout2 = Fin * X/Y
  283. *
  284. * Selection of eqn 1 or 2 is programmed in register
  285. */
  286. void aux_clk_recalc(struct clk *clk)
  287. {
  288. struct aux_clk_config *config = clk->private_data;
  289. struct pclk_info *pclk_info = NULL;
  290. unsigned int num = 1, den = 1, val, eqn;
  291. unsigned long flags;
  292. /* get current programmed parent */
  293. pclk_info = pclk_info_get(clk);
  294. if (!pclk_info) {
  295. spin_lock_irqsave(&clocks_lock, flags);
  296. clk->pclk = NULL;
  297. clk->rate = 0;
  298. spin_unlock_irqrestore(&clocks_lock, flags);
  299. return;
  300. }
  301. change_parent(clk, pclk_info->pclk);
  302. spin_lock_irqsave(&clocks_lock, flags);
  303. if (pclk_info->scalable) {
  304. val = readl(config->synth_reg);
  305. eqn = (val >> AUX_EQ_SEL_SHIFT) & AUX_EQ_SEL_MASK;
  306. if (eqn == AUX_EQ1_SEL)
  307. den *= 2;
  308. /* calculate numerator */
  309. num = (val >> AUX_XSCALE_SHIFT) & AUX_XSCALE_MASK;
  310. /* calculate denominator */
  311. den *= (val >> AUX_YSCALE_SHIFT) & AUX_YSCALE_MASK;
  312. val = (((clk->pclk->rate/10000) * num) / den) * 10000;
  313. } else
  314. val = clk->pclk->rate;
  315. clk->rate = val;
  316. spin_unlock_irqrestore(&clocks_lock, flags);
  317. }
  318. /*
  319. * calculates current programmed rate of gpt synthesizers
  320. * Fout from synthesizer can be given from below equations:
  321. * Fout= Fin/((2 ^ (N+1)) * (M+1))
  322. */
  323. void gpt_clk_recalc(struct clk *clk)
  324. {
  325. struct aux_clk_config *config = clk->private_data;
  326. struct pclk_info *pclk_info = NULL;
  327. unsigned int div = 1, val;
  328. unsigned long flags;
  329. pclk_info = pclk_info_get(clk);
  330. if (!pclk_info) {
  331. spin_lock_irqsave(&clocks_lock, flags);
  332. clk->pclk = NULL;
  333. clk->rate = 0;
  334. spin_unlock_irqrestore(&clocks_lock, flags);
  335. return;
  336. }
  337. change_parent(clk, pclk_info->pclk);
  338. spin_lock_irqsave(&clocks_lock, flags);
  339. if (pclk_info->scalable) {
  340. val = readl(config->synth_reg);
  341. div += (val >> GPT_MSCALE_SHIFT) & GPT_MSCALE_MASK;
  342. div *= 1 << (((val >> GPT_NSCALE_SHIFT) & GPT_NSCALE_MASK) + 1);
  343. }
  344. clk->rate = (unsigned long)clk->pclk->rate / div;
  345. spin_unlock_irqrestore(&clocks_lock, flags);
  346. }
  347. /*
  348. * Used for clocks that always have same value as the parent clock divided by a
  349. * fixed divisor
  350. */
  351. void follow_parent(struct clk *clk)
  352. {
  353. unsigned long flags;
  354. spin_lock_irqsave(&clocks_lock, flags);
  355. clk->rate = clk->pclk->rate;
  356. spin_unlock_irqrestore(&clocks_lock, flags);
  357. }
  358. /**
  359. * recalc_root_clocks - recalculate and propagate all root clocks
  360. *
  361. * Recalculates all root clocks (clocks with no parent), which if the
  362. * clock's .recalc is set correctly, should also propagate their rates.
  363. */
  364. void recalc_root_clocks(void)
  365. {
  366. propagate_rate(&root_clks);
  367. }