irq-uart.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /* arch/arm/plat-samsung/irq-uart.c
  2. * originally part of arch/arm/plat-s3c64xx/irq.c
  3. *
  4. * Copyright 2008 Openmoko, Inc.
  5. * Copyright 2008 Simtec Electronics
  6. * Ben Dooks <ben@simtec.co.uk>
  7. * http://armlinux.simtec.co.uk/
  8. *
  9. * Samsung- UART Interrupt handling
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/serial_core.h>
  18. #include <linux/irq.h>
  19. #include <linux/io.h>
  20. #include <mach/map.h>
  21. #include <plat/irq-uart.h>
  22. #include <plat/regs-serial.h>
  23. #include <plat/cpu.h>
  24. /* Note, we make use of the fact that the parent IRQs, IRQ_UART[0..3]
  25. * are consecutive when looking up the interrupt in the demux routines.
  26. */
  27. static inline void __iomem *s3c_irq_uart_base(unsigned int irq)
  28. {
  29. struct s3c_uart_irq *uirq = get_irq_chip_data(irq);
  30. return uirq->regs;
  31. }
  32. static inline unsigned int s3c_irq_uart_bit(unsigned int irq)
  33. {
  34. return irq & 3;
  35. }
  36. static void s3c_irq_uart_mask(unsigned int irq)
  37. {
  38. void __iomem *regs = s3c_irq_uart_base(irq);
  39. unsigned int bit = s3c_irq_uart_bit(irq);
  40. u32 reg;
  41. reg = __raw_readl(regs + S3C64XX_UINTM);
  42. reg |= (1 << bit);
  43. __raw_writel(reg, regs + S3C64XX_UINTM);
  44. }
  45. static void s3c_irq_uart_maskack(unsigned int irq)
  46. {
  47. void __iomem *regs = s3c_irq_uart_base(irq);
  48. unsigned int bit = s3c_irq_uart_bit(irq);
  49. u32 reg;
  50. reg = __raw_readl(regs + S3C64XX_UINTM);
  51. reg |= (1 << bit);
  52. __raw_writel(reg, regs + S3C64XX_UINTM);
  53. __raw_writel(1 << bit, regs + S3C64XX_UINTP);
  54. }
  55. static void s3c_irq_uart_unmask(unsigned int irq)
  56. {
  57. void __iomem *regs = s3c_irq_uart_base(irq);
  58. unsigned int bit = s3c_irq_uart_bit(irq);
  59. u32 reg;
  60. reg = __raw_readl(regs + S3C64XX_UINTM);
  61. reg &= ~(1 << bit);
  62. __raw_writel(reg, regs + S3C64XX_UINTM);
  63. }
  64. static void s3c_irq_uart_ack(unsigned int irq)
  65. {
  66. void __iomem *regs = s3c_irq_uart_base(irq);
  67. unsigned int bit = s3c_irq_uart_bit(irq);
  68. __raw_writel(1 << bit, regs + S3C64XX_UINTP);
  69. }
  70. static void s3c_irq_demux_uart(unsigned int irq, struct irq_desc *desc)
  71. {
  72. struct s3c_uart_irq *uirq = desc->handler_data;
  73. u32 pend = __raw_readl(uirq->regs + S3C64XX_UINTP);
  74. int base = uirq->base_irq;
  75. if (pend & (1 << 0))
  76. generic_handle_irq(base);
  77. if (pend & (1 << 1))
  78. generic_handle_irq(base + 1);
  79. if (pend & (1 << 2))
  80. generic_handle_irq(base + 2);
  81. if (pend & (1 << 3))
  82. generic_handle_irq(base + 3);
  83. }
  84. static struct irq_chip s3c_irq_uart = {
  85. .name = "s3c-uart",
  86. .mask = s3c_irq_uart_mask,
  87. .unmask = s3c_irq_uart_unmask,
  88. .mask_ack = s3c_irq_uart_maskack,
  89. .ack = s3c_irq_uart_ack,
  90. };
  91. static void __init s3c_init_uart_irq(struct s3c_uart_irq *uirq)
  92. {
  93. struct irq_desc *desc = irq_to_desc(uirq->parent_irq);
  94. void __iomem *reg_base = uirq->regs;
  95. unsigned int irq;
  96. int offs;
  97. /* mask all interrupts at the start. */
  98. __raw_writel(0xf, reg_base + S3C64XX_UINTM);
  99. for (offs = 0; offs < 3; offs++) {
  100. irq = uirq->base_irq + offs;
  101. set_irq_chip(irq, &s3c_irq_uart);
  102. set_irq_chip_data(irq, uirq);
  103. set_irq_handler(irq, handle_level_irq);
  104. set_irq_flags(irq, IRQF_VALID);
  105. }
  106. desc->handler_data = uirq;
  107. set_irq_chained_handler(uirq->parent_irq, s3c_irq_demux_uart);
  108. }
  109. /**
  110. * s3c_init_uart_irqs() - initialise UART IRQs and the necessary demuxing
  111. * @irq: The interrupt data for registering
  112. * @nr_irqs: The number of interrupt descriptions in @irq.
  113. *
  114. * Register the UART interrupts specified by @irq including the demuxing
  115. * routines. This supports the S3C6400 and newer style of devices.
  116. */
  117. void __init s3c_init_uart_irqs(struct s3c_uart_irq *irq, unsigned int nr_irqs)
  118. {
  119. for (; nr_irqs > 0; nr_irqs--, irq++)
  120. s3c_init_uart_irq(irq);
  121. }