s3c64xx-spi.h 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /* linux/arch/arm/plat-samsung/include/plat/s3c64xx-spi.h
  2. *
  3. * Copyright (C) 2009 Samsung Electronics Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __S3C64XX_PLAT_SPI_H
  11. #define __S3C64XX_PLAT_SPI_H
  12. /**
  13. * struct s3c64xx_spi_csinfo - ChipSelect description
  14. * @fb_delay: Slave specific feedback delay.
  15. * Refer to FB_CLK_SEL register definition in SPI chapter.
  16. * @line: Custom 'identity' of the CS line.
  17. * @set_level: CS line control.
  18. *
  19. * This is per SPI-Slave Chipselect information.
  20. * Allocate and initialize one in machine init code and make the
  21. * spi_board_info.controller_data point to it.
  22. */
  23. struct s3c64xx_spi_csinfo {
  24. u8 fb_delay;
  25. unsigned line;
  26. void (*set_level)(unsigned line_id, int lvl);
  27. };
  28. /**
  29. * struct s3c64xx_spi_info - SPI Controller defining structure
  30. * @src_clk_nr: Clock source index for the CLK_CFG[SPI_CLKSEL] field.
  31. * @src_clk_name: Platform name of the corresponding clock.
  32. * @num_cs: Number of CS this controller emulates.
  33. * @cfg_gpio: Configure pins for this SPI controller.
  34. * @fifo_lvl_mask: All tx fifo_lvl fields start at offset-6
  35. * @rx_lvl_offset: Depends on tx fifo_lvl field and bus number
  36. * @high_speed: If the controller supports HIGH_SPEED_EN bit
  37. */
  38. struct s3c64xx_spi_info {
  39. int src_clk_nr;
  40. char *src_clk_name;
  41. int num_cs;
  42. int (*cfg_gpio)(struct platform_device *pdev);
  43. /* Following two fields are for future compatibility */
  44. int fifo_lvl_mask;
  45. int rx_lvl_offset;
  46. int high_speed;
  47. };
  48. /**
  49. * s3c64xx_spi_set_info - SPI Controller configure callback by the board
  50. * initialization code.
  51. * @cntrlr: SPI controller number the configuration is for.
  52. * @src_clk_nr: Clock the SPI controller is to use to generate SPI clocks.
  53. * @num_cs: Number of elements in the 'cs' array.
  54. *
  55. * Call this from machine init code for each SPI Controller that
  56. * has some chips attached to it.
  57. */
  58. extern void s3c64xx_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
  59. extern void s5pc100_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
  60. extern void s5pv210_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
  61. extern void s5p6440_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
  62. extern void s5p6442_spi_set_info(int cntrlr, int src_clk_nr, int num_cs);
  63. #endif /* __S3C64XX_PLAT_SPI_H */