clock.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /* linux/arch/arm/plat-s3c24xx/clock.c
  2. *
  3. * Copyright 2004-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C24XX Core clock control support
  7. *
  8. * Based on, and code from linux/arch/arm/mach-versatile/clock.c
  9. **
  10. ** Copyright (C) 2004 ARM Limited.
  11. ** Written by Deep Blue Solutions Limited.
  12. *
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. */
  28. #include <linux/init.h>
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/list.h>
  32. #include <linux/errno.h>
  33. #include <linux/err.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/sysdev.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/ioport.h>
  38. #include <linux/clk.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/io.h>
  41. #include <mach/hardware.h>
  42. #include <asm/irq.h>
  43. #include <plat/cpu-freq.h>
  44. #include <plat/clock.h>
  45. #include <plat/cpu.h>
  46. /* clock information */
  47. static LIST_HEAD(clocks);
  48. /* We originally used an mutex here, but some contexts (see resume)
  49. * are calling functions such as clk_set_parent() with IRQs disabled
  50. * causing an BUG to be triggered.
  51. */
  52. DEFINE_SPINLOCK(clocks_lock);
  53. /* enable and disable calls for use with the clk struct */
  54. static int clk_null_enable(struct clk *clk, int enable)
  55. {
  56. return 0;
  57. }
  58. /* Clock API calls */
  59. struct clk *clk_get(struct device *dev, const char *id)
  60. {
  61. struct clk *p;
  62. struct clk *clk = ERR_PTR(-ENOENT);
  63. int idno;
  64. if (dev == NULL || dev->bus != &platform_bus_type)
  65. idno = -1;
  66. else
  67. idno = to_platform_device(dev)->id;
  68. spin_lock(&clocks_lock);
  69. list_for_each_entry(p, &clocks, list) {
  70. if (p->id == idno &&
  71. strcmp(id, p->name) == 0 &&
  72. try_module_get(p->owner)) {
  73. clk = p;
  74. break;
  75. }
  76. }
  77. /* check for the case where a device was supplied, but the
  78. * clock that was being searched for is not device specific */
  79. if (IS_ERR(clk)) {
  80. list_for_each_entry(p, &clocks, list) {
  81. if (p->id == -1 && strcmp(id, p->name) == 0 &&
  82. try_module_get(p->owner)) {
  83. clk = p;
  84. break;
  85. }
  86. }
  87. }
  88. spin_unlock(&clocks_lock);
  89. return clk;
  90. }
  91. void clk_put(struct clk *clk)
  92. {
  93. module_put(clk->owner);
  94. }
  95. int clk_enable(struct clk *clk)
  96. {
  97. if (IS_ERR(clk) || clk == NULL)
  98. return -EINVAL;
  99. clk_enable(clk->parent);
  100. spin_lock(&clocks_lock);
  101. if ((clk->usage++) == 0)
  102. (clk->enable)(clk, 1);
  103. spin_unlock(&clocks_lock);
  104. return 0;
  105. }
  106. void clk_disable(struct clk *clk)
  107. {
  108. if (IS_ERR(clk) || clk == NULL)
  109. return;
  110. spin_lock(&clocks_lock);
  111. if ((--clk->usage) == 0)
  112. (clk->enable)(clk, 0);
  113. spin_unlock(&clocks_lock);
  114. clk_disable(clk->parent);
  115. }
  116. unsigned long clk_get_rate(struct clk *clk)
  117. {
  118. if (IS_ERR(clk))
  119. return 0;
  120. if (clk->rate != 0)
  121. return clk->rate;
  122. if (clk->ops != NULL && clk->ops->get_rate != NULL)
  123. return (clk->ops->get_rate)(clk);
  124. if (clk->parent != NULL)
  125. return clk_get_rate(clk->parent);
  126. return clk->rate;
  127. }
  128. long clk_round_rate(struct clk *clk, unsigned long rate)
  129. {
  130. if (!IS_ERR(clk) && clk->ops && clk->ops->round_rate)
  131. return (clk->ops->round_rate)(clk, rate);
  132. return rate;
  133. }
  134. int clk_set_rate(struct clk *clk, unsigned long rate)
  135. {
  136. int ret;
  137. if (IS_ERR(clk))
  138. return -EINVAL;
  139. /* We do not default just do a clk->rate = rate as
  140. * the clock may have been made this way by choice.
  141. */
  142. WARN_ON(clk->ops == NULL);
  143. WARN_ON(clk->ops && clk->ops->set_rate == NULL);
  144. if (clk->ops == NULL || clk->ops->set_rate == NULL)
  145. return -EINVAL;
  146. spin_lock(&clocks_lock);
  147. ret = (clk->ops->set_rate)(clk, rate);
  148. spin_unlock(&clocks_lock);
  149. return ret;
  150. }
  151. struct clk *clk_get_parent(struct clk *clk)
  152. {
  153. return clk->parent;
  154. }
  155. int clk_set_parent(struct clk *clk, struct clk *parent)
  156. {
  157. int ret = 0;
  158. if (IS_ERR(clk))
  159. return -EINVAL;
  160. spin_lock(&clocks_lock);
  161. if (clk->ops && clk->ops->set_parent)
  162. ret = (clk->ops->set_parent)(clk, parent);
  163. spin_unlock(&clocks_lock);
  164. return ret;
  165. }
  166. EXPORT_SYMBOL(clk_get);
  167. EXPORT_SYMBOL(clk_put);
  168. EXPORT_SYMBOL(clk_enable);
  169. EXPORT_SYMBOL(clk_disable);
  170. EXPORT_SYMBOL(clk_get_rate);
  171. EXPORT_SYMBOL(clk_round_rate);
  172. EXPORT_SYMBOL(clk_set_rate);
  173. EXPORT_SYMBOL(clk_get_parent);
  174. EXPORT_SYMBOL(clk_set_parent);
  175. /* base clocks */
  176. int clk_default_setrate(struct clk *clk, unsigned long rate)
  177. {
  178. clk->rate = rate;
  179. return 0;
  180. }
  181. struct clk_ops clk_ops_def_setrate = {
  182. .set_rate = clk_default_setrate,
  183. };
  184. struct clk clk_xtal = {
  185. .name = "xtal",
  186. .id = -1,
  187. .rate = 0,
  188. .parent = NULL,
  189. .ctrlbit = 0,
  190. };
  191. struct clk clk_ext = {
  192. .name = "ext",
  193. .id = -1,
  194. };
  195. struct clk clk_epll = {
  196. .name = "epll",
  197. .id = -1,
  198. };
  199. struct clk clk_mpll = {
  200. .name = "mpll",
  201. .id = -1,
  202. .ops = &clk_ops_def_setrate,
  203. };
  204. struct clk clk_upll = {
  205. .name = "upll",
  206. .id = -1,
  207. .parent = NULL,
  208. .ctrlbit = 0,
  209. };
  210. struct clk clk_f = {
  211. .name = "fclk",
  212. .id = -1,
  213. .rate = 0,
  214. .parent = &clk_mpll,
  215. .ctrlbit = 0,
  216. };
  217. struct clk clk_h = {
  218. .name = "hclk",
  219. .id = -1,
  220. .rate = 0,
  221. .parent = NULL,
  222. .ctrlbit = 0,
  223. .ops = &clk_ops_def_setrate,
  224. };
  225. struct clk clk_p = {
  226. .name = "pclk",
  227. .id = -1,
  228. .rate = 0,
  229. .parent = NULL,
  230. .ctrlbit = 0,
  231. .ops = &clk_ops_def_setrate,
  232. };
  233. struct clk clk_usb_bus = {
  234. .name = "usb-bus",
  235. .id = -1,
  236. .rate = 0,
  237. .parent = &clk_upll,
  238. };
  239. struct clk s3c24xx_uclk = {
  240. .name = "uclk",
  241. .id = -1,
  242. };
  243. /* initialise the clock system */
  244. /**
  245. * s3c24xx_register_clock() - register a clock
  246. * @clk: The clock to register
  247. *
  248. * Add the specified clock to the list of clocks known by the system.
  249. */
  250. int s3c24xx_register_clock(struct clk *clk)
  251. {
  252. if (clk->enable == NULL)
  253. clk->enable = clk_null_enable;
  254. /* add to the list of available clocks */
  255. /* Quick check to see if this clock has already been registered. */
  256. BUG_ON(clk->list.prev != clk->list.next);
  257. spin_lock(&clocks_lock);
  258. list_add(&clk->list, &clocks);
  259. spin_unlock(&clocks_lock);
  260. return 0;
  261. }
  262. /**
  263. * s3c24xx_register_clocks() - register an array of clock pointers
  264. * @clks: Pointer to an array of struct clk pointers
  265. * @nr_clks: The number of clocks in the @clks array.
  266. *
  267. * Call s3c24xx_register_clock() for all the clock pointers contained
  268. * in the @clks list. Returns the number of failures.
  269. */
  270. int s3c24xx_register_clocks(struct clk **clks, int nr_clks)
  271. {
  272. int fails = 0;
  273. for (; nr_clks > 0; nr_clks--, clks++) {
  274. if (s3c24xx_register_clock(*clks) < 0) {
  275. struct clk *clk = *clks;
  276. printk(KERN_ERR "%s: failed to register %p: %s\n",
  277. __func__, clk, clk->name);
  278. fails++;
  279. }
  280. }
  281. return fails;
  282. }
  283. /**
  284. * s3c_register_clocks() - register an array of clocks
  285. * @clkp: Pointer to the first clock in the array.
  286. * @nr_clks: Number of clocks to register.
  287. *
  288. * Call s3c24xx_register_clock() on the @clkp array given, printing an
  289. * error if it fails to register the clock (unlikely).
  290. */
  291. void __init s3c_register_clocks(struct clk *clkp, int nr_clks)
  292. {
  293. int ret;
  294. for (; nr_clks > 0; nr_clks--, clkp++) {
  295. ret = s3c24xx_register_clock(clkp);
  296. if (ret < 0) {
  297. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  298. clkp->name, ret);
  299. }
  300. }
  301. }
  302. /**
  303. * s3c_disable_clocks() - disable an array of clocks
  304. * @clkp: Pointer to the first clock in the array.
  305. * @nr_clks: Number of clocks to register.
  306. *
  307. * for internal use only at initialisation time. disable the clocks in the
  308. * @clkp array.
  309. */
  310. void __init s3c_disable_clocks(struct clk *clkp, int nr_clks)
  311. {
  312. for (; nr_clks > 0; nr_clks--, clkp++)
  313. (clkp->enable)(clkp, 0);
  314. }
  315. /* initialise all the clocks */
  316. int __init s3c24xx_register_baseclocks(unsigned long xtal)
  317. {
  318. printk(KERN_INFO "S3C24XX Clocks, Copyright 2004 Simtec Electronics\n");
  319. clk_xtal.rate = xtal;
  320. /* register our clocks */
  321. if (s3c24xx_register_clock(&clk_xtal) < 0)
  322. printk(KERN_ERR "failed to register master xtal\n");
  323. if (s3c24xx_register_clock(&clk_mpll) < 0)
  324. printk(KERN_ERR "failed to register mpll clock\n");
  325. if (s3c24xx_register_clock(&clk_upll) < 0)
  326. printk(KERN_ERR "failed to register upll clock\n");
  327. if (s3c24xx_register_clock(&clk_f) < 0)
  328. printk(KERN_ERR "failed to register cpu fclk\n");
  329. if (s3c24xx_register_clock(&clk_h) < 0)
  330. printk(KERN_ERR "failed to register cpu hclk\n");
  331. if (s3c24xx_register_clock(&clk_p) < 0)
  332. printk(KERN_ERR "failed to register cpu pclk\n");
  333. return 0;
  334. }