cpu.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /* linux/arch/arm/plat-s3c24xx/cpu.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C24XX CPU Support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/serial_core.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/delay.h>
  30. #include <linux/io.h>
  31. #include <mach/hardware.h>
  32. #include <asm/irq.h>
  33. #include <asm/cacheflush.h>
  34. #include <asm/mach/arch.h>
  35. #include <asm/mach/map.h>
  36. #include <mach/system-reset.h>
  37. #include <mach/regs-gpio.h>
  38. #include <plat/regs-serial.h>
  39. #include <plat/cpu.h>
  40. #include <plat/devs.h>
  41. #include <plat/clock.h>
  42. #include <plat/s3c2400.h>
  43. #include <plat/s3c2410.h>
  44. #include <plat/s3c2412.h>
  45. #include <plat/s3c2416.h>
  46. #include <plat/s3c244x.h>
  47. #include <plat/s3c2443.h>
  48. /* table of supported CPUs */
  49. static const char name_s3c2400[] = "S3C2400";
  50. static const char name_s3c2410[] = "S3C2410";
  51. static const char name_s3c2412[] = "S3C2412";
  52. static const char name_s3c2416[] = "S3C2416/S3C2450";
  53. static const char name_s3c2440[] = "S3C2440";
  54. static const char name_s3c2442[] = "S3C2442";
  55. static const char name_s3c2442b[] = "S3C2442B";
  56. static const char name_s3c2443[] = "S3C2443";
  57. static const char name_s3c2410a[] = "S3C2410A";
  58. static const char name_s3c2440a[] = "S3C2440A";
  59. static struct cpu_table cpu_ids[] __initdata = {
  60. {
  61. .idcode = 0x32410000,
  62. .idmask = 0xffffffff,
  63. .map_io = s3c2410_map_io,
  64. .init_clocks = s3c2410_init_clocks,
  65. .init_uarts = s3c2410_init_uarts,
  66. .init = s3c2410_init,
  67. .name = name_s3c2410
  68. },
  69. {
  70. .idcode = 0x32410002,
  71. .idmask = 0xffffffff,
  72. .map_io = s3c2410_map_io,
  73. .init_clocks = s3c2410_init_clocks,
  74. .init_uarts = s3c2410_init_uarts,
  75. .init = s3c2410a_init,
  76. .name = name_s3c2410a
  77. },
  78. {
  79. .idcode = 0x32440000,
  80. .idmask = 0xffffffff,
  81. .map_io = s3c244x_map_io,
  82. .init_clocks = s3c244x_init_clocks,
  83. .init_uarts = s3c244x_init_uarts,
  84. .init = s3c2440_init,
  85. .name = name_s3c2440
  86. },
  87. {
  88. .idcode = 0x32440001,
  89. .idmask = 0xffffffff,
  90. .map_io = s3c244x_map_io,
  91. .init_clocks = s3c244x_init_clocks,
  92. .init_uarts = s3c244x_init_uarts,
  93. .init = s3c2440_init,
  94. .name = name_s3c2440a
  95. },
  96. {
  97. .idcode = 0x32440aaa,
  98. .idmask = 0xffffffff,
  99. .map_io = s3c244x_map_io,
  100. .init_clocks = s3c244x_init_clocks,
  101. .init_uarts = s3c244x_init_uarts,
  102. .init = s3c2442_init,
  103. .name = name_s3c2442
  104. },
  105. {
  106. .idcode = 0x32440aab,
  107. .idmask = 0xffffffff,
  108. .map_io = s3c244x_map_io,
  109. .init_clocks = s3c244x_init_clocks,
  110. .init_uarts = s3c244x_init_uarts,
  111. .init = s3c2442_init,
  112. .name = name_s3c2442b
  113. },
  114. {
  115. .idcode = 0x32412001,
  116. .idmask = 0xffffffff,
  117. .map_io = s3c2412_map_io,
  118. .init_clocks = s3c2412_init_clocks,
  119. .init_uarts = s3c2412_init_uarts,
  120. .init = s3c2412_init,
  121. .name = name_s3c2412,
  122. },
  123. { /* a newer version of the s3c2412 */
  124. .idcode = 0x32412003,
  125. .idmask = 0xffffffff,
  126. .map_io = s3c2412_map_io,
  127. .init_clocks = s3c2412_init_clocks,
  128. .init_uarts = s3c2412_init_uarts,
  129. .init = s3c2412_init,
  130. .name = name_s3c2412,
  131. },
  132. { /* a strange version of the s3c2416 */
  133. .idcode = 0x32450003,
  134. .idmask = 0xffffffff,
  135. .map_io = s3c2416_map_io,
  136. .init_clocks = s3c2416_init_clocks,
  137. .init_uarts = s3c2416_init_uarts,
  138. .init = s3c2416_init,
  139. .name = name_s3c2416,
  140. },
  141. {
  142. .idcode = 0x32443001,
  143. .idmask = 0xffffffff,
  144. .map_io = s3c2443_map_io,
  145. .init_clocks = s3c2443_init_clocks,
  146. .init_uarts = s3c2443_init_uarts,
  147. .init = s3c2443_init,
  148. .name = name_s3c2443,
  149. },
  150. {
  151. .idcode = 0x0, /* S3C2400 doesn't have an idcode */
  152. .idmask = 0xffffffff,
  153. .map_io = s3c2400_map_io,
  154. .init_clocks = s3c2400_init_clocks,
  155. .init_uarts = s3c2400_init_uarts,
  156. .init = s3c2400_init,
  157. .name = name_s3c2400
  158. },
  159. };
  160. /* minimal IO mapping */
  161. static struct map_desc s3c_iodesc[] __initdata = {
  162. IODESC_ENT(GPIO),
  163. IODESC_ENT(IRQ),
  164. IODESC_ENT(MEMCTRL),
  165. IODESC_ENT(UART)
  166. };
  167. /* read cpu identificaiton code */
  168. static unsigned long s3c24xx_read_idcode_v5(void)
  169. {
  170. #if defined(CONFIG_CPU_S3C2416)
  171. /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
  172. u32 gs = __raw_readl(S3C24XX_GSTATUS1);
  173. /* test for s3c2416 or similar device */
  174. if ((gs >> 16) == 0x3245)
  175. return gs;
  176. #endif
  177. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  178. return __raw_readl(S3C2412_GSTATUS1);
  179. #else
  180. return 1UL; /* don't look like an 2400 */
  181. #endif
  182. }
  183. static unsigned long s3c24xx_read_idcode_v4(void)
  184. {
  185. #ifndef CONFIG_CPU_S3C2400
  186. return __raw_readl(S3C2410_GSTATUS1);
  187. #else
  188. return 0UL;
  189. #endif
  190. }
  191. /* Hook for arm_pm_restart to ensure we execute the reset code
  192. * with the caches enabled. It seems at least the S3C2440 has a problem
  193. * resetting if there is bus activity interrupted by the reset.
  194. */
  195. static void s3c24xx_pm_restart(char mode, const char *cmd)
  196. {
  197. if (mode != 's') {
  198. unsigned long flags;
  199. local_irq_save(flags);
  200. __cpuc_flush_kern_all();
  201. __cpuc_flush_user_all();
  202. arch_reset(mode, cmd);
  203. local_irq_restore(flags);
  204. }
  205. /* fallback, or unhandled */
  206. arm_machine_restart(mode, cmd);
  207. }
  208. void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
  209. {
  210. unsigned long idcode = 0x0;
  211. /* initialise the io descriptors we need for initialisation */
  212. iotable_init(mach_desc, size);
  213. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  214. if (cpu_architecture() >= CPU_ARCH_ARMv5) {
  215. idcode = s3c24xx_read_idcode_v5();
  216. } else {
  217. idcode = s3c24xx_read_idcode_v4();
  218. }
  219. arm_pm_restart = s3c24xx_pm_restart;
  220. s3c_init_cpu(idcode, cpu_ids, ARRAY_SIZE(cpu_ids));
  221. }