pcie.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * arch/arm/plat-orion/pcie.c
  3. *
  4. * Marvell Orion SoC PCIe handling.
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/pci.h>
  12. #include <linux/mbus.h>
  13. #include <asm/mach/pci.h>
  14. #include <plat/pcie.h>
  15. #include <linux/delay.h>
  16. /*
  17. * PCIe unit register offsets.
  18. */
  19. #define PCIE_DEV_ID_OFF 0x0000
  20. #define PCIE_CMD_OFF 0x0004
  21. #define PCIE_DEV_REV_OFF 0x0008
  22. #define PCIE_BAR_LO_OFF(n) (0x0010 + ((n) << 3))
  23. #define PCIE_BAR_HI_OFF(n) (0x0014 + ((n) << 3))
  24. #define PCIE_HEADER_LOG_4_OFF 0x0128
  25. #define PCIE_BAR_CTRL_OFF(n) (0x1804 + ((n - 1) * 4))
  26. #define PCIE_WIN04_CTRL_OFF(n) (0x1820 + ((n) << 4))
  27. #define PCIE_WIN04_BASE_OFF(n) (0x1824 + ((n) << 4))
  28. #define PCIE_WIN04_REMAP_OFF(n) (0x182c + ((n) << 4))
  29. #define PCIE_WIN5_CTRL_OFF 0x1880
  30. #define PCIE_WIN5_BASE_OFF 0x1884
  31. #define PCIE_WIN5_REMAP_OFF 0x188c
  32. #define PCIE_CONF_ADDR_OFF 0x18f8
  33. #define PCIE_CONF_ADDR_EN 0x80000000
  34. #define PCIE_CONF_REG(r) ((((r) & 0xf00) << 16) | ((r) & 0xfc))
  35. #define PCIE_CONF_BUS(b) (((b) & 0xff) << 16)
  36. #define PCIE_CONF_DEV(d) (((d) & 0x1f) << 11)
  37. #define PCIE_CONF_FUNC(f) (((f) & 0x7) << 8)
  38. #define PCIE_CONF_DATA_OFF 0x18fc
  39. #define PCIE_MASK_OFF 0x1910
  40. #define PCIE_CTRL_OFF 0x1a00
  41. #define PCIE_CTRL_X1_MODE 0x0001
  42. #define PCIE_STAT_OFF 0x1a04
  43. #define PCIE_STAT_DEV_OFFS 20
  44. #define PCIE_STAT_DEV_MASK 0x1f
  45. #define PCIE_STAT_BUS_OFFS 8
  46. #define PCIE_STAT_BUS_MASK 0xff
  47. #define PCIE_STAT_LINK_DOWN 1
  48. #define PCIE_DEBUG_CTRL 0x1a60
  49. #define PCIE_DEBUG_SOFT_RESET (1<<20)
  50. u32 __init orion_pcie_dev_id(void __iomem *base)
  51. {
  52. return readl(base + PCIE_DEV_ID_OFF) >> 16;
  53. }
  54. u32 __init orion_pcie_rev(void __iomem *base)
  55. {
  56. return readl(base + PCIE_DEV_REV_OFF) & 0xff;
  57. }
  58. int orion_pcie_link_up(void __iomem *base)
  59. {
  60. return !(readl(base + PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN);
  61. }
  62. int __init orion_pcie_x4_mode(void __iomem *base)
  63. {
  64. return !(readl(base + PCIE_CTRL_OFF) & PCIE_CTRL_X1_MODE);
  65. }
  66. int orion_pcie_get_local_bus_nr(void __iomem *base)
  67. {
  68. u32 stat = readl(base + PCIE_STAT_OFF);
  69. return (stat >> PCIE_STAT_BUS_OFFS) & PCIE_STAT_BUS_MASK;
  70. }
  71. void __init orion_pcie_set_local_bus_nr(void __iomem *base, int nr)
  72. {
  73. u32 stat;
  74. stat = readl(base + PCIE_STAT_OFF);
  75. stat &= ~(PCIE_STAT_BUS_MASK << PCIE_STAT_BUS_OFFS);
  76. stat |= nr << PCIE_STAT_BUS_OFFS;
  77. writel(stat, base + PCIE_STAT_OFF);
  78. }
  79. void __init orion_pcie_reset(void __iomem *base)
  80. {
  81. u32 reg;
  82. int i;
  83. /*
  84. * MV-S104860-U0, Rev. C:
  85. * PCI Express Unit Soft Reset
  86. * When set, generates an internal reset in the PCI Express unit.
  87. * This bit should be cleared after the link is re-established.
  88. */
  89. reg = readl(base + PCIE_DEBUG_CTRL);
  90. reg |= PCIE_DEBUG_SOFT_RESET;
  91. writel(reg, base + PCIE_DEBUG_CTRL);
  92. for (i = 0; i < 20; i++) {
  93. mdelay(10);
  94. if (orion_pcie_link_up(base))
  95. break;
  96. }
  97. reg &= ~(PCIE_DEBUG_SOFT_RESET);
  98. writel(reg, base + PCIE_DEBUG_CTRL);
  99. }
  100. /*
  101. * Setup PCIE BARs and Address Decode Wins:
  102. * BAR[0,2] -> disabled, BAR[1] -> covers all DRAM banks
  103. * WIN[0-3] -> DRAM bank[0-3]
  104. */
  105. static void __init orion_pcie_setup_wins(void __iomem *base,
  106. struct mbus_dram_target_info *dram)
  107. {
  108. u32 size;
  109. int i;
  110. /*
  111. * First, disable and clear BARs and windows.
  112. */
  113. for (i = 1; i <= 2; i++) {
  114. writel(0, base + PCIE_BAR_CTRL_OFF(i));
  115. writel(0, base + PCIE_BAR_LO_OFF(i));
  116. writel(0, base + PCIE_BAR_HI_OFF(i));
  117. }
  118. for (i = 0; i < 5; i++) {
  119. writel(0, base + PCIE_WIN04_CTRL_OFF(i));
  120. writel(0, base + PCIE_WIN04_BASE_OFF(i));
  121. writel(0, base + PCIE_WIN04_REMAP_OFF(i));
  122. }
  123. writel(0, base + PCIE_WIN5_CTRL_OFF);
  124. writel(0, base + PCIE_WIN5_BASE_OFF);
  125. writel(0, base + PCIE_WIN5_REMAP_OFF);
  126. /*
  127. * Setup windows for DDR banks. Count total DDR size on the fly.
  128. */
  129. size = 0;
  130. for (i = 0; i < dram->num_cs; i++) {
  131. struct mbus_dram_window *cs = dram->cs + i;
  132. writel(cs->base & 0xffff0000, base + PCIE_WIN04_BASE_OFF(i));
  133. writel(0, base + PCIE_WIN04_REMAP_OFF(i));
  134. writel(((cs->size - 1) & 0xffff0000) |
  135. (cs->mbus_attr << 8) |
  136. (dram->mbus_dram_target_id << 4) | 1,
  137. base + PCIE_WIN04_CTRL_OFF(i));
  138. size += cs->size;
  139. }
  140. /*
  141. * Round up 'size' to the nearest power of two.
  142. */
  143. if ((size & (size - 1)) != 0)
  144. size = 1 << fls(size);
  145. /*
  146. * Setup BAR[1] to all DRAM banks.
  147. */
  148. writel(dram->cs[0].base, base + PCIE_BAR_LO_OFF(1));
  149. writel(0, base + PCIE_BAR_HI_OFF(1));
  150. writel(((size - 1) & 0xffff0000) | 1, base + PCIE_BAR_CTRL_OFF(1));
  151. }
  152. void __init orion_pcie_setup(void __iomem *base,
  153. struct mbus_dram_target_info *dram)
  154. {
  155. u16 cmd;
  156. u32 mask;
  157. /*
  158. * soft reset PCIe unit
  159. */
  160. orion_pcie_reset(base);
  161. /*
  162. * Point PCIe unit MBUS decode windows to DRAM space.
  163. */
  164. orion_pcie_setup_wins(base, dram);
  165. /*
  166. * Master + slave enable.
  167. */
  168. cmd = readw(base + PCIE_CMD_OFF);
  169. cmd |= PCI_COMMAND_IO;
  170. cmd |= PCI_COMMAND_MEMORY;
  171. cmd |= PCI_COMMAND_MASTER;
  172. writew(cmd, base + PCIE_CMD_OFF);
  173. /*
  174. * Enable interrupt lines A-D.
  175. */
  176. mask = readl(base + PCIE_MASK_OFF);
  177. mask |= 0x0f000000;
  178. writel(mask, base + PCIE_MASK_OFF);
  179. }
  180. int orion_pcie_rd_conf(void __iomem *base, struct pci_bus *bus,
  181. u32 devfn, int where, int size, u32 *val)
  182. {
  183. writel(PCIE_CONF_BUS(bus->number) |
  184. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  185. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  186. PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
  187. base + PCIE_CONF_ADDR_OFF);
  188. *val = readl(base + PCIE_CONF_DATA_OFF);
  189. if (size == 1)
  190. *val = (*val >> (8 * (where & 3))) & 0xff;
  191. else if (size == 2)
  192. *val = (*val >> (8 * (where & 3))) & 0xffff;
  193. return PCIBIOS_SUCCESSFUL;
  194. }
  195. int orion_pcie_rd_conf_tlp(void __iomem *base, struct pci_bus *bus,
  196. u32 devfn, int where, int size, u32 *val)
  197. {
  198. writel(PCIE_CONF_BUS(bus->number) |
  199. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  200. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  201. PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
  202. base + PCIE_CONF_ADDR_OFF);
  203. *val = readl(base + PCIE_CONF_DATA_OFF);
  204. if (bus->number != orion_pcie_get_local_bus_nr(base) ||
  205. PCI_FUNC(devfn) != 0)
  206. *val = readl(base + PCIE_HEADER_LOG_4_OFF);
  207. if (size == 1)
  208. *val = (*val >> (8 * (where & 3))) & 0xff;
  209. else if (size == 2)
  210. *val = (*val >> (8 * (where & 3))) & 0xffff;
  211. return PCIBIOS_SUCCESSFUL;
  212. }
  213. int orion_pcie_rd_conf_wa(void __iomem *wa_base, struct pci_bus *bus,
  214. u32 devfn, int where, int size, u32 *val)
  215. {
  216. *val = readl(wa_base + (PCIE_CONF_BUS(bus->number) |
  217. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  218. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  219. PCIE_CONF_REG(where)));
  220. if (size == 1)
  221. *val = (*val >> (8 * (where & 3))) & 0xff;
  222. else if (size == 2)
  223. *val = (*val >> (8 * (where & 3))) & 0xffff;
  224. return PCIBIOS_SUCCESSFUL;
  225. }
  226. int orion_pcie_wr_conf(void __iomem *base, struct pci_bus *bus,
  227. u32 devfn, int where, int size, u32 val)
  228. {
  229. int ret = PCIBIOS_SUCCESSFUL;
  230. writel(PCIE_CONF_BUS(bus->number) |
  231. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  232. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  233. PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
  234. base + PCIE_CONF_ADDR_OFF);
  235. if (size == 4) {
  236. writel(val, base + PCIE_CONF_DATA_OFF);
  237. } else if (size == 2) {
  238. writew(val, base + PCIE_CONF_DATA_OFF + (where & 3));
  239. } else if (size == 1) {
  240. writeb(val, base + PCIE_CONF_DATA_OFF + (where & 3));
  241. } else {
  242. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  243. }
  244. return ret;
  245. }