mcbsp.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <plat/dma.h>
  27. #include <plat/mcbsp.h>
  28. #include "../mach-omap2/cm-regbits-34xx.h"
  29. struct omap_mcbsp **mcbsp_ptr;
  30. int omap_mcbsp_count, omap_mcbsp_cache_size;
  31. void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  32. {
  33. if (cpu_class_is_omap1()) {
  34. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  35. __raw_writew((u16)val, mcbsp->io_base + reg);
  36. } else if (cpu_is_omap2420()) {
  37. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  38. __raw_writew((u16)val, mcbsp->io_base + reg);
  39. } else {
  40. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  41. __raw_writel(val, mcbsp->io_base + reg);
  42. }
  43. }
  44. int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  45. {
  46. if (cpu_class_is_omap1()) {
  47. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  48. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  49. } else if (cpu_is_omap2420()) {
  50. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  51. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  52. } else {
  53. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  54. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  55. }
  56. }
  57. #ifdef CONFIG_ARCH_OMAP3
  58. void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  59. {
  60. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  61. }
  62. int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  63. {
  64. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  65. }
  66. #endif
  67. #define MCBSP_READ(mcbsp, reg) \
  68. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  69. #define MCBSP_WRITE(mcbsp, reg, val) \
  70. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  71. #define MCBSP_READ_CACHE(mcbsp, reg) \
  72. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  73. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  74. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  75. #define MCBSP_ST_READ(mcbsp, reg) \
  76. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  77. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  78. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  79. static void omap_mcbsp_dump_reg(u8 id)
  80. {
  81. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  82. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  83. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  84. MCBSP_READ(mcbsp, DRR2));
  85. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  86. MCBSP_READ(mcbsp, DRR1));
  87. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  88. MCBSP_READ(mcbsp, DXR2));
  89. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  90. MCBSP_READ(mcbsp, DXR1));
  91. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  92. MCBSP_READ(mcbsp, SPCR2));
  93. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  94. MCBSP_READ(mcbsp, SPCR1));
  95. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  96. MCBSP_READ(mcbsp, RCR2));
  97. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  98. MCBSP_READ(mcbsp, RCR1));
  99. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  100. MCBSP_READ(mcbsp, XCR2));
  101. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  102. MCBSP_READ(mcbsp, XCR1));
  103. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  104. MCBSP_READ(mcbsp, SRGR2));
  105. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  106. MCBSP_READ(mcbsp, SRGR1));
  107. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  108. MCBSP_READ(mcbsp, PCR0));
  109. dev_dbg(mcbsp->dev, "***********************\n");
  110. }
  111. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  112. {
  113. struct omap_mcbsp *mcbsp_tx = dev_id;
  114. u16 irqst_spcr2;
  115. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  116. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  117. if (irqst_spcr2 & XSYNC_ERR) {
  118. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  119. irqst_spcr2);
  120. /* Writing zero to XSYNC_ERR clears the IRQ */
  121. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  122. } else {
  123. complete(&mcbsp_tx->tx_irq_completion);
  124. }
  125. return IRQ_HANDLED;
  126. }
  127. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  128. {
  129. struct omap_mcbsp *mcbsp_rx = dev_id;
  130. u16 irqst_spcr1;
  131. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  132. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  133. if (irqst_spcr1 & RSYNC_ERR) {
  134. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  135. irqst_spcr1);
  136. /* Writing zero to RSYNC_ERR clears the IRQ */
  137. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  138. } else {
  139. complete(&mcbsp_rx->tx_irq_completion);
  140. }
  141. return IRQ_HANDLED;
  142. }
  143. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  144. {
  145. struct omap_mcbsp *mcbsp_dma_tx = data;
  146. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  147. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  148. /* We can free the channels */
  149. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  150. mcbsp_dma_tx->dma_tx_lch = -1;
  151. complete(&mcbsp_dma_tx->tx_dma_completion);
  152. }
  153. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  154. {
  155. struct omap_mcbsp *mcbsp_dma_rx = data;
  156. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  157. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  158. /* We can free the channels */
  159. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  160. mcbsp_dma_rx->dma_rx_lch = -1;
  161. complete(&mcbsp_dma_rx->rx_dma_completion);
  162. }
  163. /*
  164. * omap_mcbsp_config simply write a config to the
  165. * appropriate McBSP.
  166. * You either call this function or set the McBSP registers
  167. * by yourself before calling omap_mcbsp_start().
  168. */
  169. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  170. {
  171. struct omap_mcbsp *mcbsp;
  172. if (!omap_mcbsp_check_valid_id(id)) {
  173. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  174. return;
  175. }
  176. mcbsp = id_to_mcbsp_ptr(id);
  177. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  178. mcbsp->id, mcbsp->phys_base);
  179. /* We write the given config */
  180. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  181. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  182. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  183. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  184. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  185. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  186. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  187. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  188. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  189. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  190. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  191. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  192. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  193. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  194. }
  195. }
  196. EXPORT_SYMBOL(omap_mcbsp_config);
  197. #ifdef CONFIG_ARCH_OMAP3
  198. static void omap_st_on(struct omap_mcbsp *mcbsp)
  199. {
  200. unsigned int w;
  201. /*
  202. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  203. * are enabled or sidetones start sounding ugly.
  204. */
  205. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  206. w &= ~(1 << (mcbsp->id - 2));
  207. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  208. /* Enable McBSP Sidetone */
  209. w = MCBSP_READ(mcbsp, SSELCR);
  210. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  211. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  212. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  213. /* Enable Sidetone from Sidetone Core */
  214. w = MCBSP_ST_READ(mcbsp, SSELCR);
  215. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  216. }
  217. static void omap_st_off(struct omap_mcbsp *mcbsp)
  218. {
  219. unsigned int w;
  220. w = MCBSP_ST_READ(mcbsp, SSELCR);
  221. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  222. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  223. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  224. w = MCBSP_READ(mcbsp, SSELCR);
  225. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  226. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  227. w |= 1 << (mcbsp->id - 2);
  228. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  229. }
  230. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  231. {
  232. u16 val, i;
  233. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  234. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  235. val = MCBSP_ST_READ(mcbsp, SSELCR);
  236. if (val & ST_COEFFWREN)
  237. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  238. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  239. for (i = 0; i < 128; i++)
  240. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  241. i = 0;
  242. val = MCBSP_ST_READ(mcbsp, SSELCR);
  243. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  244. val = MCBSP_ST_READ(mcbsp, SSELCR);
  245. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  246. if (i == 1000)
  247. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  248. }
  249. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  250. {
  251. u16 w;
  252. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  253. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  254. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  255. w = MCBSP_ST_READ(mcbsp, SSELCR);
  256. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  257. ST_CH1GAIN(st_data->ch1gain));
  258. }
  259. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  260. {
  261. struct omap_mcbsp *mcbsp;
  262. struct omap_mcbsp_st_data *st_data;
  263. int ret = 0;
  264. if (!omap_mcbsp_check_valid_id(id)) {
  265. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  266. return -ENODEV;
  267. }
  268. mcbsp = id_to_mcbsp_ptr(id);
  269. st_data = mcbsp->st_data;
  270. if (!st_data)
  271. return -ENOENT;
  272. spin_lock_irq(&mcbsp->lock);
  273. if (channel == 0)
  274. st_data->ch0gain = chgain;
  275. else if (channel == 1)
  276. st_data->ch1gain = chgain;
  277. else
  278. ret = -EINVAL;
  279. if (st_data->enabled)
  280. omap_st_chgain(mcbsp);
  281. spin_unlock_irq(&mcbsp->lock);
  282. return ret;
  283. }
  284. EXPORT_SYMBOL(omap_st_set_chgain);
  285. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  286. {
  287. struct omap_mcbsp *mcbsp;
  288. struct omap_mcbsp_st_data *st_data;
  289. int ret = 0;
  290. if (!omap_mcbsp_check_valid_id(id)) {
  291. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  292. return -ENODEV;
  293. }
  294. mcbsp = id_to_mcbsp_ptr(id);
  295. st_data = mcbsp->st_data;
  296. if (!st_data)
  297. return -ENOENT;
  298. spin_lock_irq(&mcbsp->lock);
  299. if (channel == 0)
  300. *chgain = st_data->ch0gain;
  301. else if (channel == 1)
  302. *chgain = st_data->ch1gain;
  303. else
  304. ret = -EINVAL;
  305. spin_unlock_irq(&mcbsp->lock);
  306. return ret;
  307. }
  308. EXPORT_SYMBOL(omap_st_get_chgain);
  309. static int omap_st_start(struct omap_mcbsp *mcbsp)
  310. {
  311. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  312. if (st_data && st_data->enabled && !st_data->running) {
  313. omap_st_fir_write(mcbsp, st_data->taps);
  314. omap_st_chgain(mcbsp);
  315. if (!mcbsp->free) {
  316. omap_st_on(mcbsp);
  317. st_data->running = 1;
  318. }
  319. }
  320. return 0;
  321. }
  322. int omap_st_enable(unsigned int id)
  323. {
  324. struct omap_mcbsp *mcbsp;
  325. struct omap_mcbsp_st_data *st_data;
  326. if (!omap_mcbsp_check_valid_id(id)) {
  327. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  328. return -ENODEV;
  329. }
  330. mcbsp = id_to_mcbsp_ptr(id);
  331. st_data = mcbsp->st_data;
  332. if (!st_data)
  333. return -ENODEV;
  334. spin_lock_irq(&mcbsp->lock);
  335. st_data->enabled = 1;
  336. omap_st_start(mcbsp);
  337. spin_unlock_irq(&mcbsp->lock);
  338. return 0;
  339. }
  340. EXPORT_SYMBOL(omap_st_enable);
  341. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  342. {
  343. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  344. if (st_data && st_data->running) {
  345. if (!mcbsp->free) {
  346. omap_st_off(mcbsp);
  347. st_data->running = 0;
  348. }
  349. }
  350. return 0;
  351. }
  352. int omap_st_disable(unsigned int id)
  353. {
  354. struct omap_mcbsp *mcbsp;
  355. struct omap_mcbsp_st_data *st_data;
  356. int ret = 0;
  357. if (!omap_mcbsp_check_valid_id(id)) {
  358. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  359. return -ENODEV;
  360. }
  361. mcbsp = id_to_mcbsp_ptr(id);
  362. st_data = mcbsp->st_data;
  363. if (!st_data)
  364. return -ENODEV;
  365. spin_lock_irq(&mcbsp->lock);
  366. omap_st_stop(mcbsp);
  367. st_data->enabled = 0;
  368. spin_unlock_irq(&mcbsp->lock);
  369. return ret;
  370. }
  371. EXPORT_SYMBOL(omap_st_disable);
  372. int omap_st_is_enabled(unsigned int id)
  373. {
  374. struct omap_mcbsp *mcbsp;
  375. struct omap_mcbsp_st_data *st_data;
  376. if (!omap_mcbsp_check_valid_id(id)) {
  377. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  378. return -ENODEV;
  379. }
  380. mcbsp = id_to_mcbsp_ptr(id);
  381. st_data = mcbsp->st_data;
  382. if (!st_data)
  383. return -ENODEV;
  384. return st_data->enabled;
  385. }
  386. EXPORT_SYMBOL(omap_st_is_enabled);
  387. /*
  388. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  389. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  390. * for the THRSH2 register.
  391. */
  392. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  393. {
  394. struct omap_mcbsp *mcbsp;
  395. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  396. return;
  397. if (!omap_mcbsp_check_valid_id(id)) {
  398. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  399. return;
  400. }
  401. mcbsp = id_to_mcbsp_ptr(id);
  402. if (threshold && threshold <= mcbsp->max_tx_thres)
  403. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  404. }
  405. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  406. /*
  407. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  408. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  409. * for the THRSH1 register.
  410. */
  411. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  412. {
  413. struct omap_mcbsp *mcbsp;
  414. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  415. return;
  416. if (!omap_mcbsp_check_valid_id(id)) {
  417. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  418. return;
  419. }
  420. mcbsp = id_to_mcbsp_ptr(id);
  421. if (threshold && threshold <= mcbsp->max_rx_thres)
  422. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  423. }
  424. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  425. /*
  426. * omap_mcbsp_get_max_tx_thres just return the current configured
  427. * maximum threshold for transmission
  428. */
  429. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  430. {
  431. struct omap_mcbsp *mcbsp;
  432. if (!omap_mcbsp_check_valid_id(id)) {
  433. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  434. return -ENODEV;
  435. }
  436. mcbsp = id_to_mcbsp_ptr(id);
  437. return mcbsp->max_tx_thres;
  438. }
  439. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  440. /*
  441. * omap_mcbsp_get_max_rx_thres just return the current configured
  442. * maximum threshold for reception
  443. */
  444. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  445. {
  446. struct omap_mcbsp *mcbsp;
  447. if (!omap_mcbsp_check_valid_id(id)) {
  448. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  449. return -ENODEV;
  450. }
  451. mcbsp = id_to_mcbsp_ptr(id);
  452. return mcbsp->max_rx_thres;
  453. }
  454. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  455. u16 omap_mcbsp_get_fifo_size(unsigned int id)
  456. {
  457. struct omap_mcbsp *mcbsp;
  458. if (!omap_mcbsp_check_valid_id(id)) {
  459. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  460. return -ENODEV;
  461. }
  462. mcbsp = id_to_mcbsp_ptr(id);
  463. return mcbsp->pdata->buffer_size;
  464. }
  465. EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);
  466. /*
  467. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  468. */
  469. u16 omap_mcbsp_get_tx_delay(unsigned int id)
  470. {
  471. struct omap_mcbsp *mcbsp;
  472. u16 buffstat;
  473. if (!omap_mcbsp_check_valid_id(id)) {
  474. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  475. return -ENODEV;
  476. }
  477. mcbsp = id_to_mcbsp_ptr(id);
  478. /* Returns the number of free locations in the buffer */
  479. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  480. /* Number of slots are different in McBSP ports */
  481. return mcbsp->pdata->buffer_size - buffstat;
  482. }
  483. EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
  484. /*
  485. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  486. * to reach the threshold value (when the DMA will be triggered to read it)
  487. */
  488. u16 omap_mcbsp_get_rx_delay(unsigned int id)
  489. {
  490. struct omap_mcbsp *mcbsp;
  491. u16 buffstat, threshold;
  492. if (!omap_mcbsp_check_valid_id(id)) {
  493. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  494. return -ENODEV;
  495. }
  496. mcbsp = id_to_mcbsp_ptr(id);
  497. /* Returns the number of used locations in the buffer */
  498. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  499. /* RX threshold */
  500. threshold = MCBSP_READ(mcbsp, THRSH1);
  501. /* Return the number of location till we reach the threshold limit */
  502. if (threshold <= buffstat)
  503. return 0;
  504. else
  505. return threshold - buffstat;
  506. }
  507. EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
  508. /*
  509. * omap_mcbsp_get_dma_op_mode just return the current configured
  510. * operating mode for the mcbsp channel
  511. */
  512. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  513. {
  514. struct omap_mcbsp *mcbsp;
  515. int dma_op_mode;
  516. if (!omap_mcbsp_check_valid_id(id)) {
  517. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  518. return -ENODEV;
  519. }
  520. mcbsp = id_to_mcbsp_ptr(id);
  521. dma_op_mode = mcbsp->dma_op_mode;
  522. return dma_op_mode;
  523. }
  524. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  525. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  526. {
  527. /*
  528. * Enable wakup behavior, smart idle and all wakeups
  529. * REVISIT: some wakeups may be unnecessary
  530. */
  531. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  532. u16 syscon;
  533. syscon = MCBSP_READ(mcbsp, SYSCON);
  534. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  535. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  536. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  537. CLOCKACTIVITY(0x02));
  538. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  539. } else {
  540. syscon |= SIDLEMODE(0x01);
  541. }
  542. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  543. }
  544. }
  545. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  546. {
  547. /*
  548. * Disable wakup behavior, smart idle and all wakeups
  549. */
  550. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  551. u16 syscon;
  552. syscon = MCBSP_READ(mcbsp, SYSCON);
  553. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  554. /*
  555. * HW bug workaround - If no_idle mode is taken, we need to
  556. * go to smart_idle before going to always_idle, or the
  557. * device will not hit retention anymore.
  558. */
  559. syscon |= SIDLEMODE(0x02);
  560. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  561. syscon &= ~(SIDLEMODE(0x03));
  562. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  563. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  564. }
  565. }
  566. #else
  567. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  568. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  569. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  570. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  571. #endif
  572. /*
  573. * We can choose between IRQ based or polled IO.
  574. * This needs to be called before omap_mcbsp_request().
  575. */
  576. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  577. {
  578. struct omap_mcbsp *mcbsp;
  579. if (!omap_mcbsp_check_valid_id(id)) {
  580. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  581. return -ENODEV;
  582. }
  583. mcbsp = id_to_mcbsp_ptr(id);
  584. spin_lock(&mcbsp->lock);
  585. if (!mcbsp->free) {
  586. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  587. mcbsp->id);
  588. spin_unlock(&mcbsp->lock);
  589. return -EINVAL;
  590. }
  591. mcbsp->io_type = io_type;
  592. spin_unlock(&mcbsp->lock);
  593. return 0;
  594. }
  595. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  596. int omap_mcbsp_request(unsigned int id)
  597. {
  598. struct omap_mcbsp *mcbsp;
  599. void *reg_cache;
  600. int err;
  601. if (!omap_mcbsp_check_valid_id(id)) {
  602. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  603. return -ENODEV;
  604. }
  605. mcbsp = id_to_mcbsp_ptr(id);
  606. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  607. if (!reg_cache) {
  608. return -ENOMEM;
  609. }
  610. spin_lock(&mcbsp->lock);
  611. if (!mcbsp->free) {
  612. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  613. mcbsp->id);
  614. err = -EBUSY;
  615. goto err_kfree;
  616. }
  617. mcbsp->free = 0;
  618. mcbsp->reg_cache = reg_cache;
  619. spin_unlock(&mcbsp->lock);
  620. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  621. mcbsp->pdata->ops->request(id);
  622. clk_enable(mcbsp->iclk);
  623. clk_enable(mcbsp->fclk);
  624. /* Do procedure specific to omap34xx arch, if applicable */
  625. omap34xx_mcbsp_request(mcbsp);
  626. /*
  627. * Make sure that transmitter, receiver and sample-rate generator are
  628. * not running before activating IRQs.
  629. */
  630. MCBSP_WRITE(mcbsp, SPCR1, 0);
  631. MCBSP_WRITE(mcbsp, SPCR2, 0);
  632. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  633. /* We need to get IRQs here */
  634. init_completion(&mcbsp->tx_irq_completion);
  635. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  636. 0, "McBSP", (void *)mcbsp);
  637. if (err != 0) {
  638. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  639. "for McBSP%d\n", mcbsp->tx_irq,
  640. mcbsp->id);
  641. goto err_clk_disable;
  642. }
  643. if (mcbsp->rx_irq) {
  644. init_completion(&mcbsp->rx_irq_completion);
  645. err = request_irq(mcbsp->rx_irq,
  646. omap_mcbsp_rx_irq_handler,
  647. 0, "McBSP", (void *)mcbsp);
  648. if (err != 0) {
  649. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  650. "for McBSP%d\n", mcbsp->rx_irq,
  651. mcbsp->id);
  652. goto err_free_irq;
  653. }
  654. }
  655. }
  656. return 0;
  657. err_free_irq:
  658. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  659. err_clk_disable:
  660. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  661. mcbsp->pdata->ops->free(id);
  662. /* Do procedure specific to omap34xx arch, if applicable */
  663. omap34xx_mcbsp_free(mcbsp);
  664. clk_disable(mcbsp->fclk);
  665. clk_disable(mcbsp->iclk);
  666. spin_lock(&mcbsp->lock);
  667. mcbsp->free = 1;
  668. mcbsp->reg_cache = NULL;
  669. err_kfree:
  670. spin_unlock(&mcbsp->lock);
  671. kfree(reg_cache);
  672. return err;
  673. }
  674. EXPORT_SYMBOL(omap_mcbsp_request);
  675. void omap_mcbsp_free(unsigned int id)
  676. {
  677. struct omap_mcbsp *mcbsp;
  678. void *reg_cache;
  679. if (!omap_mcbsp_check_valid_id(id)) {
  680. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  681. return;
  682. }
  683. mcbsp = id_to_mcbsp_ptr(id);
  684. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  685. mcbsp->pdata->ops->free(id);
  686. /* Do procedure specific to omap34xx arch, if applicable */
  687. omap34xx_mcbsp_free(mcbsp);
  688. clk_disable(mcbsp->fclk);
  689. clk_disable(mcbsp->iclk);
  690. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  691. /* Free IRQs */
  692. if (mcbsp->rx_irq)
  693. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  694. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  695. }
  696. reg_cache = mcbsp->reg_cache;
  697. spin_lock(&mcbsp->lock);
  698. if (mcbsp->free)
  699. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  700. else
  701. mcbsp->free = 1;
  702. mcbsp->reg_cache = NULL;
  703. spin_unlock(&mcbsp->lock);
  704. if (reg_cache)
  705. kfree(reg_cache);
  706. }
  707. EXPORT_SYMBOL(omap_mcbsp_free);
  708. /*
  709. * Here we start the McBSP, by enabling transmitter, receiver or both.
  710. * If no transmitter or receiver is active prior calling, then sample-rate
  711. * generator and frame sync are started.
  712. */
  713. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  714. {
  715. struct omap_mcbsp *mcbsp;
  716. int idle;
  717. u16 w;
  718. if (!omap_mcbsp_check_valid_id(id)) {
  719. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  720. return;
  721. }
  722. mcbsp = id_to_mcbsp_ptr(id);
  723. if (cpu_is_omap34xx())
  724. omap_st_start(mcbsp);
  725. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  726. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  727. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  728. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  729. if (idle) {
  730. /* Start the sample generator */
  731. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  732. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  733. }
  734. /* Enable transmitter and receiver */
  735. tx &= 1;
  736. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  737. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  738. rx &= 1;
  739. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  740. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  741. /*
  742. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  743. * REVISIT: 100us may give enough time for two CLKSRG, however
  744. * due to some unknown PM related, clock gating etc. reason it
  745. * is now at 500us.
  746. */
  747. udelay(500);
  748. if (idle) {
  749. /* Start frame sync */
  750. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  751. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  752. }
  753. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  754. /* Release the transmitter and receiver */
  755. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  756. w &= ~(tx ? XDISABLE : 0);
  757. MCBSP_WRITE(mcbsp, XCCR, w);
  758. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  759. w &= ~(rx ? RDISABLE : 0);
  760. MCBSP_WRITE(mcbsp, RCCR, w);
  761. }
  762. /* Dump McBSP Regs */
  763. omap_mcbsp_dump_reg(id);
  764. }
  765. EXPORT_SYMBOL(omap_mcbsp_start);
  766. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  767. {
  768. struct omap_mcbsp *mcbsp;
  769. int idle;
  770. u16 w;
  771. if (!omap_mcbsp_check_valid_id(id)) {
  772. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  773. return;
  774. }
  775. mcbsp = id_to_mcbsp_ptr(id);
  776. /* Reset transmitter */
  777. tx &= 1;
  778. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  779. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  780. w |= (tx ? XDISABLE : 0);
  781. MCBSP_WRITE(mcbsp, XCCR, w);
  782. }
  783. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  784. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  785. /* Reset receiver */
  786. rx &= 1;
  787. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  788. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  789. w |= (rx ? RDISABLE : 0);
  790. MCBSP_WRITE(mcbsp, RCCR, w);
  791. }
  792. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  793. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  794. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  795. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  796. if (idle) {
  797. /* Reset the sample rate generator */
  798. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  799. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  800. }
  801. if (cpu_is_omap34xx())
  802. omap_st_stop(mcbsp);
  803. }
  804. EXPORT_SYMBOL(omap_mcbsp_stop);
  805. /* polled mcbsp i/o operations */
  806. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  807. {
  808. struct omap_mcbsp *mcbsp;
  809. if (!omap_mcbsp_check_valid_id(id)) {
  810. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  811. return -ENODEV;
  812. }
  813. mcbsp = id_to_mcbsp_ptr(id);
  814. MCBSP_WRITE(mcbsp, DXR1, buf);
  815. /* if frame sync error - clear the error */
  816. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  817. /* clear error */
  818. MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
  819. /* resend */
  820. return -1;
  821. } else {
  822. /* wait for transmit confirmation */
  823. int attemps = 0;
  824. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  825. if (attemps++ > 1000) {
  826. MCBSP_WRITE(mcbsp, SPCR2,
  827. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  828. (~XRST));
  829. udelay(10);
  830. MCBSP_WRITE(mcbsp, SPCR2,
  831. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  832. (XRST));
  833. udelay(10);
  834. dev_err(mcbsp->dev, "Could not write to"
  835. " McBSP%d Register\n", mcbsp->id);
  836. return -2;
  837. }
  838. }
  839. }
  840. return 0;
  841. }
  842. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  843. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  844. {
  845. struct omap_mcbsp *mcbsp;
  846. if (!omap_mcbsp_check_valid_id(id)) {
  847. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  848. return -ENODEV;
  849. }
  850. mcbsp = id_to_mcbsp_ptr(id);
  851. /* if frame sync error - clear the error */
  852. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  853. /* clear error */
  854. MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
  855. /* resend */
  856. return -1;
  857. } else {
  858. /* wait for recieve confirmation */
  859. int attemps = 0;
  860. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  861. if (attemps++ > 1000) {
  862. MCBSP_WRITE(mcbsp, SPCR1,
  863. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  864. (~RRST));
  865. udelay(10);
  866. MCBSP_WRITE(mcbsp, SPCR1,
  867. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  868. (RRST));
  869. udelay(10);
  870. dev_err(mcbsp->dev, "Could not read from"
  871. " McBSP%d Register\n", mcbsp->id);
  872. return -2;
  873. }
  874. }
  875. }
  876. *buf = MCBSP_READ(mcbsp, DRR1);
  877. return 0;
  878. }
  879. EXPORT_SYMBOL(omap_mcbsp_pollread);
  880. /*
  881. * IRQ based word transmission.
  882. */
  883. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  884. {
  885. struct omap_mcbsp *mcbsp;
  886. omap_mcbsp_word_length word_length;
  887. if (!omap_mcbsp_check_valid_id(id)) {
  888. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  889. return;
  890. }
  891. mcbsp = id_to_mcbsp_ptr(id);
  892. word_length = mcbsp->tx_word_length;
  893. wait_for_completion(&mcbsp->tx_irq_completion);
  894. if (word_length > OMAP_MCBSP_WORD_16)
  895. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  896. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  897. }
  898. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  899. u32 omap_mcbsp_recv_word(unsigned int id)
  900. {
  901. struct omap_mcbsp *mcbsp;
  902. u16 word_lsb, word_msb = 0;
  903. omap_mcbsp_word_length word_length;
  904. if (!omap_mcbsp_check_valid_id(id)) {
  905. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  906. return -ENODEV;
  907. }
  908. mcbsp = id_to_mcbsp_ptr(id);
  909. word_length = mcbsp->rx_word_length;
  910. wait_for_completion(&mcbsp->rx_irq_completion);
  911. if (word_length > OMAP_MCBSP_WORD_16)
  912. word_msb = MCBSP_READ(mcbsp, DRR2);
  913. word_lsb = MCBSP_READ(mcbsp, DRR1);
  914. return (word_lsb | (word_msb << 16));
  915. }
  916. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  917. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  918. {
  919. struct omap_mcbsp *mcbsp;
  920. omap_mcbsp_word_length tx_word_length;
  921. omap_mcbsp_word_length rx_word_length;
  922. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  923. if (!omap_mcbsp_check_valid_id(id)) {
  924. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  925. return -ENODEV;
  926. }
  927. mcbsp = id_to_mcbsp_ptr(id);
  928. tx_word_length = mcbsp->tx_word_length;
  929. rx_word_length = mcbsp->rx_word_length;
  930. if (tx_word_length != rx_word_length)
  931. return -EINVAL;
  932. /* First we wait for the transmitter to be ready */
  933. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  934. while (!(spcr2 & XRDY)) {
  935. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  936. if (attempts++ > 1000) {
  937. /* We must reset the transmitter */
  938. MCBSP_WRITE(mcbsp, SPCR2,
  939. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  940. udelay(10);
  941. MCBSP_WRITE(mcbsp, SPCR2,
  942. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  943. udelay(10);
  944. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  945. "ready\n", mcbsp->id);
  946. return -EAGAIN;
  947. }
  948. }
  949. /* Now we can push the data */
  950. if (tx_word_length > OMAP_MCBSP_WORD_16)
  951. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  952. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  953. /* We wait for the receiver to be ready */
  954. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  955. while (!(spcr1 & RRDY)) {
  956. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  957. if (attempts++ > 1000) {
  958. /* We must reset the receiver */
  959. MCBSP_WRITE(mcbsp, SPCR1,
  960. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  961. udelay(10);
  962. MCBSP_WRITE(mcbsp, SPCR1,
  963. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  964. udelay(10);
  965. dev_err(mcbsp->dev, "McBSP%d receiver not "
  966. "ready\n", mcbsp->id);
  967. return -EAGAIN;
  968. }
  969. }
  970. /* Receiver is ready, let's read the dummy data */
  971. if (rx_word_length > OMAP_MCBSP_WORD_16)
  972. word_msb = MCBSP_READ(mcbsp, DRR2);
  973. word_lsb = MCBSP_READ(mcbsp, DRR1);
  974. return 0;
  975. }
  976. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  977. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  978. {
  979. struct omap_mcbsp *mcbsp;
  980. u32 clock_word = 0;
  981. omap_mcbsp_word_length tx_word_length;
  982. omap_mcbsp_word_length rx_word_length;
  983. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  984. if (!omap_mcbsp_check_valid_id(id)) {
  985. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  986. return -ENODEV;
  987. }
  988. mcbsp = id_to_mcbsp_ptr(id);
  989. tx_word_length = mcbsp->tx_word_length;
  990. rx_word_length = mcbsp->rx_word_length;
  991. if (tx_word_length != rx_word_length)
  992. return -EINVAL;
  993. /* First we wait for the transmitter to be ready */
  994. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  995. while (!(spcr2 & XRDY)) {
  996. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  997. if (attempts++ > 1000) {
  998. /* We must reset the transmitter */
  999. MCBSP_WRITE(mcbsp, SPCR2,
  1000. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  1001. udelay(10);
  1002. MCBSP_WRITE(mcbsp, SPCR2,
  1003. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  1004. udelay(10);
  1005. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  1006. "ready\n", mcbsp->id);
  1007. return -EAGAIN;
  1008. }
  1009. }
  1010. /* We first need to enable the bus clock */
  1011. if (tx_word_length > OMAP_MCBSP_WORD_16)
  1012. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  1013. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  1014. /* We wait for the receiver to be ready */
  1015. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1016. while (!(spcr1 & RRDY)) {
  1017. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1018. if (attempts++ > 1000) {
  1019. /* We must reset the receiver */
  1020. MCBSP_WRITE(mcbsp, SPCR1,
  1021. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  1022. udelay(10);
  1023. MCBSP_WRITE(mcbsp, SPCR1,
  1024. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  1025. udelay(10);
  1026. dev_err(mcbsp->dev, "McBSP%d receiver not "
  1027. "ready\n", mcbsp->id);
  1028. return -EAGAIN;
  1029. }
  1030. }
  1031. /* Receiver is ready, there is something for us */
  1032. if (rx_word_length > OMAP_MCBSP_WORD_16)
  1033. word_msb = MCBSP_READ(mcbsp, DRR2);
  1034. word_lsb = MCBSP_READ(mcbsp, DRR1);
  1035. word[0] = (word_lsb | (word_msb << 16));
  1036. return 0;
  1037. }
  1038. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  1039. /*
  1040. * Simple DMA based buffer rx/tx routines.
  1041. * Nothing fancy, just a single buffer tx/rx through DMA.
  1042. * The DMA resources are released once the transfer is done.
  1043. * For anything fancier, you should use your own customized DMA
  1044. * routines and callbacks.
  1045. */
  1046. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  1047. unsigned int length)
  1048. {
  1049. struct omap_mcbsp *mcbsp;
  1050. int dma_tx_ch;
  1051. int src_port = 0;
  1052. int dest_port = 0;
  1053. int sync_dev = 0;
  1054. if (!omap_mcbsp_check_valid_id(id)) {
  1055. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1056. return -ENODEV;
  1057. }
  1058. mcbsp = id_to_mcbsp_ptr(id);
  1059. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1060. omap_mcbsp_tx_dma_callback,
  1061. mcbsp,
  1062. &dma_tx_ch)) {
  1063. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1064. "McBSP%d TX. Trying IRQ based TX\n",
  1065. mcbsp->id);
  1066. return -EAGAIN;
  1067. }
  1068. mcbsp->dma_tx_lch = dma_tx_ch;
  1069. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1070. dma_tx_ch);
  1071. init_completion(&mcbsp->tx_dma_completion);
  1072. if (cpu_class_is_omap1()) {
  1073. src_port = OMAP_DMA_PORT_TIPB;
  1074. dest_port = OMAP_DMA_PORT_EMIFF;
  1075. }
  1076. if (cpu_class_is_omap2())
  1077. sync_dev = mcbsp->dma_tx_sync;
  1078. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1079. OMAP_DMA_DATA_TYPE_S16,
  1080. length >> 1, 1,
  1081. OMAP_DMA_SYNC_ELEMENT,
  1082. sync_dev, 0);
  1083. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1084. src_port,
  1085. OMAP_DMA_AMODE_CONSTANT,
  1086. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1087. 0, 0);
  1088. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1089. dest_port,
  1090. OMAP_DMA_AMODE_POST_INC,
  1091. buffer,
  1092. 0, 0);
  1093. omap_start_dma(mcbsp->dma_tx_lch);
  1094. wait_for_completion(&mcbsp->tx_dma_completion);
  1095. return 0;
  1096. }
  1097. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1098. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1099. unsigned int length)
  1100. {
  1101. struct omap_mcbsp *mcbsp;
  1102. int dma_rx_ch;
  1103. int src_port = 0;
  1104. int dest_port = 0;
  1105. int sync_dev = 0;
  1106. if (!omap_mcbsp_check_valid_id(id)) {
  1107. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1108. return -ENODEV;
  1109. }
  1110. mcbsp = id_to_mcbsp_ptr(id);
  1111. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1112. omap_mcbsp_rx_dma_callback,
  1113. mcbsp,
  1114. &dma_rx_ch)) {
  1115. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1116. "McBSP%d RX. Trying IRQ based RX\n",
  1117. mcbsp->id);
  1118. return -EAGAIN;
  1119. }
  1120. mcbsp->dma_rx_lch = dma_rx_ch;
  1121. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1122. dma_rx_ch);
  1123. init_completion(&mcbsp->rx_dma_completion);
  1124. if (cpu_class_is_omap1()) {
  1125. src_port = OMAP_DMA_PORT_TIPB;
  1126. dest_port = OMAP_DMA_PORT_EMIFF;
  1127. }
  1128. if (cpu_class_is_omap2())
  1129. sync_dev = mcbsp->dma_rx_sync;
  1130. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1131. OMAP_DMA_DATA_TYPE_S16,
  1132. length >> 1, 1,
  1133. OMAP_DMA_SYNC_ELEMENT,
  1134. sync_dev, 0);
  1135. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1136. src_port,
  1137. OMAP_DMA_AMODE_CONSTANT,
  1138. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1139. 0, 0);
  1140. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1141. dest_port,
  1142. OMAP_DMA_AMODE_POST_INC,
  1143. buffer,
  1144. 0, 0);
  1145. omap_start_dma(mcbsp->dma_rx_lch);
  1146. wait_for_completion(&mcbsp->rx_dma_completion);
  1147. return 0;
  1148. }
  1149. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1150. /*
  1151. * SPI wrapper.
  1152. * Since SPI setup is much simpler than the generic McBSP one,
  1153. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1154. * Once this is done, you can call omap_mcbsp_start().
  1155. */
  1156. void omap_mcbsp_set_spi_mode(unsigned int id,
  1157. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1158. {
  1159. struct omap_mcbsp *mcbsp;
  1160. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1161. if (!omap_mcbsp_check_valid_id(id)) {
  1162. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1163. return;
  1164. }
  1165. mcbsp = id_to_mcbsp_ptr(id);
  1166. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1167. /* SPI has only one frame */
  1168. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1169. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1170. /* Clock stop mode */
  1171. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1172. mcbsp_cfg.spcr1 |= (1 << 12);
  1173. else
  1174. mcbsp_cfg.spcr1 |= (3 << 11);
  1175. /* Set clock parities */
  1176. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1177. mcbsp_cfg.pcr0 |= CLKRP;
  1178. else
  1179. mcbsp_cfg.pcr0 &= ~CLKRP;
  1180. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1181. mcbsp_cfg.pcr0 &= ~CLKXP;
  1182. else
  1183. mcbsp_cfg.pcr0 |= CLKXP;
  1184. /* Set SCLKME to 0 and CLKSM to 1 */
  1185. mcbsp_cfg.pcr0 &= ~SCLKME;
  1186. mcbsp_cfg.srgr2 |= CLKSM;
  1187. /* Set FSXP */
  1188. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1189. mcbsp_cfg.pcr0 &= ~FSXP;
  1190. else
  1191. mcbsp_cfg.pcr0 |= FSXP;
  1192. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1193. mcbsp_cfg.pcr0 |= CLKXM;
  1194. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1195. mcbsp_cfg.pcr0 |= FSXM;
  1196. mcbsp_cfg.srgr2 &= ~FSGM;
  1197. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1198. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1199. } else {
  1200. mcbsp_cfg.pcr0 &= ~CLKXM;
  1201. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1202. mcbsp_cfg.pcr0 &= ~FSXM;
  1203. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1204. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1205. }
  1206. mcbsp_cfg.xcr2 &= ~XPHASE;
  1207. mcbsp_cfg.rcr2 &= ~RPHASE;
  1208. omap_mcbsp_config(id, &mcbsp_cfg);
  1209. }
  1210. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1211. #ifdef CONFIG_ARCH_OMAP3
  1212. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1213. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1214. #define THRESHOLD_PROP_BUILDER(prop) \
  1215. static ssize_t prop##_show(struct device *dev, \
  1216. struct device_attribute *attr, char *buf) \
  1217. { \
  1218. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1219. \
  1220. return sprintf(buf, "%u\n", mcbsp->prop); \
  1221. } \
  1222. \
  1223. static ssize_t prop##_store(struct device *dev, \
  1224. struct device_attribute *attr, \
  1225. const char *buf, size_t size) \
  1226. { \
  1227. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1228. unsigned long val; \
  1229. int status; \
  1230. \
  1231. status = strict_strtoul(buf, 0, &val); \
  1232. if (status) \
  1233. return status; \
  1234. \
  1235. if (!valid_threshold(mcbsp, val)) \
  1236. return -EDOM; \
  1237. \
  1238. mcbsp->prop = val; \
  1239. return size; \
  1240. } \
  1241. \
  1242. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1243. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1244. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1245. static const char *dma_op_modes[] = {
  1246. "element", "threshold", "frame",
  1247. };
  1248. static ssize_t dma_op_mode_show(struct device *dev,
  1249. struct device_attribute *attr, char *buf)
  1250. {
  1251. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1252. int dma_op_mode, i = 0;
  1253. ssize_t len = 0;
  1254. const char * const *s;
  1255. dma_op_mode = mcbsp->dma_op_mode;
  1256. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1257. if (dma_op_mode == i)
  1258. len += sprintf(buf + len, "[%s] ", *s);
  1259. else
  1260. len += sprintf(buf + len, "%s ", *s);
  1261. }
  1262. len += sprintf(buf + len, "\n");
  1263. return len;
  1264. }
  1265. static ssize_t dma_op_mode_store(struct device *dev,
  1266. struct device_attribute *attr,
  1267. const char *buf, size_t size)
  1268. {
  1269. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1270. const char * const *s;
  1271. int i = 0;
  1272. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1273. if (sysfs_streq(buf, *s))
  1274. break;
  1275. if (i == ARRAY_SIZE(dma_op_modes))
  1276. return -EINVAL;
  1277. spin_lock_irq(&mcbsp->lock);
  1278. if (!mcbsp->free) {
  1279. size = -EBUSY;
  1280. goto unlock;
  1281. }
  1282. mcbsp->dma_op_mode = i;
  1283. unlock:
  1284. spin_unlock_irq(&mcbsp->lock);
  1285. return size;
  1286. }
  1287. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1288. static ssize_t st_taps_show(struct device *dev,
  1289. struct device_attribute *attr, char *buf)
  1290. {
  1291. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1292. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1293. ssize_t status = 0;
  1294. int i;
  1295. spin_lock_irq(&mcbsp->lock);
  1296. for (i = 0; i < st_data->nr_taps; i++)
  1297. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1298. st_data->taps[i]);
  1299. if (i)
  1300. status += sprintf(&buf[status], "\n");
  1301. spin_unlock_irq(&mcbsp->lock);
  1302. return status;
  1303. }
  1304. static ssize_t st_taps_store(struct device *dev,
  1305. struct device_attribute *attr,
  1306. const char *buf, size_t size)
  1307. {
  1308. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1309. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1310. int val, tmp, status, i = 0;
  1311. spin_lock_irq(&mcbsp->lock);
  1312. memset(st_data->taps, 0, sizeof(st_data->taps));
  1313. st_data->nr_taps = 0;
  1314. do {
  1315. status = sscanf(buf, "%d%n", &val, &tmp);
  1316. if (status < 0 || status == 0) {
  1317. size = -EINVAL;
  1318. goto out;
  1319. }
  1320. if (val < -32768 || val > 32767) {
  1321. size = -EINVAL;
  1322. goto out;
  1323. }
  1324. st_data->taps[i++] = val;
  1325. buf += tmp;
  1326. if (*buf != ',')
  1327. break;
  1328. buf++;
  1329. } while (1);
  1330. st_data->nr_taps = i;
  1331. out:
  1332. spin_unlock_irq(&mcbsp->lock);
  1333. return size;
  1334. }
  1335. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1336. static const struct attribute *additional_attrs[] = {
  1337. &dev_attr_max_tx_thres.attr,
  1338. &dev_attr_max_rx_thres.attr,
  1339. &dev_attr_dma_op_mode.attr,
  1340. NULL,
  1341. };
  1342. static const struct attribute_group additional_attr_group = {
  1343. .attrs = (struct attribute **)additional_attrs,
  1344. };
  1345. static inline int __devinit omap_additional_add(struct device *dev)
  1346. {
  1347. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1348. }
  1349. static inline void __devexit omap_additional_remove(struct device *dev)
  1350. {
  1351. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1352. }
  1353. static const struct attribute *sidetone_attrs[] = {
  1354. &dev_attr_st_taps.attr,
  1355. NULL,
  1356. };
  1357. static const struct attribute_group sidetone_attr_group = {
  1358. .attrs = (struct attribute **)sidetone_attrs,
  1359. };
  1360. int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1361. {
  1362. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1363. struct omap_mcbsp_st_data *st_data;
  1364. int err;
  1365. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1366. if (!st_data) {
  1367. err = -ENOMEM;
  1368. goto err1;
  1369. }
  1370. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1371. if (!st_data->io_base_st) {
  1372. err = -ENOMEM;
  1373. goto err2;
  1374. }
  1375. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1376. if (err)
  1377. goto err3;
  1378. mcbsp->st_data = st_data;
  1379. return 0;
  1380. err3:
  1381. iounmap(st_data->io_base_st);
  1382. err2:
  1383. kfree(st_data);
  1384. err1:
  1385. return err;
  1386. }
  1387. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1388. {
  1389. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1390. if (st_data) {
  1391. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1392. iounmap(st_data->io_base_st);
  1393. kfree(st_data);
  1394. }
  1395. }
  1396. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1397. {
  1398. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1399. if (cpu_is_omap34xx()) {
  1400. /*
  1401. * Initially configure the maximum thresholds to a safe value.
  1402. * The McBSP FIFO usage with these values should not go under
  1403. * 16 locations.
  1404. * If the whole FIFO without safety buffer is used, than there
  1405. * is a possibility that the DMA will be not able to push the
  1406. * new data on time, causing channel shifts in runtime.
  1407. */
  1408. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  1409. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  1410. /*
  1411. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1412. * for mcbsp2 instances.
  1413. */
  1414. if (omap_additional_add(mcbsp->dev))
  1415. dev_warn(mcbsp->dev,
  1416. "Unable to create additional controls\n");
  1417. if (mcbsp->id == 2 || mcbsp->id == 3)
  1418. if (omap_st_add(mcbsp))
  1419. dev_warn(mcbsp->dev,
  1420. "Unable to create sidetone controls\n");
  1421. } else {
  1422. mcbsp->max_tx_thres = -EINVAL;
  1423. mcbsp->max_rx_thres = -EINVAL;
  1424. }
  1425. }
  1426. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1427. {
  1428. if (cpu_is_omap34xx()) {
  1429. omap_additional_remove(mcbsp->dev);
  1430. if (mcbsp->id == 2 || mcbsp->id == 3)
  1431. omap_st_remove(mcbsp);
  1432. }
  1433. }
  1434. #else
  1435. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1436. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1437. #endif /* CONFIG_ARCH_OMAP3 */
  1438. /*
  1439. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1440. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1441. */
  1442. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1443. {
  1444. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1445. struct omap_mcbsp *mcbsp;
  1446. int id = pdev->id - 1;
  1447. int ret = 0;
  1448. if (!pdata) {
  1449. dev_err(&pdev->dev, "McBSP device initialized without"
  1450. "platform data\n");
  1451. ret = -EINVAL;
  1452. goto exit;
  1453. }
  1454. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1455. if (id >= omap_mcbsp_count) {
  1456. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1457. ret = -EINVAL;
  1458. goto exit;
  1459. }
  1460. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1461. if (!mcbsp) {
  1462. ret = -ENOMEM;
  1463. goto exit;
  1464. }
  1465. spin_lock_init(&mcbsp->lock);
  1466. mcbsp->id = id + 1;
  1467. mcbsp->free = 1;
  1468. mcbsp->dma_tx_lch = -1;
  1469. mcbsp->dma_rx_lch = -1;
  1470. mcbsp->phys_base = pdata->phys_base;
  1471. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1472. if (!mcbsp->io_base) {
  1473. ret = -ENOMEM;
  1474. goto err_ioremap;
  1475. }
  1476. /* Default I/O is IRQ based */
  1477. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1478. mcbsp->tx_irq = pdata->tx_irq;
  1479. mcbsp->rx_irq = pdata->rx_irq;
  1480. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1481. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1482. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1483. if (IS_ERR(mcbsp->iclk)) {
  1484. ret = PTR_ERR(mcbsp->iclk);
  1485. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1486. goto err_iclk;
  1487. }
  1488. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1489. if (IS_ERR(mcbsp->fclk)) {
  1490. ret = PTR_ERR(mcbsp->fclk);
  1491. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1492. goto err_fclk;
  1493. }
  1494. mcbsp->pdata = pdata;
  1495. mcbsp->dev = &pdev->dev;
  1496. mcbsp_ptr[id] = mcbsp;
  1497. platform_set_drvdata(pdev, mcbsp);
  1498. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1499. omap34xx_device_init(mcbsp);
  1500. return 0;
  1501. err_fclk:
  1502. clk_put(mcbsp->iclk);
  1503. err_iclk:
  1504. iounmap(mcbsp->io_base);
  1505. err_ioremap:
  1506. kfree(mcbsp);
  1507. exit:
  1508. return ret;
  1509. }
  1510. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1511. {
  1512. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1513. platform_set_drvdata(pdev, NULL);
  1514. if (mcbsp) {
  1515. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1516. mcbsp->pdata->ops->free)
  1517. mcbsp->pdata->ops->free(mcbsp->id);
  1518. omap34xx_device_exit(mcbsp);
  1519. clk_disable(mcbsp->fclk);
  1520. clk_disable(mcbsp->iclk);
  1521. clk_put(mcbsp->fclk);
  1522. clk_put(mcbsp->iclk);
  1523. iounmap(mcbsp->io_base);
  1524. mcbsp->fclk = NULL;
  1525. mcbsp->iclk = NULL;
  1526. mcbsp->free = 0;
  1527. mcbsp->dev = NULL;
  1528. }
  1529. return 0;
  1530. }
  1531. static struct platform_driver omap_mcbsp_driver = {
  1532. .probe = omap_mcbsp_probe,
  1533. .remove = __devexit_p(omap_mcbsp_remove),
  1534. .driver = {
  1535. .name = "omap-mcbsp",
  1536. },
  1537. };
  1538. int __init omap_mcbsp_init(void)
  1539. {
  1540. /* Register the McBSP driver */
  1541. return platform_driver_register(&omap_mcbsp_driver);
  1542. }