gpio.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. #include <plat/powerdomain.h>
  29. /*
  30. * OMAP1510 GPIO registers
  31. */
  32. #define OMAP1510_GPIO_BASE 0xfffce000
  33. #define OMAP1510_GPIO_DATA_INPUT 0x00
  34. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  35. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  36. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  37. #define OMAP1510_GPIO_INT_MASK 0x10
  38. #define OMAP1510_GPIO_INT_STATUS 0x14
  39. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  40. #define OMAP1510_IH_GPIO_BASE 64
  41. /*
  42. * OMAP1610 specific GPIO registers
  43. */
  44. #define OMAP1610_GPIO1_BASE 0xfffbe400
  45. #define OMAP1610_GPIO2_BASE 0xfffbec00
  46. #define OMAP1610_GPIO3_BASE 0xfffbb400
  47. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  48. #define OMAP1610_GPIO_REVISION 0x0000
  49. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  50. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  51. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  52. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  53. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  54. #define OMAP1610_GPIO_DATAIN 0x002c
  55. #define OMAP1610_GPIO_DATAOUT 0x0030
  56. #define OMAP1610_GPIO_DIRECTION 0x0034
  57. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  58. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  59. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  60. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  61. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  62. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  63. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  64. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  65. /*
  66. * OMAP7XX specific GPIO registers
  67. */
  68. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  69. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  70. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  71. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  72. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  73. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  74. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  75. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  76. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  77. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  78. #define OMAP7XX_GPIO_INT_MASK 0x10
  79. #define OMAP7XX_GPIO_INT_STATUS 0x14
  80. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  81. /*
  82. * omap24xx specific GPIO registers
  83. */
  84. #define OMAP242X_GPIO1_BASE 0x48018000
  85. #define OMAP242X_GPIO2_BASE 0x4801a000
  86. #define OMAP242X_GPIO3_BASE 0x4801c000
  87. #define OMAP242X_GPIO4_BASE 0x4801e000
  88. #define OMAP243X_GPIO1_BASE 0x4900C000
  89. #define OMAP243X_GPIO2_BASE 0x4900E000
  90. #define OMAP243X_GPIO3_BASE 0x49010000
  91. #define OMAP243X_GPIO4_BASE 0x49012000
  92. #define OMAP243X_GPIO5_BASE 0x480B6000
  93. #define OMAP24XX_GPIO_REVISION 0x0000
  94. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  95. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  96. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  97. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  98. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  99. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  100. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  101. #define OMAP24XX_GPIO_CTRL 0x0030
  102. #define OMAP24XX_GPIO_OE 0x0034
  103. #define OMAP24XX_GPIO_DATAIN 0x0038
  104. #define OMAP24XX_GPIO_DATAOUT 0x003c
  105. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  106. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  107. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  108. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  109. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  110. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  111. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  112. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  113. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  114. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  115. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  116. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  117. #define OMAP4_GPIO_REVISION 0x0000
  118. #define OMAP4_GPIO_SYSCONFIG 0x0010
  119. #define OMAP4_GPIO_EOI 0x0020
  120. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  121. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  122. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  123. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  124. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  125. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  126. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  127. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  128. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  129. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  130. #define OMAP4_GPIO_SYSSTATUS 0x0114
  131. #define OMAP4_GPIO_IRQENABLE1 0x011c
  132. #define OMAP4_GPIO_WAKE_EN 0x0120
  133. #define OMAP4_GPIO_IRQSTATUS2 0x0128
  134. #define OMAP4_GPIO_IRQENABLE2 0x012c
  135. #define OMAP4_GPIO_CTRL 0x0130
  136. #define OMAP4_GPIO_OE 0x0134
  137. #define OMAP4_GPIO_DATAIN 0x0138
  138. #define OMAP4_GPIO_DATAOUT 0x013c
  139. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  140. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  141. #define OMAP4_GPIO_RISINGDETECT 0x0148
  142. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  143. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  144. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  145. #define OMAP4_GPIO_CLEARIRQENABLE1 0x0160
  146. #define OMAP4_GPIO_SETIRQENABLE1 0x0164
  147. #define OMAP4_GPIO_CLEARWKUENA 0x0180
  148. #define OMAP4_GPIO_SETWKUENA 0x0184
  149. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  150. #define OMAP4_GPIO_SETDATAOUT 0x0194
  151. /*
  152. * omap34xx specific GPIO registers
  153. */
  154. #define OMAP34XX_GPIO1_BASE 0x48310000
  155. #define OMAP34XX_GPIO2_BASE 0x49050000
  156. #define OMAP34XX_GPIO3_BASE 0x49052000
  157. #define OMAP34XX_GPIO4_BASE 0x49054000
  158. #define OMAP34XX_GPIO5_BASE 0x49056000
  159. #define OMAP34XX_GPIO6_BASE 0x49058000
  160. /*
  161. * OMAP44XX specific GPIO registers
  162. */
  163. #define OMAP44XX_GPIO1_BASE 0x4a310000
  164. #define OMAP44XX_GPIO2_BASE 0x48055000
  165. #define OMAP44XX_GPIO3_BASE 0x48057000
  166. #define OMAP44XX_GPIO4_BASE 0x48059000
  167. #define OMAP44XX_GPIO5_BASE 0x4805B000
  168. #define OMAP44XX_GPIO6_BASE 0x4805D000
  169. struct gpio_bank {
  170. unsigned long pbase;
  171. void __iomem *base;
  172. u16 irq;
  173. u16 virtual_irq_start;
  174. int method;
  175. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  176. u32 suspend_wakeup;
  177. u32 saved_wakeup;
  178. #endif
  179. #ifdef CONFIG_ARCH_OMAP2PLUS
  180. u32 non_wakeup_gpios;
  181. u32 enabled_non_wakeup_gpios;
  182. u32 saved_datain;
  183. u32 saved_fallingdetect;
  184. u32 saved_risingdetect;
  185. #endif
  186. u32 level_mask;
  187. u32 toggle_mask;
  188. spinlock_t lock;
  189. struct gpio_chip chip;
  190. struct clk *dbck;
  191. u32 mod_usage;
  192. u32 dbck_enable_mask;
  193. };
  194. #define METHOD_MPUIO 0
  195. #define METHOD_GPIO_1510 1
  196. #define METHOD_GPIO_1610 2
  197. #define METHOD_GPIO_7XX 3
  198. #define METHOD_GPIO_24XX 5
  199. #define METHOD_GPIO_44XX 6
  200. #ifdef CONFIG_ARCH_OMAP16XX
  201. static struct gpio_bank gpio_bank_1610[5] = {
  202. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  203. METHOD_MPUIO },
  204. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  205. METHOD_GPIO_1610 },
  206. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  207. METHOD_GPIO_1610 },
  208. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  209. METHOD_GPIO_1610 },
  210. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  211. METHOD_GPIO_1610 },
  212. };
  213. #endif
  214. #ifdef CONFIG_ARCH_OMAP15XX
  215. static struct gpio_bank gpio_bank_1510[2] = {
  216. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  217. METHOD_MPUIO },
  218. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  219. METHOD_GPIO_1510 }
  220. };
  221. #endif
  222. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  223. static struct gpio_bank gpio_bank_7xx[7] = {
  224. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  225. METHOD_MPUIO },
  226. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  227. METHOD_GPIO_7XX },
  228. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  229. METHOD_GPIO_7XX },
  230. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  231. METHOD_GPIO_7XX },
  232. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  233. METHOD_GPIO_7XX },
  234. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  235. METHOD_GPIO_7XX },
  236. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  237. METHOD_GPIO_7XX },
  238. };
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP2
  241. static struct gpio_bank gpio_bank_242x[4] = {
  242. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  243. METHOD_GPIO_24XX },
  244. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  245. METHOD_GPIO_24XX },
  246. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  247. METHOD_GPIO_24XX },
  248. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  249. METHOD_GPIO_24XX },
  250. };
  251. static struct gpio_bank gpio_bank_243x[5] = {
  252. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  253. METHOD_GPIO_24XX },
  254. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  255. METHOD_GPIO_24XX },
  256. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  257. METHOD_GPIO_24XX },
  258. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  259. METHOD_GPIO_24XX },
  260. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  261. METHOD_GPIO_24XX },
  262. };
  263. #endif
  264. #ifdef CONFIG_ARCH_OMAP3
  265. static struct gpio_bank gpio_bank_34xx[6] = {
  266. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  267. METHOD_GPIO_24XX },
  268. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  269. METHOD_GPIO_24XX },
  270. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  271. METHOD_GPIO_24XX },
  272. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  273. METHOD_GPIO_24XX },
  274. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  275. METHOD_GPIO_24XX },
  276. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  277. METHOD_GPIO_24XX },
  278. };
  279. struct omap3_gpio_regs {
  280. u32 sysconfig;
  281. u32 irqenable1;
  282. u32 irqenable2;
  283. u32 wake_en;
  284. u32 ctrl;
  285. u32 oe;
  286. u32 leveldetect0;
  287. u32 leveldetect1;
  288. u32 risingdetect;
  289. u32 fallingdetect;
  290. u32 dataout;
  291. };
  292. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  293. #endif
  294. #ifdef CONFIG_ARCH_OMAP4
  295. static struct gpio_bank gpio_bank_44xx[6] = {
  296. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  299. METHOD_GPIO_44XX },
  300. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  301. METHOD_GPIO_44XX },
  302. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  303. METHOD_GPIO_44XX },
  304. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  305. METHOD_GPIO_44XX },
  306. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  307. METHOD_GPIO_44XX },
  308. };
  309. #endif
  310. static struct gpio_bank *gpio_bank;
  311. static int gpio_bank_count;
  312. static inline struct gpio_bank *get_gpio_bank(int gpio)
  313. {
  314. if (cpu_is_omap15xx()) {
  315. if (OMAP_GPIO_IS_MPUIO(gpio))
  316. return &gpio_bank[0];
  317. return &gpio_bank[1];
  318. }
  319. if (cpu_is_omap16xx()) {
  320. if (OMAP_GPIO_IS_MPUIO(gpio))
  321. return &gpio_bank[0];
  322. return &gpio_bank[1 + (gpio >> 4)];
  323. }
  324. if (cpu_is_omap7xx()) {
  325. if (OMAP_GPIO_IS_MPUIO(gpio))
  326. return &gpio_bank[0];
  327. return &gpio_bank[1 + (gpio >> 5)];
  328. }
  329. if (cpu_is_omap24xx())
  330. return &gpio_bank[gpio >> 5];
  331. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  332. return &gpio_bank[gpio >> 5];
  333. BUG();
  334. return NULL;
  335. }
  336. static inline int get_gpio_index(int gpio)
  337. {
  338. if (cpu_is_omap7xx())
  339. return gpio & 0x1f;
  340. if (cpu_is_omap24xx())
  341. return gpio & 0x1f;
  342. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  343. return gpio & 0x1f;
  344. return gpio & 0x0f;
  345. }
  346. static inline int gpio_valid(int gpio)
  347. {
  348. if (gpio < 0)
  349. return -1;
  350. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  351. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  352. return -1;
  353. return 0;
  354. }
  355. if (cpu_is_omap15xx() && gpio < 16)
  356. return 0;
  357. if ((cpu_is_omap16xx()) && gpio < 64)
  358. return 0;
  359. if (cpu_is_omap7xx() && gpio < 192)
  360. return 0;
  361. if (cpu_is_omap2420() && gpio < 128)
  362. return 0;
  363. if (cpu_is_omap2430() && gpio < 160)
  364. return 0;
  365. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  366. return 0;
  367. return -1;
  368. }
  369. static int check_gpio(int gpio)
  370. {
  371. if (unlikely(gpio_valid(gpio) < 0)) {
  372. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  373. dump_stack();
  374. return -1;
  375. }
  376. return 0;
  377. }
  378. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  379. {
  380. void __iomem *reg = bank->base;
  381. u32 l;
  382. switch (bank->method) {
  383. #ifdef CONFIG_ARCH_OMAP1
  384. case METHOD_MPUIO:
  385. reg += OMAP_MPUIO_IO_CNTL;
  386. break;
  387. #endif
  388. #ifdef CONFIG_ARCH_OMAP15XX
  389. case METHOD_GPIO_1510:
  390. reg += OMAP1510_GPIO_DIR_CONTROL;
  391. break;
  392. #endif
  393. #ifdef CONFIG_ARCH_OMAP16XX
  394. case METHOD_GPIO_1610:
  395. reg += OMAP1610_GPIO_DIRECTION;
  396. break;
  397. #endif
  398. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  399. case METHOD_GPIO_7XX:
  400. reg += OMAP7XX_GPIO_DIR_CONTROL;
  401. break;
  402. #endif
  403. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  404. case METHOD_GPIO_24XX:
  405. reg += OMAP24XX_GPIO_OE;
  406. break;
  407. #endif
  408. #if defined(CONFIG_ARCH_OMAP4)
  409. case METHOD_GPIO_44XX:
  410. reg += OMAP4_GPIO_OE;
  411. break;
  412. #endif
  413. default:
  414. WARN_ON(1);
  415. return;
  416. }
  417. l = __raw_readl(reg);
  418. if (is_input)
  419. l |= 1 << gpio;
  420. else
  421. l &= ~(1 << gpio);
  422. __raw_writel(l, reg);
  423. }
  424. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  425. {
  426. void __iomem *reg = bank->base;
  427. u32 l = 0;
  428. switch (bank->method) {
  429. #ifdef CONFIG_ARCH_OMAP1
  430. case METHOD_MPUIO:
  431. reg += OMAP_MPUIO_OUTPUT;
  432. l = __raw_readl(reg);
  433. if (enable)
  434. l |= 1 << gpio;
  435. else
  436. l &= ~(1 << gpio);
  437. break;
  438. #endif
  439. #ifdef CONFIG_ARCH_OMAP15XX
  440. case METHOD_GPIO_1510:
  441. reg += OMAP1510_GPIO_DATA_OUTPUT;
  442. l = __raw_readl(reg);
  443. if (enable)
  444. l |= 1 << gpio;
  445. else
  446. l &= ~(1 << gpio);
  447. break;
  448. #endif
  449. #ifdef CONFIG_ARCH_OMAP16XX
  450. case METHOD_GPIO_1610:
  451. if (enable)
  452. reg += OMAP1610_GPIO_SET_DATAOUT;
  453. else
  454. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  455. l = 1 << gpio;
  456. break;
  457. #endif
  458. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  459. case METHOD_GPIO_7XX:
  460. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  461. l = __raw_readl(reg);
  462. if (enable)
  463. l |= 1 << gpio;
  464. else
  465. l &= ~(1 << gpio);
  466. break;
  467. #endif
  468. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  469. case METHOD_GPIO_24XX:
  470. if (enable)
  471. reg += OMAP24XX_GPIO_SETDATAOUT;
  472. else
  473. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  474. l = 1 << gpio;
  475. break;
  476. #endif
  477. #ifdef CONFIG_ARCH_OMAP4
  478. case METHOD_GPIO_44XX:
  479. if (enable)
  480. reg += OMAP4_GPIO_SETDATAOUT;
  481. else
  482. reg += OMAP4_GPIO_CLEARDATAOUT;
  483. l = 1 << gpio;
  484. break;
  485. #endif
  486. default:
  487. WARN_ON(1);
  488. return;
  489. }
  490. __raw_writel(l, reg);
  491. }
  492. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  493. {
  494. void __iomem *reg;
  495. if (check_gpio(gpio) < 0)
  496. return -EINVAL;
  497. reg = bank->base;
  498. switch (bank->method) {
  499. #ifdef CONFIG_ARCH_OMAP1
  500. case METHOD_MPUIO:
  501. reg += OMAP_MPUIO_INPUT_LATCH;
  502. break;
  503. #endif
  504. #ifdef CONFIG_ARCH_OMAP15XX
  505. case METHOD_GPIO_1510:
  506. reg += OMAP1510_GPIO_DATA_INPUT;
  507. break;
  508. #endif
  509. #ifdef CONFIG_ARCH_OMAP16XX
  510. case METHOD_GPIO_1610:
  511. reg += OMAP1610_GPIO_DATAIN;
  512. break;
  513. #endif
  514. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  515. case METHOD_GPIO_7XX:
  516. reg += OMAP7XX_GPIO_DATA_INPUT;
  517. break;
  518. #endif
  519. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  520. case METHOD_GPIO_24XX:
  521. reg += OMAP24XX_GPIO_DATAIN;
  522. break;
  523. #endif
  524. #ifdef CONFIG_ARCH_OMAP4
  525. case METHOD_GPIO_44XX:
  526. reg += OMAP4_GPIO_DATAIN;
  527. break;
  528. #endif
  529. default:
  530. return -EINVAL;
  531. }
  532. return (__raw_readl(reg)
  533. & (1 << get_gpio_index(gpio))) != 0;
  534. }
  535. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  536. {
  537. void __iomem *reg;
  538. if (check_gpio(gpio) < 0)
  539. return -EINVAL;
  540. reg = bank->base;
  541. switch (bank->method) {
  542. #ifdef CONFIG_ARCH_OMAP1
  543. case METHOD_MPUIO:
  544. reg += OMAP_MPUIO_OUTPUT;
  545. break;
  546. #endif
  547. #ifdef CONFIG_ARCH_OMAP15XX
  548. case METHOD_GPIO_1510:
  549. reg += OMAP1510_GPIO_DATA_OUTPUT;
  550. break;
  551. #endif
  552. #ifdef CONFIG_ARCH_OMAP16XX
  553. case METHOD_GPIO_1610:
  554. reg += OMAP1610_GPIO_DATAOUT;
  555. break;
  556. #endif
  557. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  558. case METHOD_GPIO_7XX:
  559. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  560. break;
  561. #endif
  562. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  563. case METHOD_GPIO_24XX:
  564. reg += OMAP24XX_GPIO_DATAOUT;
  565. break;
  566. #endif
  567. #ifdef CONFIG_ARCH_OMAP4
  568. case METHOD_GPIO_44XX:
  569. reg += OMAP4_GPIO_DATAOUT;
  570. break;
  571. #endif
  572. default:
  573. return -EINVAL;
  574. }
  575. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  576. }
  577. #define MOD_REG_BIT(reg, bit_mask, set) \
  578. do { \
  579. int l = __raw_readl(base + reg); \
  580. if (set) l |= bit_mask; \
  581. else l &= ~bit_mask; \
  582. __raw_writel(l, base + reg); \
  583. } while(0)
  584. /**
  585. * _set_gpio_debounce - low level gpio debounce time
  586. * @bank: the gpio bank we're acting upon
  587. * @gpio: the gpio number on this @gpio
  588. * @debounce: debounce time to use
  589. *
  590. * OMAP's debounce time is in 31us steps so we need
  591. * to convert and round up to the closest unit.
  592. */
  593. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  594. unsigned debounce)
  595. {
  596. void __iomem *reg = bank->base;
  597. u32 val;
  598. u32 l;
  599. if (debounce < 32)
  600. debounce = 0x01;
  601. else if (debounce > 7936)
  602. debounce = 0xff;
  603. else
  604. debounce = (debounce / 0x1f) - 1;
  605. l = 1 << get_gpio_index(gpio);
  606. if (cpu_is_omap44xx())
  607. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  608. else
  609. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  610. __raw_writel(debounce, reg);
  611. reg = bank->base;
  612. if (cpu_is_omap44xx())
  613. reg += OMAP4_GPIO_DEBOUNCENABLE;
  614. else
  615. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  616. val = __raw_readl(reg);
  617. if (debounce) {
  618. val |= l;
  619. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  620. clk_enable(bank->dbck);
  621. } else {
  622. val &= ~l;
  623. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  624. clk_disable(bank->dbck);
  625. }
  626. bank->dbck_enable_mask = val;
  627. __raw_writel(val, reg);
  628. }
  629. #ifdef CONFIG_ARCH_OMAP2PLUS
  630. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  631. int trigger)
  632. {
  633. void __iomem *base = bank->base;
  634. u32 gpio_bit = 1 << gpio;
  635. u32 val;
  636. if (cpu_is_omap44xx()) {
  637. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  638. trigger & IRQ_TYPE_LEVEL_LOW);
  639. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  640. trigger & IRQ_TYPE_LEVEL_HIGH);
  641. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  642. trigger & IRQ_TYPE_EDGE_RISING);
  643. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  644. trigger & IRQ_TYPE_EDGE_FALLING);
  645. } else {
  646. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  647. trigger & IRQ_TYPE_LEVEL_LOW);
  648. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  649. trigger & IRQ_TYPE_LEVEL_HIGH);
  650. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  651. trigger & IRQ_TYPE_EDGE_RISING);
  652. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  653. trigger & IRQ_TYPE_EDGE_FALLING);
  654. }
  655. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  656. if (cpu_is_omap44xx()) {
  657. if (trigger != 0)
  658. __raw_writel(1 << gpio, bank->base+
  659. OMAP4_GPIO_IRQWAKEN0);
  660. else {
  661. val = __raw_readl(bank->base +
  662. OMAP4_GPIO_IRQWAKEN0);
  663. __raw_writel(val & (~(1 << gpio)), bank->base +
  664. OMAP4_GPIO_IRQWAKEN0);
  665. }
  666. } else {
  667. /*
  668. * GPIO wakeup request can only be generated on edge
  669. * transitions
  670. */
  671. if (trigger & IRQ_TYPE_EDGE_BOTH)
  672. __raw_writel(1 << gpio, bank->base
  673. + OMAP24XX_GPIO_SETWKUENA);
  674. else
  675. __raw_writel(1 << gpio, bank->base
  676. + OMAP24XX_GPIO_CLEARWKUENA);
  677. }
  678. }
  679. /* This part needs to be executed always for OMAP34xx */
  680. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  681. /*
  682. * Log the edge gpio and manually trigger the IRQ
  683. * after resume if the input level changes
  684. * to avoid irq lost during PER RET/OFF mode
  685. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  686. */
  687. if (trigger & IRQ_TYPE_EDGE_BOTH)
  688. bank->enabled_non_wakeup_gpios |= gpio_bit;
  689. else
  690. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  691. }
  692. if (cpu_is_omap44xx()) {
  693. bank->level_mask =
  694. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  695. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  696. } else {
  697. bank->level_mask =
  698. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  699. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  700. }
  701. }
  702. #endif
  703. #ifdef CONFIG_ARCH_OMAP1
  704. /*
  705. * This only applies to chips that can't do both rising and falling edge
  706. * detection at once. For all other chips, this function is a noop.
  707. */
  708. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  709. {
  710. void __iomem *reg = bank->base;
  711. u32 l = 0;
  712. switch (bank->method) {
  713. case METHOD_MPUIO:
  714. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  715. break;
  716. #ifdef CONFIG_ARCH_OMAP15XX
  717. case METHOD_GPIO_1510:
  718. reg += OMAP1510_GPIO_INT_CONTROL;
  719. break;
  720. #endif
  721. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  722. case METHOD_GPIO_7XX:
  723. reg += OMAP7XX_GPIO_INT_CONTROL;
  724. break;
  725. #endif
  726. default:
  727. return;
  728. }
  729. l = __raw_readl(reg);
  730. if ((l >> gpio) & 1)
  731. l &= ~(1 << gpio);
  732. else
  733. l |= 1 << gpio;
  734. __raw_writel(l, reg);
  735. }
  736. #endif
  737. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  738. {
  739. void __iomem *reg = bank->base;
  740. u32 l = 0;
  741. switch (bank->method) {
  742. #ifdef CONFIG_ARCH_OMAP1
  743. case METHOD_MPUIO:
  744. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  745. l = __raw_readl(reg);
  746. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  747. bank->toggle_mask |= 1 << gpio;
  748. if (trigger & IRQ_TYPE_EDGE_RISING)
  749. l |= 1 << gpio;
  750. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  751. l &= ~(1 << gpio);
  752. else
  753. goto bad;
  754. break;
  755. #endif
  756. #ifdef CONFIG_ARCH_OMAP15XX
  757. case METHOD_GPIO_1510:
  758. reg += OMAP1510_GPIO_INT_CONTROL;
  759. l = __raw_readl(reg);
  760. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  761. bank->toggle_mask |= 1 << gpio;
  762. if (trigger & IRQ_TYPE_EDGE_RISING)
  763. l |= 1 << gpio;
  764. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  765. l &= ~(1 << gpio);
  766. else
  767. goto bad;
  768. break;
  769. #endif
  770. #ifdef CONFIG_ARCH_OMAP16XX
  771. case METHOD_GPIO_1610:
  772. if (gpio & 0x08)
  773. reg += OMAP1610_GPIO_EDGE_CTRL2;
  774. else
  775. reg += OMAP1610_GPIO_EDGE_CTRL1;
  776. gpio &= 0x07;
  777. l = __raw_readl(reg);
  778. l &= ~(3 << (gpio << 1));
  779. if (trigger & IRQ_TYPE_EDGE_RISING)
  780. l |= 2 << (gpio << 1);
  781. if (trigger & IRQ_TYPE_EDGE_FALLING)
  782. l |= 1 << (gpio << 1);
  783. if (trigger)
  784. /* Enable wake-up during idle for dynamic tick */
  785. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  786. else
  787. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  788. break;
  789. #endif
  790. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  791. case METHOD_GPIO_7XX:
  792. reg += OMAP7XX_GPIO_INT_CONTROL;
  793. l = __raw_readl(reg);
  794. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  795. bank->toggle_mask |= 1 << gpio;
  796. if (trigger & IRQ_TYPE_EDGE_RISING)
  797. l |= 1 << gpio;
  798. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  799. l &= ~(1 << gpio);
  800. else
  801. goto bad;
  802. break;
  803. #endif
  804. #ifdef CONFIG_ARCH_OMAP2PLUS
  805. case METHOD_GPIO_24XX:
  806. case METHOD_GPIO_44XX:
  807. set_24xx_gpio_triggering(bank, gpio, trigger);
  808. break;
  809. #endif
  810. default:
  811. goto bad;
  812. }
  813. __raw_writel(l, reg);
  814. return 0;
  815. bad:
  816. return -EINVAL;
  817. }
  818. static int gpio_irq_type(unsigned irq, unsigned type)
  819. {
  820. struct gpio_bank *bank;
  821. unsigned gpio;
  822. int retval;
  823. unsigned long flags;
  824. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  825. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  826. else
  827. gpio = irq - IH_GPIO_BASE;
  828. if (check_gpio(gpio) < 0)
  829. return -EINVAL;
  830. if (type & ~IRQ_TYPE_SENSE_MASK)
  831. return -EINVAL;
  832. /* OMAP1 allows only only edge triggering */
  833. if (!cpu_class_is_omap2()
  834. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  835. return -EINVAL;
  836. bank = get_irq_chip_data(irq);
  837. spin_lock_irqsave(&bank->lock, flags);
  838. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  839. if (retval == 0) {
  840. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  841. irq_desc[irq].status |= type;
  842. }
  843. spin_unlock_irqrestore(&bank->lock, flags);
  844. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  845. __set_irq_handler_unlocked(irq, handle_level_irq);
  846. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  847. __set_irq_handler_unlocked(irq, handle_edge_irq);
  848. return retval;
  849. }
  850. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  851. {
  852. void __iomem *reg = bank->base;
  853. switch (bank->method) {
  854. #ifdef CONFIG_ARCH_OMAP1
  855. case METHOD_MPUIO:
  856. /* MPUIO irqstatus is reset by reading the status register,
  857. * so do nothing here */
  858. return;
  859. #endif
  860. #ifdef CONFIG_ARCH_OMAP15XX
  861. case METHOD_GPIO_1510:
  862. reg += OMAP1510_GPIO_INT_STATUS;
  863. break;
  864. #endif
  865. #ifdef CONFIG_ARCH_OMAP16XX
  866. case METHOD_GPIO_1610:
  867. reg += OMAP1610_GPIO_IRQSTATUS1;
  868. break;
  869. #endif
  870. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  871. case METHOD_GPIO_7XX:
  872. reg += OMAP7XX_GPIO_INT_STATUS;
  873. break;
  874. #endif
  875. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  876. case METHOD_GPIO_24XX:
  877. reg += OMAP24XX_GPIO_IRQSTATUS1;
  878. break;
  879. #endif
  880. #if defined(CONFIG_ARCH_OMAP4)
  881. case METHOD_GPIO_44XX:
  882. reg += OMAP4_GPIO_IRQSTATUS0;
  883. break;
  884. #endif
  885. default:
  886. WARN_ON(1);
  887. return;
  888. }
  889. __raw_writel(gpio_mask, reg);
  890. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  891. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  892. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  893. else if (cpu_is_omap44xx())
  894. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  895. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  896. __raw_writel(gpio_mask, reg);
  897. /* Flush posted write for the irq status to avoid spurious interrupts */
  898. __raw_readl(reg);
  899. }
  900. }
  901. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  902. {
  903. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  904. }
  905. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  906. {
  907. void __iomem *reg = bank->base;
  908. int inv = 0;
  909. u32 l;
  910. u32 mask;
  911. switch (bank->method) {
  912. #ifdef CONFIG_ARCH_OMAP1
  913. case METHOD_MPUIO:
  914. reg += OMAP_MPUIO_GPIO_MASKIT;
  915. mask = 0xffff;
  916. inv = 1;
  917. break;
  918. #endif
  919. #ifdef CONFIG_ARCH_OMAP15XX
  920. case METHOD_GPIO_1510:
  921. reg += OMAP1510_GPIO_INT_MASK;
  922. mask = 0xffff;
  923. inv = 1;
  924. break;
  925. #endif
  926. #ifdef CONFIG_ARCH_OMAP16XX
  927. case METHOD_GPIO_1610:
  928. reg += OMAP1610_GPIO_IRQENABLE1;
  929. mask = 0xffff;
  930. break;
  931. #endif
  932. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  933. case METHOD_GPIO_7XX:
  934. reg += OMAP7XX_GPIO_INT_MASK;
  935. mask = 0xffffffff;
  936. inv = 1;
  937. break;
  938. #endif
  939. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  940. case METHOD_GPIO_24XX:
  941. reg += OMAP24XX_GPIO_IRQENABLE1;
  942. mask = 0xffffffff;
  943. break;
  944. #endif
  945. #if defined(CONFIG_ARCH_OMAP4)
  946. case METHOD_GPIO_44XX:
  947. reg += OMAP4_GPIO_IRQSTATUSSET0;
  948. mask = 0xffffffff;
  949. break;
  950. #endif
  951. default:
  952. WARN_ON(1);
  953. return 0;
  954. }
  955. l = __raw_readl(reg);
  956. if (inv)
  957. l = ~l;
  958. l &= mask;
  959. return l;
  960. }
  961. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  962. {
  963. void __iomem *reg = bank->base;
  964. u32 l;
  965. switch (bank->method) {
  966. #ifdef CONFIG_ARCH_OMAP1
  967. case METHOD_MPUIO:
  968. reg += OMAP_MPUIO_GPIO_MASKIT;
  969. l = __raw_readl(reg);
  970. if (enable)
  971. l &= ~(gpio_mask);
  972. else
  973. l |= gpio_mask;
  974. break;
  975. #endif
  976. #ifdef CONFIG_ARCH_OMAP15XX
  977. case METHOD_GPIO_1510:
  978. reg += OMAP1510_GPIO_INT_MASK;
  979. l = __raw_readl(reg);
  980. if (enable)
  981. l &= ~(gpio_mask);
  982. else
  983. l |= gpio_mask;
  984. break;
  985. #endif
  986. #ifdef CONFIG_ARCH_OMAP16XX
  987. case METHOD_GPIO_1610:
  988. if (enable)
  989. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  990. else
  991. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  992. l = gpio_mask;
  993. break;
  994. #endif
  995. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  996. case METHOD_GPIO_7XX:
  997. reg += OMAP7XX_GPIO_INT_MASK;
  998. l = __raw_readl(reg);
  999. if (enable)
  1000. l &= ~(gpio_mask);
  1001. else
  1002. l |= gpio_mask;
  1003. break;
  1004. #endif
  1005. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1006. case METHOD_GPIO_24XX:
  1007. if (enable)
  1008. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1009. else
  1010. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1011. l = gpio_mask;
  1012. break;
  1013. #endif
  1014. #ifdef CONFIG_ARCH_OMAP4
  1015. case METHOD_GPIO_44XX:
  1016. if (enable)
  1017. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1018. else
  1019. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1020. l = gpio_mask;
  1021. break;
  1022. #endif
  1023. default:
  1024. WARN_ON(1);
  1025. return;
  1026. }
  1027. __raw_writel(l, reg);
  1028. }
  1029. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1030. {
  1031. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1032. }
  1033. /*
  1034. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1035. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1036. * to the target, system will wake up always on GPIO events. While
  1037. * system is running all registered GPIO interrupts need to have wake-up
  1038. * enabled. When system is suspended, only selected GPIO interrupts need
  1039. * to have wake-up enabled.
  1040. */
  1041. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1042. {
  1043. unsigned long uninitialized_var(flags);
  1044. switch (bank->method) {
  1045. #ifdef CONFIG_ARCH_OMAP16XX
  1046. case METHOD_MPUIO:
  1047. case METHOD_GPIO_1610:
  1048. spin_lock_irqsave(&bank->lock, flags);
  1049. if (enable)
  1050. bank->suspend_wakeup |= (1 << gpio);
  1051. else
  1052. bank->suspend_wakeup &= ~(1 << gpio);
  1053. spin_unlock_irqrestore(&bank->lock, flags);
  1054. return 0;
  1055. #endif
  1056. #ifdef CONFIG_ARCH_OMAP2PLUS
  1057. case METHOD_GPIO_24XX:
  1058. case METHOD_GPIO_44XX:
  1059. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1060. printk(KERN_ERR "Unable to modify wakeup on "
  1061. "non-wakeup GPIO%d\n",
  1062. (bank - gpio_bank) * 32 + gpio);
  1063. return -EINVAL;
  1064. }
  1065. spin_lock_irqsave(&bank->lock, flags);
  1066. if (enable)
  1067. bank->suspend_wakeup |= (1 << gpio);
  1068. else
  1069. bank->suspend_wakeup &= ~(1 << gpio);
  1070. spin_unlock_irqrestore(&bank->lock, flags);
  1071. return 0;
  1072. #endif
  1073. default:
  1074. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1075. bank->method);
  1076. return -EINVAL;
  1077. }
  1078. }
  1079. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1080. {
  1081. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1082. _set_gpio_irqenable(bank, gpio, 0);
  1083. _clear_gpio_irqstatus(bank, gpio);
  1084. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1085. }
  1086. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1087. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1088. {
  1089. unsigned int gpio = irq - IH_GPIO_BASE;
  1090. struct gpio_bank *bank;
  1091. int retval;
  1092. if (check_gpio(gpio) < 0)
  1093. return -ENODEV;
  1094. bank = get_irq_chip_data(irq);
  1095. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1096. return retval;
  1097. }
  1098. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1099. {
  1100. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1101. unsigned long flags;
  1102. spin_lock_irqsave(&bank->lock, flags);
  1103. /* Set trigger to none. You need to enable the desired trigger with
  1104. * request_irq() or set_irq_type().
  1105. */
  1106. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1107. #ifdef CONFIG_ARCH_OMAP15XX
  1108. if (bank->method == METHOD_GPIO_1510) {
  1109. void __iomem *reg;
  1110. /* Claim the pin for MPU */
  1111. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1112. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1113. }
  1114. #endif
  1115. if (!cpu_class_is_omap1()) {
  1116. if (!bank->mod_usage) {
  1117. void __iomem *reg = bank->base;
  1118. u32 ctrl;
  1119. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1120. reg += OMAP24XX_GPIO_CTRL;
  1121. else if (cpu_is_omap44xx())
  1122. reg += OMAP4_GPIO_CTRL;
  1123. ctrl = __raw_readl(reg);
  1124. /* Module is enabled, clocks are not gated */
  1125. ctrl &= 0xFFFFFFFE;
  1126. __raw_writel(ctrl, reg);
  1127. }
  1128. bank->mod_usage |= 1 << offset;
  1129. }
  1130. spin_unlock_irqrestore(&bank->lock, flags);
  1131. return 0;
  1132. }
  1133. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1134. {
  1135. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1136. unsigned long flags;
  1137. spin_lock_irqsave(&bank->lock, flags);
  1138. #ifdef CONFIG_ARCH_OMAP16XX
  1139. if (bank->method == METHOD_GPIO_1610) {
  1140. /* Disable wake-up during idle for dynamic tick */
  1141. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1142. __raw_writel(1 << offset, reg);
  1143. }
  1144. #endif
  1145. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1146. if (bank->method == METHOD_GPIO_24XX) {
  1147. /* Disable wake-up during idle for dynamic tick */
  1148. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1149. __raw_writel(1 << offset, reg);
  1150. }
  1151. #endif
  1152. #ifdef CONFIG_ARCH_OMAP4
  1153. if (bank->method == METHOD_GPIO_44XX) {
  1154. /* Disable wake-up during idle for dynamic tick */
  1155. void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1156. __raw_writel(1 << offset, reg);
  1157. }
  1158. #endif
  1159. if (!cpu_class_is_omap1()) {
  1160. bank->mod_usage &= ~(1 << offset);
  1161. if (!bank->mod_usage) {
  1162. void __iomem *reg = bank->base;
  1163. u32 ctrl;
  1164. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1165. reg += OMAP24XX_GPIO_CTRL;
  1166. else if (cpu_is_omap44xx())
  1167. reg += OMAP4_GPIO_CTRL;
  1168. ctrl = __raw_readl(reg);
  1169. /* Module is disabled, clocks are gated */
  1170. ctrl |= 1;
  1171. __raw_writel(ctrl, reg);
  1172. }
  1173. }
  1174. _reset_gpio(bank, bank->chip.base + offset);
  1175. spin_unlock_irqrestore(&bank->lock, flags);
  1176. }
  1177. /*
  1178. * We need to unmask the GPIO bank interrupt as soon as possible to
  1179. * avoid missing GPIO interrupts for other lines in the bank.
  1180. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1181. * in the bank to avoid missing nested interrupts for a GPIO line.
  1182. * If we wait to unmask individual GPIO lines in the bank after the
  1183. * line's interrupt handler has been run, we may miss some nested
  1184. * interrupts.
  1185. */
  1186. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1187. {
  1188. void __iomem *isr_reg = NULL;
  1189. u32 isr;
  1190. unsigned int gpio_irq, gpio_index;
  1191. struct gpio_bank *bank;
  1192. u32 retrigger = 0;
  1193. int unmasked = 0;
  1194. desc->chip->ack(irq);
  1195. bank = get_irq_data(irq);
  1196. #ifdef CONFIG_ARCH_OMAP1
  1197. if (bank->method == METHOD_MPUIO)
  1198. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1199. #endif
  1200. #ifdef CONFIG_ARCH_OMAP15XX
  1201. if (bank->method == METHOD_GPIO_1510)
  1202. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1203. #endif
  1204. #if defined(CONFIG_ARCH_OMAP16XX)
  1205. if (bank->method == METHOD_GPIO_1610)
  1206. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1207. #endif
  1208. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1209. if (bank->method == METHOD_GPIO_7XX)
  1210. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1211. #endif
  1212. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1213. if (bank->method == METHOD_GPIO_24XX)
  1214. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1215. #endif
  1216. #if defined(CONFIG_ARCH_OMAP4)
  1217. if (bank->method == METHOD_GPIO_44XX)
  1218. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1219. #endif
  1220. while(1) {
  1221. u32 isr_saved, level_mask = 0;
  1222. u32 enabled;
  1223. enabled = _get_gpio_irqbank_mask(bank);
  1224. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1225. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1226. isr &= 0x0000ffff;
  1227. if (cpu_class_is_omap2()) {
  1228. level_mask = bank->level_mask & enabled;
  1229. }
  1230. /* clear edge sensitive interrupts before handler(s) are
  1231. called so that we don't miss any interrupt occurred while
  1232. executing them */
  1233. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1234. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1235. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1236. /* if there is only edge sensitive GPIO pin interrupts
  1237. configured, we could unmask GPIO bank interrupt immediately */
  1238. if (!level_mask && !unmasked) {
  1239. unmasked = 1;
  1240. desc->chip->unmask(irq);
  1241. }
  1242. isr |= retrigger;
  1243. retrigger = 0;
  1244. if (!isr)
  1245. break;
  1246. gpio_irq = bank->virtual_irq_start;
  1247. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1248. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1249. if (!(isr & 1))
  1250. continue;
  1251. #ifdef CONFIG_ARCH_OMAP1
  1252. /*
  1253. * Some chips can't respond to both rising and falling
  1254. * at the same time. If this irq was requested with
  1255. * both flags, we need to flip the ICR data for the IRQ
  1256. * to respond to the IRQ for the opposite direction.
  1257. * This will be indicated in the bank toggle_mask.
  1258. */
  1259. if (bank->toggle_mask & (1 << gpio_index))
  1260. _toggle_gpio_edge_triggering(bank, gpio_index);
  1261. #endif
  1262. generic_handle_irq(gpio_irq);
  1263. }
  1264. }
  1265. /* if bank has any level sensitive GPIO pin interrupt
  1266. configured, we must unmask the bank interrupt only after
  1267. handler(s) are executed in order to avoid spurious bank
  1268. interrupt */
  1269. if (!unmasked)
  1270. desc->chip->unmask(irq);
  1271. }
  1272. static void gpio_irq_shutdown(unsigned int irq)
  1273. {
  1274. unsigned int gpio = irq - IH_GPIO_BASE;
  1275. struct gpio_bank *bank = get_irq_chip_data(irq);
  1276. _reset_gpio(bank, gpio);
  1277. }
  1278. static void gpio_ack_irq(unsigned int irq)
  1279. {
  1280. unsigned int gpio = irq - IH_GPIO_BASE;
  1281. struct gpio_bank *bank = get_irq_chip_data(irq);
  1282. _clear_gpio_irqstatus(bank, gpio);
  1283. }
  1284. static void gpio_mask_irq(unsigned int irq)
  1285. {
  1286. unsigned int gpio = irq - IH_GPIO_BASE;
  1287. struct gpio_bank *bank = get_irq_chip_data(irq);
  1288. _set_gpio_irqenable(bank, gpio, 0);
  1289. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1290. }
  1291. static void gpio_unmask_irq(unsigned int irq)
  1292. {
  1293. unsigned int gpio = irq - IH_GPIO_BASE;
  1294. struct gpio_bank *bank = get_irq_chip_data(irq);
  1295. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1296. struct irq_desc *desc = irq_to_desc(irq);
  1297. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1298. if (trigger)
  1299. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1300. /* For level-triggered GPIOs, the clearing must be done after
  1301. * the HW source is cleared, thus after the handler has run */
  1302. if (bank->level_mask & irq_mask) {
  1303. _set_gpio_irqenable(bank, gpio, 0);
  1304. _clear_gpio_irqstatus(bank, gpio);
  1305. }
  1306. _set_gpio_irqenable(bank, gpio, 1);
  1307. }
  1308. static struct irq_chip gpio_irq_chip = {
  1309. .name = "GPIO",
  1310. .shutdown = gpio_irq_shutdown,
  1311. .ack = gpio_ack_irq,
  1312. .mask = gpio_mask_irq,
  1313. .unmask = gpio_unmask_irq,
  1314. .set_type = gpio_irq_type,
  1315. .set_wake = gpio_wake_enable,
  1316. };
  1317. /*---------------------------------------------------------------------*/
  1318. #ifdef CONFIG_ARCH_OMAP1
  1319. /* MPUIO uses the always-on 32k clock */
  1320. static void mpuio_ack_irq(unsigned int irq)
  1321. {
  1322. /* The ISR is reset automatically, so do nothing here. */
  1323. }
  1324. static void mpuio_mask_irq(unsigned int irq)
  1325. {
  1326. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1327. struct gpio_bank *bank = get_irq_chip_data(irq);
  1328. _set_gpio_irqenable(bank, gpio, 0);
  1329. }
  1330. static void mpuio_unmask_irq(unsigned int irq)
  1331. {
  1332. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1333. struct gpio_bank *bank = get_irq_chip_data(irq);
  1334. _set_gpio_irqenable(bank, gpio, 1);
  1335. }
  1336. static struct irq_chip mpuio_irq_chip = {
  1337. .name = "MPUIO",
  1338. .ack = mpuio_ack_irq,
  1339. .mask = mpuio_mask_irq,
  1340. .unmask = mpuio_unmask_irq,
  1341. .set_type = gpio_irq_type,
  1342. #ifdef CONFIG_ARCH_OMAP16XX
  1343. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1344. .set_wake = gpio_wake_enable,
  1345. #endif
  1346. };
  1347. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1348. #ifdef CONFIG_ARCH_OMAP16XX
  1349. #include <linux/platform_device.h>
  1350. static int omap_mpuio_suspend_noirq(struct device *dev)
  1351. {
  1352. struct platform_device *pdev = to_platform_device(dev);
  1353. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1354. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1355. unsigned long flags;
  1356. spin_lock_irqsave(&bank->lock, flags);
  1357. bank->saved_wakeup = __raw_readl(mask_reg);
  1358. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1359. spin_unlock_irqrestore(&bank->lock, flags);
  1360. return 0;
  1361. }
  1362. static int omap_mpuio_resume_noirq(struct device *dev)
  1363. {
  1364. struct platform_device *pdev = to_platform_device(dev);
  1365. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1366. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1367. unsigned long flags;
  1368. spin_lock_irqsave(&bank->lock, flags);
  1369. __raw_writel(bank->saved_wakeup, mask_reg);
  1370. spin_unlock_irqrestore(&bank->lock, flags);
  1371. return 0;
  1372. }
  1373. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1374. .suspend_noirq = omap_mpuio_suspend_noirq,
  1375. .resume_noirq = omap_mpuio_resume_noirq,
  1376. };
  1377. /* use platform_driver for this, now that there's no longer any
  1378. * point to sys_device (other than not disturbing old code).
  1379. */
  1380. static struct platform_driver omap_mpuio_driver = {
  1381. .driver = {
  1382. .name = "mpuio",
  1383. .pm = &omap_mpuio_dev_pm_ops,
  1384. },
  1385. };
  1386. static struct platform_device omap_mpuio_device = {
  1387. .name = "mpuio",
  1388. .id = -1,
  1389. .dev = {
  1390. .driver = &omap_mpuio_driver.driver,
  1391. }
  1392. /* could list the /proc/iomem resources */
  1393. };
  1394. static inline void mpuio_init(void)
  1395. {
  1396. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1397. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1398. (void) platform_device_register(&omap_mpuio_device);
  1399. }
  1400. #else
  1401. static inline void mpuio_init(void) {}
  1402. #endif /* 16xx */
  1403. #else
  1404. extern struct irq_chip mpuio_irq_chip;
  1405. #define bank_is_mpuio(bank) 0
  1406. static inline void mpuio_init(void) {}
  1407. #endif
  1408. /*---------------------------------------------------------------------*/
  1409. /* REVISIT these are stupid implementations! replace by ones that
  1410. * don't switch on METHOD_* and which mostly avoid spinlocks
  1411. */
  1412. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1413. {
  1414. struct gpio_bank *bank;
  1415. unsigned long flags;
  1416. bank = container_of(chip, struct gpio_bank, chip);
  1417. spin_lock_irqsave(&bank->lock, flags);
  1418. _set_gpio_direction(bank, offset, 1);
  1419. spin_unlock_irqrestore(&bank->lock, flags);
  1420. return 0;
  1421. }
  1422. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1423. {
  1424. void __iomem *reg = bank->base;
  1425. switch (bank->method) {
  1426. case METHOD_MPUIO:
  1427. reg += OMAP_MPUIO_IO_CNTL;
  1428. break;
  1429. case METHOD_GPIO_1510:
  1430. reg += OMAP1510_GPIO_DIR_CONTROL;
  1431. break;
  1432. case METHOD_GPIO_1610:
  1433. reg += OMAP1610_GPIO_DIRECTION;
  1434. break;
  1435. case METHOD_GPIO_7XX:
  1436. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1437. break;
  1438. case METHOD_GPIO_24XX:
  1439. reg += OMAP24XX_GPIO_OE;
  1440. break;
  1441. case METHOD_GPIO_44XX:
  1442. reg += OMAP4_GPIO_OE;
  1443. break;
  1444. default:
  1445. WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
  1446. return -EINVAL;
  1447. }
  1448. return __raw_readl(reg) & mask;
  1449. }
  1450. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1451. {
  1452. struct gpio_bank *bank;
  1453. void __iomem *reg;
  1454. int gpio;
  1455. u32 mask;
  1456. gpio = chip->base + offset;
  1457. bank = get_gpio_bank(gpio);
  1458. reg = bank->base;
  1459. mask = 1 << get_gpio_index(gpio);
  1460. if (gpio_is_input(bank, mask))
  1461. return _get_gpio_datain(bank, gpio);
  1462. else
  1463. return _get_gpio_dataout(bank, gpio);
  1464. }
  1465. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1466. {
  1467. struct gpio_bank *bank;
  1468. unsigned long flags;
  1469. bank = container_of(chip, struct gpio_bank, chip);
  1470. spin_lock_irqsave(&bank->lock, flags);
  1471. _set_gpio_dataout(bank, offset, value);
  1472. _set_gpio_direction(bank, offset, 0);
  1473. spin_unlock_irqrestore(&bank->lock, flags);
  1474. return 0;
  1475. }
  1476. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  1477. unsigned debounce)
  1478. {
  1479. struct gpio_bank *bank;
  1480. unsigned long flags;
  1481. bank = container_of(chip, struct gpio_bank, chip);
  1482. spin_lock_irqsave(&bank->lock, flags);
  1483. _set_gpio_debounce(bank, offset, debounce);
  1484. spin_unlock_irqrestore(&bank->lock, flags);
  1485. return 0;
  1486. }
  1487. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1488. {
  1489. struct gpio_bank *bank;
  1490. unsigned long flags;
  1491. bank = container_of(chip, struct gpio_bank, chip);
  1492. spin_lock_irqsave(&bank->lock, flags);
  1493. _set_gpio_dataout(bank, offset, value);
  1494. spin_unlock_irqrestore(&bank->lock, flags);
  1495. }
  1496. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1497. {
  1498. struct gpio_bank *bank;
  1499. bank = container_of(chip, struct gpio_bank, chip);
  1500. return bank->virtual_irq_start + offset;
  1501. }
  1502. /*---------------------------------------------------------------------*/
  1503. static int initialized;
  1504. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1505. static struct clk * gpio_ick;
  1506. #endif
  1507. #if defined(CONFIG_ARCH_OMAP2)
  1508. static struct clk * gpio_fck;
  1509. #endif
  1510. #if defined(CONFIG_ARCH_OMAP2430)
  1511. static struct clk * gpio5_ick;
  1512. static struct clk * gpio5_fck;
  1513. #endif
  1514. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1515. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1516. #endif
  1517. static void __init omap_gpio_show_rev(void)
  1518. {
  1519. u32 rev;
  1520. if (cpu_is_omap16xx())
  1521. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1522. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1523. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1524. else if (cpu_is_omap44xx())
  1525. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1526. else
  1527. return;
  1528. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1529. (rev >> 4) & 0x0f, rev & 0x0f);
  1530. }
  1531. /* This lock class tells lockdep that GPIO irqs are in a different
  1532. * category than their parents, so it won't report false recursion.
  1533. */
  1534. static struct lock_class_key gpio_lock_class;
  1535. static int __init _omap_gpio_init(void)
  1536. {
  1537. int i;
  1538. int gpio = 0;
  1539. struct gpio_bank *bank;
  1540. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1541. char clk_name[11];
  1542. initialized = 1;
  1543. #if defined(CONFIG_ARCH_OMAP1)
  1544. if (cpu_is_omap15xx()) {
  1545. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1546. if (IS_ERR(gpio_ick))
  1547. printk("Could not get arm_gpio_ck\n");
  1548. else
  1549. clk_enable(gpio_ick);
  1550. }
  1551. #endif
  1552. #if defined(CONFIG_ARCH_OMAP2)
  1553. if (cpu_class_is_omap2()) {
  1554. gpio_ick = clk_get(NULL, "gpios_ick");
  1555. if (IS_ERR(gpio_ick))
  1556. printk("Could not get gpios_ick\n");
  1557. else
  1558. clk_enable(gpio_ick);
  1559. gpio_fck = clk_get(NULL, "gpios_fck");
  1560. if (IS_ERR(gpio_fck))
  1561. printk("Could not get gpios_fck\n");
  1562. else
  1563. clk_enable(gpio_fck);
  1564. /*
  1565. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1566. */
  1567. #if defined(CONFIG_ARCH_OMAP2430)
  1568. if (cpu_is_omap2430()) {
  1569. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1570. if (IS_ERR(gpio5_ick))
  1571. printk("Could not get gpio5_ick\n");
  1572. else
  1573. clk_enable(gpio5_ick);
  1574. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1575. if (IS_ERR(gpio5_fck))
  1576. printk("Could not get gpio5_fck\n");
  1577. else
  1578. clk_enable(gpio5_fck);
  1579. }
  1580. #endif
  1581. }
  1582. #endif
  1583. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1584. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1585. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1586. sprintf(clk_name, "gpio%d_ick", i + 1);
  1587. gpio_iclks[i] = clk_get(NULL, clk_name);
  1588. if (IS_ERR(gpio_iclks[i]))
  1589. printk(KERN_ERR "Could not get %s\n", clk_name);
  1590. else
  1591. clk_enable(gpio_iclks[i]);
  1592. }
  1593. }
  1594. #endif
  1595. #ifdef CONFIG_ARCH_OMAP15XX
  1596. if (cpu_is_omap15xx()) {
  1597. gpio_bank_count = 2;
  1598. gpio_bank = gpio_bank_1510;
  1599. bank_size = SZ_2K;
  1600. }
  1601. #endif
  1602. #if defined(CONFIG_ARCH_OMAP16XX)
  1603. if (cpu_is_omap16xx()) {
  1604. gpio_bank_count = 5;
  1605. gpio_bank = gpio_bank_1610;
  1606. bank_size = SZ_2K;
  1607. }
  1608. #endif
  1609. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1610. if (cpu_is_omap7xx()) {
  1611. gpio_bank_count = 7;
  1612. gpio_bank = gpio_bank_7xx;
  1613. bank_size = SZ_2K;
  1614. }
  1615. #endif
  1616. #ifdef CONFIG_ARCH_OMAP2
  1617. if (cpu_is_omap242x()) {
  1618. gpio_bank_count = 4;
  1619. gpio_bank = gpio_bank_242x;
  1620. }
  1621. if (cpu_is_omap243x()) {
  1622. gpio_bank_count = 5;
  1623. gpio_bank = gpio_bank_243x;
  1624. }
  1625. #endif
  1626. #ifdef CONFIG_ARCH_OMAP3
  1627. if (cpu_is_omap34xx()) {
  1628. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1629. gpio_bank = gpio_bank_34xx;
  1630. }
  1631. #endif
  1632. #ifdef CONFIG_ARCH_OMAP4
  1633. if (cpu_is_omap44xx()) {
  1634. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1635. gpio_bank = gpio_bank_44xx;
  1636. }
  1637. #endif
  1638. for (i = 0; i < gpio_bank_count; i++) {
  1639. int j, gpio_count = 16;
  1640. bank = &gpio_bank[i];
  1641. spin_lock_init(&bank->lock);
  1642. /* Static mapping, never released */
  1643. bank->base = ioremap(bank->pbase, bank_size);
  1644. if (!bank->base) {
  1645. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1646. continue;
  1647. }
  1648. if (bank_is_mpuio(bank))
  1649. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1650. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1651. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1652. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1653. }
  1654. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1655. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1656. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1657. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1658. }
  1659. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1660. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1661. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1662. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1663. }
  1664. #ifdef CONFIG_ARCH_OMAP2PLUS
  1665. if ((bank->method == METHOD_GPIO_24XX) ||
  1666. (bank->method == METHOD_GPIO_44XX)) {
  1667. static const u32 non_wakeup_gpios[] = {
  1668. 0xe203ffc0, 0x08700040
  1669. };
  1670. if (cpu_is_omap44xx()) {
  1671. __raw_writel(0xffffffff, bank->base +
  1672. OMAP4_GPIO_IRQSTATUSCLR0);
  1673. __raw_writew(0x0015, bank->base +
  1674. OMAP4_GPIO_SYSCONFIG);
  1675. __raw_writel(0x00000000, bank->base +
  1676. OMAP4_GPIO_DEBOUNCENABLE);
  1677. /*
  1678. * Initialize interface clock ungated,
  1679. * module enabled
  1680. */
  1681. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1682. } else {
  1683. __raw_writel(0x00000000, bank->base +
  1684. OMAP24XX_GPIO_IRQENABLE1);
  1685. __raw_writel(0xffffffff, bank->base +
  1686. OMAP24XX_GPIO_IRQSTATUS1);
  1687. __raw_writew(0x0015, bank->base +
  1688. OMAP24XX_GPIO_SYSCONFIG);
  1689. __raw_writel(0x00000000, bank->base +
  1690. OMAP24XX_GPIO_DEBOUNCE_EN);
  1691. /*
  1692. * Initialize interface clock ungated,
  1693. * module enabled
  1694. */
  1695. __raw_writel(0, bank->base +
  1696. OMAP24XX_GPIO_CTRL);
  1697. }
  1698. if (cpu_is_omap24xx() &&
  1699. i < ARRAY_SIZE(non_wakeup_gpios))
  1700. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1701. gpio_count = 32;
  1702. }
  1703. #endif
  1704. bank->mod_usage = 0;
  1705. /* REVISIT eventually switch from OMAP-specific gpio structs
  1706. * over to the generic ones
  1707. */
  1708. bank->chip.request = omap_gpio_request;
  1709. bank->chip.free = omap_gpio_free;
  1710. bank->chip.direction_input = gpio_input;
  1711. bank->chip.get = gpio_get;
  1712. bank->chip.direction_output = gpio_output;
  1713. bank->chip.set_debounce = gpio_debounce;
  1714. bank->chip.set = gpio_set;
  1715. bank->chip.to_irq = gpio_2irq;
  1716. if (bank_is_mpuio(bank)) {
  1717. bank->chip.label = "mpuio";
  1718. #ifdef CONFIG_ARCH_OMAP16XX
  1719. bank->chip.dev = &omap_mpuio_device.dev;
  1720. #endif
  1721. bank->chip.base = OMAP_MPUIO(0);
  1722. } else {
  1723. bank->chip.label = "gpio";
  1724. bank->chip.base = gpio;
  1725. gpio += gpio_count;
  1726. }
  1727. bank->chip.ngpio = gpio_count;
  1728. gpiochip_add(&bank->chip);
  1729. for (j = bank->virtual_irq_start;
  1730. j < bank->virtual_irq_start + gpio_count; j++) {
  1731. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1732. set_irq_chip_data(j, bank);
  1733. if (bank_is_mpuio(bank))
  1734. set_irq_chip(j, &mpuio_irq_chip);
  1735. else
  1736. set_irq_chip(j, &gpio_irq_chip);
  1737. set_irq_handler(j, handle_simple_irq);
  1738. set_irq_flags(j, IRQF_VALID);
  1739. }
  1740. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1741. set_irq_data(bank->irq, bank);
  1742. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1743. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1744. bank->dbck = clk_get(NULL, clk_name);
  1745. if (IS_ERR(bank->dbck))
  1746. printk(KERN_ERR "Could not get %s\n", clk_name);
  1747. }
  1748. }
  1749. /* Enable system clock for GPIO module.
  1750. * The CAM_CLK_CTRL *is* really the right place. */
  1751. if (cpu_is_omap16xx())
  1752. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1753. /* Enable autoidle for the OCP interface */
  1754. if (cpu_is_omap24xx())
  1755. omap_writel(1 << 0, 0x48019010);
  1756. if (cpu_is_omap34xx())
  1757. omap_writel(1 << 0, 0x48306814);
  1758. omap_gpio_show_rev();
  1759. return 0;
  1760. }
  1761. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1762. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1763. {
  1764. int i;
  1765. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1766. return 0;
  1767. for (i = 0; i < gpio_bank_count; i++) {
  1768. struct gpio_bank *bank = &gpio_bank[i];
  1769. void __iomem *wake_status;
  1770. void __iomem *wake_clear;
  1771. void __iomem *wake_set;
  1772. unsigned long flags;
  1773. switch (bank->method) {
  1774. #ifdef CONFIG_ARCH_OMAP16XX
  1775. case METHOD_GPIO_1610:
  1776. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1777. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1778. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1779. break;
  1780. #endif
  1781. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1782. case METHOD_GPIO_24XX:
  1783. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1784. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1785. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1786. break;
  1787. #endif
  1788. #ifdef CONFIG_ARCH_OMAP4
  1789. case METHOD_GPIO_44XX:
  1790. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1791. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1792. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1793. break;
  1794. #endif
  1795. default:
  1796. continue;
  1797. }
  1798. spin_lock_irqsave(&bank->lock, flags);
  1799. bank->saved_wakeup = __raw_readl(wake_status);
  1800. __raw_writel(0xffffffff, wake_clear);
  1801. __raw_writel(bank->suspend_wakeup, wake_set);
  1802. spin_unlock_irqrestore(&bank->lock, flags);
  1803. }
  1804. return 0;
  1805. }
  1806. static int omap_gpio_resume(struct sys_device *dev)
  1807. {
  1808. int i;
  1809. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1810. return 0;
  1811. for (i = 0; i < gpio_bank_count; i++) {
  1812. struct gpio_bank *bank = &gpio_bank[i];
  1813. void __iomem *wake_clear;
  1814. void __iomem *wake_set;
  1815. unsigned long flags;
  1816. switch (bank->method) {
  1817. #ifdef CONFIG_ARCH_OMAP16XX
  1818. case METHOD_GPIO_1610:
  1819. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1820. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1821. break;
  1822. #endif
  1823. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1824. case METHOD_GPIO_24XX:
  1825. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1826. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1827. break;
  1828. #endif
  1829. #ifdef CONFIG_ARCH_OMAP4
  1830. case METHOD_GPIO_44XX:
  1831. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1832. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1833. break;
  1834. #endif
  1835. default:
  1836. continue;
  1837. }
  1838. spin_lock_irqsave(&bank->lock, flags);
  1839. __raw_writel(0xffffffff, wake_clear);
  1840. __raw_writel(bank->saved_wakeup, wake_set);
  1841. spin_unlock_irqrestore(&bank->lock, flags);
  1842. }
  1843. return 0;
  1844. }
  1845. static struct sysdev_class omap_gpio_sysclass = {
  1846. .name = "gpio",
  1847. .suspend = omap_gpio_suspend,
  1848. .resume = omap_gpio_resume,
  1849. };
  1850. static struct sys_device omap_gpio_device = {
  1851. .id = 0,
  1852. .cls = &omap_gpio_sysclass,
  1853. };
  1854. #endif
  1855. #ifdef CONFIG_ARCH_OMAP2PLUS
  1856. static int workaround_enabled;
  1857. void omap2_gpio_prepare_for_idle(int power_state)
  1858. {
  1859. int i, c = 0;
  1860. int min = 0;
  1861. if (cpu_is_omap34xx())
  1862. min = 1;
  1863. for (i = min; i < gpio_bank_count; i++) {
  1864. struct gpio_bank *bank = &gpio_bank[i];
  1865. u32 l1, l2;
  1866. if (bank->dbck_enable_mask)
  1867. clk_disable(bank->dbck);
  1868. if (power_state > PWRDM_POWER_OFF)
  1869. continue;
  1870. /* If going to OFF, remove triggering for all
  1871. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1872. * generated. See OMAP2420 Errata item 1.101. */
  1873. if (!(bank->enabled_non_wakeup_gpios))
  1874. continue;
  1875. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1876. bank->saved_datain = __raw_readl(bank->base +
  1877. OMAP24XX_GPIO_DATAIN);
  1878. l1 = __raw_readl(bank->base +
  1879. OMAP24XX_GPIO_FALLINGDETECT);
  1880. l2 = __raw_readl(bank->base +
  1881. OMAP24XX_GPIO_RISINGDETECT);
  1882. }
  1883. if (cpu_is_omap44xx()) {
  1884. bank->saved_datain = __raw_readl(bank->base +
  1885. OMAP4_GPIO_DATAIN);
  1886. l1 = __raw_readl(bank->base +
  1887. OMAP4_GPIO_FALLINGDETECT);
  1888. l2 = __raw_readl(bank->base +
  1889. OMAP4_GPIO_RISINGDETECT);
  1890. }
  1891. bank->saved_fallingdetect = l1;
  1892. bank->saved_risingdetect = l2;
  1893. l1 &= ~bank->enabled_non_wakeup_gpios;
  1894. l2 &= ~bank->enabled_non_wakeup_gpios;
  1895. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1896. __raw_writel(l1, bank->base +
  1897. OMAP24XX_GPIO_FALLINGDETECT);
  1898. __raw_writel(l2, bank->base +
  1899. OMAP24XX_GPIO_RISINGDETECT);
  1900. }
  1901. if (cpu_is_omap44xx()) {
  1902. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1903. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1904. }
  1905. c++;
  1906. }
  1907. if (!c) {
  1908. workaround_enabled = 0;
  1909. return;
  1910. }
  1911. workaround_enabled = 1;
  1912. }
  1913. void omap2_gpio_resume_after_idle(void)
  1914. {
  1915. int i;
  1916. int min = 0;
  1917. if (cpu_is_omap34xx())
  1918. min = 1;
  1919. for (i = min; i < gpio_bank_count; i++) {
  1920. struct gpio_bank *bank = &gpio_bank[i];
  1921. u32 l, gen, gen0, gen1;
  1922. if (bank->dbck_enable_mask)
  1923. clk_enable(bank->dbck);
  1924. if (!workaround_enabled)
  1925. continue;
  1926. if (!(bank->enabled_non_wakeup_gpios))
  1927. continue;
  1928. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1929. __raw_writel(bank->saved_fallingdetect,
  1930. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1931. __raw_writel(bank->saved_risingdetect,
  1932. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1933. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1934. }
  1935. if (cpu_is_omap44xx()) {
  1936. __raw_writel(bank->saved_fallingdetect,
  1937. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1938. __raw_writel(bank->saved_risingdetect,
  1939. bank->base + OMAP4_GPIO_RISINGDETECT);
  1940. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1941. }
  1942. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1943. * state. If so, generate an IRQ by software. This is
  1944. * horribly racy, but it's the best we can do to work around
  1945. * this silicon bug. */
  1946. l ^= bank->saved_datain;
  1947. l &= bank->enabled_non_wakeup_gpios;
  1948. /*
  1949. * No need to generate IRQs for the rising edge for gpio IRQs
  1950. * configured with falling edge only; and vice versa.
  1951. */
  1952. gen0 = l & bank->saved_fallingdetect;
  1953. gen0 &= bank->saved_datain;
  1954. gen1 = l & bank->saved_risingdetect;
  1955. gen1 &= ~(bank->saved_datain);
  1956. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1957. gen = l & (~(bank->saved_fallingdetect) &
  1958. ~(bank->saved_risingdetect));
  1959. /* Consider all GPIO IRQs needed to be updated */
  1960. gen |= gen0 | gen1;
  1961. if (gen) {
  1962. u32 old0, old1;
  1963. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1964. old0 = __raw_readl(bank->base +
  1965. OMAP24XX_GPIO_LEVELDETECT0);
  1966. old1 = __raw_readl(bank->base +
  1967. OMAP24XX_GPIO_LEVELDETECT1);
  1968. __raw_writel(old0 | gen, bank->base +
  1969. OMAP24XX_GPIO_LEVELDETECT0);
  1970. __raw_writel(old1 | gen, bank->base +
  1971. OMAP24XX_GPIO_LEVELDETECT1);
  1972. __raw_writel(old0, bank->base +
  1973. OMAP24XX_GPIO_LEVELDETECT0);
  1974. __raw_writel(old1, bank->base +
  1975. OMAP24XX_GPIO_LEVELDETECT1);
  1976. }
  1977. if (cpu_is_omap44xx()) {
  1978. old0 = __raw_readl(bank->base +
  1979. OMAP4_GPIO_LEVELDETECT0);
  1980. old1 = __raw_readl(bank->base +
  1981. OMAP4_GPIO_LEVELDETECT1);
  1982. __raw_writel(old0 | l, bank->base +
  1983. OMAP4_GPIO_LEVELDETECT0);
  1984. __raw_writel(old1 | l, bank->base +
  1985. OMAP4_GPIO_LEVELDETECT1);
  1986. __raw_writel(old0, bank->base +
  1987. OMAP4_GPIO_LEVELDETECT0);
  1988. __raw_writel(old1, bank->base +
  1989. OMAP4_GPIO_LEVELDETECT1);
  1990. }
  1991. }
  1992. }
  1993. }
  1994. #endif
  1995. #ifdef CONFIG_ARCH_OMAP3
  1996. /* save the registers of bank 2-6 */
  1997. void omap_gpio_save_context(void)
  1998. {
  1999. int i;
  2000. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  2001. for (i = 1; i < gpio_bank_count; i++) {
  2002. struct gpio_bank *bank = &gpio_bank[i];
  2003. gpio_context[i].sysconfig =
  2004. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2005. gpio_context[i].irqenable1 =
  2006. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2007. gpio_context[i].irqenable2 =
  2008. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2009. gpio_context[i].wake_en =
  2010. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  2011. gpio_context[i].ctrl =
  2012. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  2013. gpio_context[i].oe =
  2014. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  2015. gpio_context[i].leveldetect0 =
  2016. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2017. gpio_context[i].leveldetect1 =
  2018. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2019. gpio_context[i].risingdetect =
  2020. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2021. gpio_context[i].fallingdetect =
  2022. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2023. gpio_context[i].dataout =
  2024. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  2025. }
  2026. }
  2027. /* restore the required registers of bank 2-6 */
  2028. void omap_gpio_restore_context(void)
  2029. {
  2030. int i;
  2031. for (i = 1; i < gpio_bank_count; i++) {
  2032. struct gpio_bank *bank = &gpio_bank[i];
  2033. __raw_writel(gpio_context[i].sysconfig,
  2034. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  2035. __raw_writel(gpio_context[i].irqenable1,
  2036. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  2037. __raw_writel(gpio_context[i].irqenable2,
  2038. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2039. __raw_writel(gpio_context[i].wake_en,
  2040. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2041. __raw_writel(gpio_context[i].ctrl,
  2042. bank->base + OMAP24XX_GPIO_CTRL);
  2043. __raw_writel(gpio_context[i].oe,
  2044. bank->base + OMAP24XX_GPIO_OE);
  2045. __raw_writel(gpio_context[i].leveldetect0,
  2046. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2047. __raw_writel(gpio_context[i].leveldetect1,
  2048. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2049. __raw_writel(gpio_context[i].risingdetect,
  2050. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2051. __raw_writel(gpio_context[i].fallingdetect,
  2052. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2053. __raw_writel(gpio_context[i].dataout,
  2054. bank->base + OMAP24XX_GPIO_DATAOUT);
  2055. }
  2056. }
  2057. #endif
  2058. /*
  2059. * This may get called early from board specific init
  2060. * for boards that have interrupts routed via FPGA.
  2061. */
  2062. int __init omap_gpio_init(void)
  2063. {
  2064. if (!initialized)
  2065. return _omap_gpio_init();
  2066. else
  2067. return 0;
  2068. }
  2069. static int __init omap_gpio_sysinit(void)
  2070. {
  2071. int ret = 0;
  2072. if (!initialized)
  2073. ret = _omap_gpio_init();
  2074. mpuio_init();
  2075. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2076. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2077. if (ret == 0) {
  2078. ret = sysdev_class_register(&omap_gpio_sysclass);
  2079. if (ret == 0)
  2080. ret = sysdev_register(&omap_gpio_device);
  2081. }
  2082. }
  2083. #endif
  2084. return ret;
  2085. }
  2086. arch_initcall(omap_gpio_sysinit);