dmtimer.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * OMAP2 support by Juha Yrjola
  8. * API improvements and OMAP2 clock framework support by Timo Teras
  9. *
  10. * Copyright (C) 2009 Texas Instruments
  11. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  19. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  20. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  21. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. */
  31. #include <linux/init.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/errno.h>
  34. #include <linux/list.h>
  35. #include <linux/clk.h>
  36. #include <linux/delay.h>
  37. #include <linux/io.h>
  38. #include <linux/module.h>
  39. #include <mach/hardware.h>
  40. #include <plat/dmtimer.h>
  41. #include <mach/irqs.h>
  42. /* register offsets */
  43. #define _OMAP_TIMER_ID_OFFSET 0x00
  44. #define _OMAP_TIMER_OCP_CFG_OFFSET 0x10
  45. #define _OMAP_TIMER_SYS_STAT_OFFSET 0x14
  46. #define _OMAP_TIMER_STAT_OFFSET 0x18
  47. #define _OMAP_TIMER_INT_EN_OFFSET 0x1c
  48. #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
  49. #define _OMAP_TIMER_CTRL_OFFSET 0x24
  50. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  51. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  52. #define OMAP_TIMER_CTRL_PT (1 << 12)
  53. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  54. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  55. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  56. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  57. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  58. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  59. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
  60. #define OMAP_TIMER_CTRL_POSTED (1 << 2)
  61. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  62. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  63. #define _OMAP_TIMER_COUNTER_OFFSET 0x28
  64. #define _OMAP_TIMER_LOAD_OFFSET 0x2c
  65. #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
  66. #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
  67. #define WP_NONE 0 /* no write pending bit */
  68. #define WP_TCLR (1 << 0)
  69. #define WP_TCRR (1 << 1)
  70. #define WP_TLDR (1 << 2)
  71. #define WP_TTGR (1 << 3)
  72. #define WP_TMAR (1 << 4)
  73. #define WP_TPIR (1 << 5)
  74. #define WP_TNIR (1 << 6)
  75. #define WP_TCVR (1 << 7)
  76. #define WP_TOCR (1 << 8)
  77. #define WP_TOWR (1 << 9)
  78. #define _OMAP_TIMER_MATCH_OFFSET 0x38
  79. #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
  80. #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
  81. #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
  82. #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
  83. #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
  84. #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
  85. #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
  86. #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
  87. /* register offsets with the write pending bit encoded */
  88. #define WPSHIFT 16
  89. #define OMAP_TIMER_ID_REG (_OMAP_TIMER_ID_OFFSET \
  90. | (WP_NONE << WPSHIFT))
  91. #define OMAP_TIMER_OCP_CFG_REG (_OMAP_TIMER_OCP_CFG_OFFSET \
  92. | (WP_NONE << WPSHIFT))
  93. #define OMAP_TIMER_SYS_STAT_REG (_OMAP_TIMER_SYS_STAT_OFFSET \
  94. | (WP_NONE << WPSHIFT))
  95. #define OMAP_TIMER_STAT_REG (_OMAP_TIMER_STAT_OFFSET \
  96. | (WP_NONE << WPSHIFT))
  97. #define OMAP_TIMER_INT_EN_REG (_OMAP_TIMER_INT_EN_OFFSET \
  98. | (WP_NONE << WPSHIFT))
  99. #define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
  100. | (WP_NONE << WPSHIFT))
  101. #define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
  102. | (WP_TCLR << WPSHIFT))
  103. #define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
  104. | (WP_TCRR << WPSHIFT))
  105. #define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
  106. | (WP_TLDR << WPSHIFT))
  107. #define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
  108. | (WP_TTGR << WPSHIFT))
  109. #define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
  110. | (WP_NONE << WPSHIFT))
  111. #define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
  112. | (WP_TMAR << WPSHIFT))
  113. #define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
  114. | (WP_NONE << WPSHIFT))
  115. #define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
  116. | (WP_NONE << WPSHIFT))
  117. #define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
  118. | (WP_NONE << WPSHIFT))
  119. #define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
  120. | (WP_TPIR << WPSHIFT))
  121. #define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
  122. | (WP_TNIR << WPSHIFT))
  123. #define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
  124. | (WP_TCVR << WPSHIFT))
  125. #define OMAP_TIMER_TICK_INT_MASK_SET_REG \
  126. (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
  127. #define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
  128. (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
  129. struct omap_dm_timer {
  130. unsigned long phys_base;
  131. int irq;
  132. #ifdef CONFIG_ARCH_OMAP2PLUS
  133. struct clk *iclk, *fclk;
  134. #endif
  135. void __iomem *io_base;
  136. unsigned reserved:1;
  137. unsigned enabled:1;
  138. unsigned posted:1;
  139. };
  140. static int dm_timer_count;
  141. #ifdef CONFIG_ARCH_OMAP1
  142. static struct omap_dm_timer omap1_dm_timers[] = {
  143. { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
  144. { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
  145. { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
  146. { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
  147. { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
  148. { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
  149. { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
  150. { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
  151. };
  152. static const int omap1_dm_timer_count = ARRAY_SIZE(omap1_dm_timers);
  153. #else
  154. #define omap1_dm_timers NULL
  155. #define omap1_dm_timer_count 0
  156. #endif /* CONFIG_ARCH_OMAP1 */
  157. #ifdef CONFIG_ARCH_OMAP2
  158. static struct omap_dm_timer omap2_dm_timers[] = {
  159. { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
  160. { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
  161. { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
  162. { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
  163. { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
  164. { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
  165. { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
  166. { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
  167. { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
  168. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  169. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  170. { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
  171. };
  172. static const char *omap2_dm_source_names[] __initdata = {
  173. "sys_ck",
  174. "func_32k_ck",
  175. "alt_ck",
  176. NULL
  177. };
  178. static struct clk *omap2_dm_source_clocks[3];
  179. static const int omap2_dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
  180. #else
  181. #define omap2_dm_timers NULL
  182. #define omap2_dm_timer_count 0
  183. #define omap2_dm_source_names NULL
  184. #define omap2_dm_source_clocks NULL
  185. #endif /* CONFIG_ARCH_OMAP2 */
  186. #ifdef CONFIG_ARCH_OMAP3
  187. static struct omap_dm_timer omap3_dm_timers[] = {
  188. { .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
  189. { .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
  190. { .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
  191. { .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
  192. { .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
  193. { .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
  194. { .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
  195. { .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
  196. { .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
  197. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  198. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  199. { .phys_base = 0x48304000, .irq = INT_34XX_GPT12_IRQ },
  200. };
  201. static const char *omap3_dm_source_names[] __initdata = {
  202. "sys_ck",
  203. "omap_32k_fck",
  204. NULL
  205. };
  206. static struct clk *omap3_dm_source_clocks[2];
  207. static const int omap3_dm_timer_count = ARRAY_SIZE(omap3_dm_timers);
  208. #else
  209. #define omap3_dm_timers NULL
  210. #define omap3_dm_timer_count 0
  211. #define omap3_dm_source_names NULL
  212. #define omap3_dm_source_clocks NULL
  213. #endif /* CONFIG_ARCH_OMAP3 */
  214. #ifdef CONFIG_ARCH_OMAP4
  215. static struct omap_dm_timer omap4_dm_timers[] = {
  216. { .phys_base = 0x4a318000, .irq = OMAP44XX_IRQ_GPT1 },
  217. { .phys_base = 0x48032000, .irq = OMAP44XX_IRQ_GPT2 },
  218. { .phys_base = 0x48034000, .irq = OMAP44XX_IRQ_GPT3 },
  219. { .phys_base = 0x48036000, .irq = OMAP44XX_IRQ_GPT4 },
  220. { .phys_base = 0x40138000, .irq = OMAP44XX_IRQ_GPT5 },
  221. { .phys_base = 0x4013a000, .irq = OMAP44XX_IRQ_GPT6 },
  222. { .phys_base = 0x4013a000, .irq = OMAP44XX_IRQ_GPT7 },
  223. { .phys_base = 0x4013e000, .irq = OMAP44XX_IRQ_GPT8 },
  224. { .phys_base = 0x4803e000, .irq = OMAP44XX_IRQ_GPT9 },
  225. { .phys_base = 0x48086000, .irq = OMAP44XX_IRQ_GPT10 },
  226. { .phys_base = 0x48088000, .irq = OMAP44XX_IRQ_GPT11 },
  227. { .phys_base = 0x4a320000, .irq = OMAP44XX_IRQ_GPT12 },
  228. };
  229. static const char *omap4_dm_source_names[] __initdata = {
  230. "sys_clkin_ck",
  231. "sys_32k_ck",
  232. NULL
  233. };
  234. static struct clk *omap4_dm_source_clocks[2];
  235. static const int omap4_dm_timer_count = ARRAY_SIZE(omap4_dm_timers);
  236. #else
  237. #define omap4_dm_timers NULL
  238. #define omap4_dm_timer_count 0
  239. #define omap4_dm_source_names NULL
  240. #define omap4_dm_source_clocks NULL
  241. #endif /* CONFIG_ARCH_OMAP4 */
  242. static struct omap_dm_timer *dm_timers;
  243. static const char **dm_source_names;
  244. static struct clk **dm_source_clocks;
  245. static spinlock_t dm_timer_lock;
  246. /*
  247. * Reads timer registers in posted and non-posted mode. The posted mode bit
  248. * is encoded in reg. Note that in posted mode write pending bit must be
  249. * checked. Otherwise a read of a non completed write will produce an error.
  250. */
  251. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  252. {
  253. if (timer->posted)
  254. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
  255. & (reg >> WPSHIFT))
  256. cpu_relax();
  257. return readl(timer->io_base + (reg & 0xff));
  258. }
  259. /*
  260. * Writes timer registers in posted and non-posted mode. The posted mode bit
  261. * is encoded in reg. Note that in posted mode the write pending bit must be
  262. * checked. Otherwise a write on a register which has a pending write will be
  263. * lost.
  264. */
  265. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  266. u32 value)
  267. {
  268. if (timer->posted)
  269. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
  270. & (reg >> WPSHIFT))
  271. cpu_relax();
  272. writel(value, timer->io_base + (reg & 0xff));
  273. }
  274. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  275. {
  276. int c;
  277. c = 0;
  278. while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
  279. c++;
  280. if (c > 100000) {
  281. printk(KERN_ERR "Timer failed to reset\n");
  282. return;
  283. }
  284. }
  285. }
  286. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  287. {
  288. u32 l;
  289. if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
  290. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  291. omap_dm_timer_wait_for_reset(timer);
  292. }
  293. omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  294. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
  295. l |= 0x02 << 3; /* Set to smart-idle mode */
  296. l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
  297. /*
  298. * Enable wake-up on OMAP2 CPUs.
  299. */
  300. if (cpu_class_is_omap2())
  301. l |= 1 << 2;
  302. omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
  303. /* Match hardware reset default of posted mode */
  304. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  305. OMAP_TIMER_CTRL_POSTED);
  306. timer->posted = 1;
  307. }
  308. static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
  309. {
  310. omap_dm_timer_enable(timer);
  311. omap_dm_timer_reset(timer);
  312. }
  313. struct omap_dm_timer *omap_dm_timer_request(void)
  314. {
  315. struct omap_dm_timer *timer = NULL;
  316. unsigned long flags;
  317. int i;
  318. spin_lock_irqsave(&dm_timer_lock, flags);
  319. for (i = 0; i < dm_timer_count; i++) {
  320. if (dm_timers[i].reserved)
  321. continue;
  322. timer = &dm_timers[i];
  323. timer->reserved = 1;
  324. break;
  325. }
  326. spin_unlock_irqrestore(&dm_timer_lock, flags);
  327. if (timer != NULL)
  328. omap_dm_timer_prepare(timer);
  329. return timer;
  330. }
  331. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  332. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  333. {
  334. struct omap_dm_timer *timer;
  335. unsigned long flags;
  336. spin_lock_irqsave(&dm_timer_lock, flags);
  337. if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
  338. spin_unlock_irqrestore(&dm_timer_lock, flags);
  339. printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
  340. __FILE__, __LINE__, __func__, id);
  341. dump_stack();
  342. return NULL;
  343. }
  344. timer = &dm_timers[id-1];
  345. timer->reserved = 1;
  346. spin_unlock_irqrestore(&dm_timer_lock, flags);
  347. omap_dm_timer_prepare(timer);
  348. return timer;
  349. }
  350. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  351. void omap_dm_timer_free(struct omap_dm_timer *timer)
  352. {
  353. omap_dm_timer_enable(timer);
  354. omap_dm_timer_reset(timer);
  355. omap_dm_timer_disable(timer);
  356. WARN_ON(!timer->reserved);
  357. timer->reserved = 0;
  358. }
  359. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  360. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  361. {
  362. if (timer->enabled)
  363. return;
  364. #ifdef CONFIG_ARCH_OMAP2PLUS
  365. if (cpu_class_is_omap2()) {
  366. clk_enable(timer->fclk);
  367. clk_enable(timer->iclk);
  368. }
  369. #endif
  370. timer->enabled = 1;
  371. }
  372. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  373. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  374. {
  375. if (!timer->enabled)
  376. return;
  377. #ifdef CONFIG_ARCH_OMAP2PLUS
  378. if (cpu_class_is_omap2()) {
  379. clk_disable(timer->iclk);
  380. clk_disable(timer->fclk);
  381. }
  382. #endif
  383. timer->enabled = 0;
  384. }
  385. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  386. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  387. {
  388. return timer->irq;
  389. }
  390. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  391. #if defined(CONFIG_ARCH_OMAP1)
  392. /**
  393. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  394. * @inputmask: current value of idlect mask
  395. */
  396. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  397. {
  398. int i;
  399. /* If ARMXOR cannot be idled this function call is unnecessary */
  400. if (!(inputmask & (1 << 1)))
  401. return inputmask;
  402. /* If any active timer is using ARMXOR return modified mask */
  403. for (i = 0; i < dm_timer_count; i++) {
  404. u32 l;
  405. l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
  406. if (l & OMAP_TIMER_CTRL_ST) {
  407. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  408. inputmask &= ~(1 << 1);
  409. else
  410. inputmask &= ~(1 << 2);
  411. }
  412. }
  413. return inputmask;
  414. }
  415. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  416. #else
  417. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  418. {
  419. return timer->fclk;
  420. }
  421. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  422. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  423. {
  424. BUG();
  425. return 0;
  426. }
  427. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  428. #endif
  429. void omap_dm_timer_trigger(struct omap_dm_timer *timer)
  430. {
  431. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  432. }
  433. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  434. void omap_dm_timer_start(struct omap_dm_timer *timer)
  435. {
  436. u32 l;
  437. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  438. if (!(l & OMAP_TIMER_CTRL_ST)) {
  439. l |= OMAP_TIMER_CTRL_ST;
  440. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  441. }
  442. }
  443. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  444. void omap_dm_timer_stop(struct omap_dm_timer *timer)
  445. {
  446. u32 l;
  447. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  448. if (l & OMAP_TIMER_CTRL_ST) {
  449. l &= ~0x1;
  450. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  451. #ifdef CONFIG_ARCH_OMAP2PLUS
  452. /* Readback to make sure write has completed */
  453. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  454. /*
  455. * Wait for functional clock period x 3.5 to make sure that
  456. * timer is stopped
  457. */
  458. udelay(3500000 / clk_get_rate(timer->fclk) + 1);
  459. #endif
  460. }
  461. /* Ack possibly pending interrupt */
  462. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG,
  463. OMAP_TIMER_INT_OVERFLOW);
  464. }
  465. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  466. #ifdef CONFIG_ARCH_OMAP1
  467. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  468. {
  469. int n = (timer - dm_timers) << 1;
  470. u32 l;
  471. l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
  472. l |= source << n;
  473. omap_writel(l, MOD_CONF_CTRL_1);
  474. return 0;
  475. }
  476. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  477. #else
  478. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  479. {
  480. int ret = -EINVAL;
  481. if (source < 0 || source >= 3)
  482. return -EINVAL;
  483. clk_disable(timer->fclk);
  484. ret = clk_set_parent(timer->fclk, dm_source_clocks[source]);
  485. clk_enable(timer->fclk);
  486. /*
  487. * When the functional clock disappears, too quick writes seem
  488. * to cause an abort. XXX Is this still necessary?
  489. */
  490. __delay(150000);
  491. return ret;
  492. }
  493. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  494. #endif
  495. void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  496. unsigned int load)
  497. {
  498. u32 l;
  499. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  500. if (autoreload)
  501. l |= OMAP_TIMER_CTRL_AR;
  502. else
  503. l &= ~OMAP_TIMER_CTRL_AR;
  504. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  505. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  506. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  507. }
  508. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  509. /* Optimized set_load which removes costly spin wait in timer_start */
  510. void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  511. unsigned int load)
  512. {
  513. u32 l;
  514. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  515. if (autoreload) {
  516. l |= OMAP_TIMER_CTRL_AR;
  517. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  518. } else {
  519. l &= ~OMAP_TIMER_CTRL_AR;
  520. }
  521. l |= OMAP_TIMER_CTRL_ST;
  522. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load);
  523. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  524. }
  525. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  526. void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  527. unsigned int match)
  528. {
  529. u32 l;
  530. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  531. if (enable)
  532. l |= OMAP_TIMER_CTRL_CE;
  533. else
  534. l &= ~OMAP_TIMER_CTRL_CE;
  535. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  536. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  537. }
  538. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  539. void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  540. int toggle, int trigger)
  541. {
  542. u32 l;
  543. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  544. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  545. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  546. if (def_on)
  547. l |= OMAP_TIMER_CTRL_SCPWM;
  548. if (toggle)
  549. l |= OMAP_TIMER_CTRL_PT;
  550. l |= trigger << 10;
  551. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  552. }
  553. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  554. void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  555. {
  556. u32 l;
  557. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  558. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  559. if (prescaler >= 0x00 && prescaler <= 0x07) {
  560. l |= OMAP_TIMER_CTRL_PRE;
  561. l |= prescaler << 2;
  562. }
  563. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  564. }
  565. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  566. void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  567. unsigned int value)
  568. {
  569. omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
  570. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
  571. }
  572. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  573. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  574. {
  575. unsigned int l;
  576. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
  577. return l;
  578. }
  579. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  580. void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  581. {
  582. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
  583. }
  584. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  585. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  586. {
  587. unsigned int l;
  588. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
  589. return l;
  590. }
  591. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  592. void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  593. {
  594. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  595. }
  596. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  597. int omap_dm_timers_active(void)
  598. {
  599. int i;
  600. for (i = 0; i < dm_timer_count; i++) {
  601. struct omap_dm_timer *timer;
  602. timer = &dm_timers[i];
  603. if (!timer->enabled)
  604. continue;
  605. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  606. OMAP_TIMER_CTRL_ST) {
  607. return 1;
  608. }
  609. }
  610. return 0;
  611. }
  612. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  613. int __init omap_dm_timer_init(void)
  614. {
  615. struct omap_dm_timer *timer;
  616. int i, map_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  617. if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
  618. return -ENODEV;
  619. spin_lock_init(&dm_timer_lock);
  620. if (cpu_class_is_omap1()) {
  621. dm_timers = omap1_dm_timers;
  622. dm_timer_count = omap1_dm_timer_count;
  623. map_size = SZ_2K;
  624. } else if (cpu_is_omap24xx()) {
  625. dm_timers = omap2_dm_timers;
  626. dm_timer_count = omap2_dm_timer_count;
  627. dm_source_names = omap2_dm_source_names;
  628. dm_source_clocks = omap2_dm_source_clocks;
  629. } else if (cpu_is_omap34xx()) {
  630. dm_timers = omap3_dm_timers;
  631. dm_timer_count = omap3_dm_timer_count;
  632. dm_source_names = omap3_dm_source_names;
  633. dm_source_clocks = omap3_dm_source_clocks;
  634. } else if (cpu_is_omap44xx()) {
  635. dm_timers = omap4_dm_timers;
  636. dm_timer_count = omap4_dm_timer_count;
  637. dm_source_names = omap4_dm_source_names;
  638. dm_source_clocks = omap4_dm_source_clocks;
  639. }
  640. if (cpu_class_is_omap2())
  641. for (i = 0; dm_source_names[i] != NULL; i++)
  642. dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
  643. if (cpu_is_omap243x())
  644. dm_timers[0].phys_base = 0x49018000;
  645. for (i = 0; i < dm_timer_count; i++) {
  646. timer = &dm_timers[i];
  647. /* Static mapping, never released */
  648. timer->io_base = ioremap(timer->phys_base, map_size);
  649. BUG_ON(!timer->io_base);
  650. #ifdef CONFIG_ARCH_OMAP2PLUS
  651. if (cpu_class_is_omap2()) {
  652. char clk_name[16];
  653. sprintf(clk_name, "gpt%d_ick", i + 1);
  654. timer->iclk = clk_get(NULL, clk_name);
  655. sprintf(clk_name, "gpt%d_fck", i + 1);
  656. timer->fclk = clk_get(NULL, clk_name);
  657. }
  658. #endif
  659. }
  660. return 0;
  661. }