tzic.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*
  2. * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/init.h>
  14. #include <linux/device.h>
  15. #include <linux/errno.h>
  16. #include <linux/io.h>
  17. #include <asm/mach/irq.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. /*
  21. *****************************************
  22. * TZIC Registers *
  23. *****************************************
  24. */
  25. #define TZIC_INTCNTL 0x0000 /* Control register */
  26. #define TZIC_INTTYPE 0x0004 /* Controller Type register */
  27. #define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
  28. #define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
  29. #define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
  30. #define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
  31. #define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
  32. #define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
  33. #define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
  34. #define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
  35. #define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
  36. #define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
  37. #define TZIC_PND0 0x0D00 /* Pending Register 0 */
  38. #define TZIC_HIPND0 0x0D80 /* High Priority Pending Register */
  39. #define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
  40. #define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
  41. #define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
  42. void __iomem *tzic_base; /* Used as irq controller base in entry-macro.S */
  43. /**
  44. * tzic_mask_irq() - Disable interrupt number "irq" in the TZIC
  45. *
  46. * @param irq interrupt source number
  47. */
  48. static void tzic_mask_irq(unsigned int irq)
  49. {
  50. int index, off;
  51. index = irq >> 5;
  52. off = irq & 0x1F;
  53. __raw_writel(1 << off, tzic_base + TZIC_ENCLEAR0(index));
  54. }
  55. /**
  56. * tzic_unmask_irq() - Enable interrupt number "irq" in the TZIC
  57. *
  58. * @param irq interrupt source number
  59. */
  60. static void tzic_unmask_irq(unsigned int irq)
  61. {
  62. int index, off;
  63. index = irq >> 5;
  64. off = irq & 0x1F;
  65. __raw_writel(1 << off, tzic_base + TZIC_ENSET0(index));
  66. }
  67. static unsigned int wakeup_intr[4];
  68. /**
  69. * tzic_set_wake_irq() - Set interrupt number "irq" in the TZIC as a wake-up source.
  70. *
  71. * @param irq interrupt source number
  72. * @param enable enable as wake-up if equal to non-zero
  73. * disble as wake-up if equal to zero
  74. *
  75. * @return This function returns 0 on success.
  76. */
  77. static int tzic_set_wake_irq(unsigned int irq, unsigned int enable)
  78. {
  79. unsigned int index, off;
  80. index = irq >> 5;
  81. off = irq & 0x1F;
  82. if (index > 3)
  83. return -EINVAL;
  84. if (enable)
  85. wakeup_intr[index] |= (1 << off);
  86. else
  87. wakeup_intr[index] &= ~(1 << off);
  88. return 0;
  89. }
  90. static struct irq_chip mxc_tzic_chip = {
  91. .name = "MXC_TZIC",
  92. .ack = tzic_mask_irq,
  93. .mask = tzic_mask_irq,
  94. .unmask = tzic_unmask_irq,
  95. .set_wake = tzic_set_wake_irq,
  96. };
  97. /*
  98. * This function initializes the TZIC hardware and disables all the
  99. * interrupts. It registers the interrupt enable and disable functions
  100. * to the kernel for each interrupt source.
  101. */
  102. void __init tzic_init_irq(void __iomem *irqbase)
  103. {
  104. int i;
  105. tzic_base = irqbase;
  106. /* put the TZIC into the reset value with
  107. * all interrupts disabled
  108. */
  109. i = __raw_readl(tzic_base + TZIC_INTCNTL);
  110. __raw_writel(0x80010001, tzic_base + TZIC_INTCNTL);
  111. __raw_writel(0x1f, tzic_base + TZIC_PRIOMASK);
  112. __raw_writel(0x02, tzic_base + TZIC_SYNCCTRL);
  113. for (i = 0; i < 4; i++)
  114. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
  115. /* disable all interrupts */
  116. for (i = 0; i < 4; i++)
  117. __raw_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
  118. /* all IRQ no FIQ Warning :: No selection */
  119. for (i = 0; i < MXC_INTERNAL_IRQS; i++) {
  120. set_irq_chip(i, &mxc_tzic_chip);
  121. set_irq_handler(i, handle_level_irq);
  122. set_irq_flags(i, IRQF_VALID);
  123. }
  124. pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
  125. }
  126. /**
  127. * tzic_enable_wake() - enable wakeup interrupt
  128. *
  129. * @param is_idle 1 if called in idle loop (ENSET0 register);
  130. * 0 to be used when called from low power entry
  131. * @return 0 if successful; non-zero otherwise
  132. */
  133. int tzic_enable_wake(int is_idle)
  134. {
  135. unsigned int i, v;
  136. __raw_writel(1, tzic_base + TZIC_DSMINT);
  137. if (unlikely(__raw_readl(tzic_base + TZIC_DSMINT) == 0))
  138. return -EAGAIN;
  139. for (i = 0; i < 4; i++) {
  140. v = is_idle ? __raw_readl(tzic_base + TZIC_ENSET0(i)) :
  141. wakeup_intr[i];
  142. __raw_writel(v, tzic_base + TZIC_WAKEUP0(i));
  143. }
  144. return 0;
  145. }