system.c 1.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374
  1. /*
  2. * Copyright (C) 1999 ARM Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  6. * Copyright 2009 Ilya Yanok, Emcraft Systems Ltd, yanok@emcraft.com
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/err.h>
  22. #include <linux/delay.h>
  23. #include <mach/hardware.h>
  24. #include <mach/common.h>
  25. #include <asm/proc-fns.h>
  26. #include <asm/system.h>
  27. static void __iomem *wdog_base;
  28. /*
  29. * Reset the system. It is called by machine_restart().
  30. */
  31. void arch_reset(char mode, const char *cmd)
  32. {
  33. unsigned int wcr_enable;
  34. #ifdef CONFIG_ARCH_MXC91231
  35. if (cpu_is_mxc91231()) {
  36. mxc91231_arch_reset(mode, cmd);
  37. return;
  38. }
  39. #endif
  40. if (cpu_is_mx1()) {
  41. wcr_enable = (1 << 0);
  42. } else {
  43. struct clk *clk;
  44. clk = clk_get_sys("imx-wdt.0", NULL);
  45. if (!IS_ERR(clk))
  46. clk_enable(clk);
  47. wcr_enable = (1 << 2);
  48. }
  49. /* Assert SRS signal */
  50. __raw_writew(wcr_enable, wdog_base);
  51. /* wait for reset to assert... */
  52. mdelay(500);
  53. printk(KERN_ERR "Watchdog reset failed to assert reset\n");
  54. /* delay to allow the serial port to show the message */
  55. mdelay(50);
  56. /* we'll take a jump through zero as a poor second */
  57. cpu_reset(0);
  58. }
  59. void mxc_arch_reset_init(void __iomem *base)
  60. {
  61. wdog_base = base;
  62. }