uncompress.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. /*
  2. * arch/arm/plat-mxc/include/mach/uncompress.h
  3. *
  4. * Copyright (C) 1999 ARM Limited
  5. * Copyright (C) Shane Nay (shane@minirl.com)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #ifndef __ASM_ARCH_MXC_UNCOMPRESS_H__
  18. #define __ASM_ARCH_MXC_UNCOMPRESS_H__
  19. #define __MXC_BOOT_UNCOMPRESS
  20. #include <asm/mach-types.h>
  21. static unsigned long uart_base;
  22. #define UART(x) (*(volatile unsigned long *)(uart_base + (x)))
  23. #define USR2 0x98
  24. #define USR2_TXFE (1<<14)
  25. #define TXR 0x40
  26. #define UCR1 0x80
  27. #define UCR1_UARTEN 1
  28. /*
  29. * The following code assumes the serial port has already been
  30. * initialized by the bootloader. We search for the first enabled
  31. * port in the most probable order. If you didn't setup a port in
  32. * your bootloader then nothing will appear (which might be desired).
  33. *
  34. * This does not append a newline
  35. */
  36. static void putc(int ch)
  37. {
  38. if (!uart_base)
  39. return;
  40. if (!(UART(UCR1) & UCR1_UARTEN))
  41. return;
  42. while (!(UART(USR2) & USR2_TXFE))
  43. barrier();
  44. UART(TXR) = ch;
  45. }
  46. static inline void flush(void)
  47. {
  48. }
  49. #define MX1_UART1_BASE_ADDR 0x00206000
  50. #define MX25_UART1_BASE_ADDR 0x43f90000
  51. #define MX2X_UART1_BASE_ADDR 0x1000a000
  52. #define MX3X_UART1_BASE_ADDR 0x43F90000
  53. #define MX3X_UART2_BASE_ADDR 0x43F94000
  54. #define MX51_UART1_BASE_ADDR 0x73fbc000
  55. static __inline__ void __arch_decomp_setup(unsigned long arch_id)
  56. {
  57. switch (arch_id) {
  58. case MACH_TYPE_MX1ADS:
  59. case MACH_TYPE_SCB9328:
  60. uart_base = MX1_UART1_BASE_ADDR;
  61. break;
  62. case MACH_TYPE_MX25_3DS:
  63. uart_base = MX25_UART1_BASE_ADDR;
  64. break;
  65. case MACH_TYPE_IMX27LITE:
  66. case MACH_TYPE_MX27_3DS:
  67. case MACH_TYPE_MX27ADS:
  68. case MACH_TYPE_PCM038:
  69. case MACH_TYPE_MX21ADS:
  70. case MACH_TYPE_PCA100:
  71. case MACH_TYPE_MXT_TD60:
  72. uart_base = MX2X_UART1_BASE_ADDR;
  73. break;
  74. case MACH_TYPE_MX31LITE:
  75. case MACH_TYPE_ARMADILLO5X0:
  76. case MACH_TYPE_MX31MOBOARD:
  77. case MACH_TYPE_QONG:
  78. case MACH_TYPE_MX31_3DS:
  79. case MACH_TYPE_PCM037:
  80. case MACH_TYPE_MX31ADS:
  81. case MACH_TYPE_MX35_3DS:
  82. case MACH_TYPE_PCM043:
  83. case MACH_TYPE_LILLY1131:
  84. uart_base = MX3X_UART1_BASE_ADDR;
  85. break;
  86. case MACH_TYPE_MAGX_ZN5:
  87. uart_base = MX3X_UART2_BASE_ADDR;
  88. break;
  89. case MACH_TYPE_MX51_BABBAGE:
  90. uart_base = MX51_UART1_BASE_ADDR;
  91. break;
  92. default:
  93. break;
  94. }
  95. }
  96. #define arch_decomp_setup() __arch_decomp_setup(arch_id)
  97. #define arch_decomp_wdog()
  98. #endif /* __ASM_ARCH_MXC_UNCOMPRESS_H__ */