mx3x.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. */
  4. /*
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #ifndef __MACH_MX3x_H__
  10. #define __MACH_MX3x_H__
  11. /*
  12. * MX31 memory map:
  13. *
  14. * Virt Phys Size What
  15. * ---------------------------------------------------------------------------
  16. * FC000000 43F00000 1M AIPS 1
  17. * FC100000 50000000 1M SPBA
  18. * FC200000 53F00000 1M AIPS 2
  19. * FC500000 60000000 128M ROMPATCH
  20. * FC400000 68000000 128M AVIC
  21. * 70000000 256M IPU (MAX M2)
  22. * 80000000 256M CSD0 SDRAM/DDR
  23. * 90000000 256M CSD1 SDRAM/DDR
  24. * A0000000 128M CS0 Flash
  25. * A8000000 128M CS1 Flash
  26. * B0000000 32M CS2
  27. * B2000000 32M CS3
  28. * F4000000 B4000000 32M CS4
  29. * B6000000 32M CS5
  30. * FC320000 B8000000 64K NAND, SDRAM, WEIM, M3IF, EMI controllers
  31. * C0000000 64M PCMCIA/CF
  32. */
  33. /*
  34. * L2CC
  35. */
  36. #define MX3x_L2CC_BASE_ADDR 0x30000000
  37. #define MX3x_L2CC_SIZE SZ_1M
  38. /*
  39. * AIPS 1
  40. */
  41. #define MX3x_AIPS1_BASE_ADDR 0x43f00000
  42. #define MX3x_AIPS1_BASE_ADDR_VIRT 0xfc000000
  43. #define MX3x_AIPS1_SIZE SZ_1M
  44. #define MX3x_MAX_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x04000)
  45. #define MX3x_EVTMON_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x08000)
  46. #define MX3x_CLKCTL_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x0c000)
  47. #define MX3x_ETB_SLOT4_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x10000)
  48. #define MX3x_ETB_SLOT5_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x14000)
  49. #define MX3x_ECT_CTIO_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x18000)
  50. #define MX3x_I2C_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x80000)
  51. #define MX3x_I2C3_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x84000)
  52. #define MX3x_UART1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x90000)
  53. #define MX3x_UART2_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x94000)
  54. #define MX3x_I2C2_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x98000)
  55. #define MX3x_OWIRE_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0x9c000)
  56. #define MX3x_SSI1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xa0000)
  57. #define MX3x_CSPI1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xa4000)
  58. #define MX3x_KPP_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xa8000)
  59. #define MX3x_IOMUXC_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xac000)
  60. #define MX3x_ECT_IP1_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xb8000)
  61. #define MX3x_ECT_IP2_BASE_ADDR (MX3x_AIPS1_BASE_ADDR + 0xbc000)
  62. /*
  63. * SPBA global module enabled #0
  64. */
  65. #define MX3x_SPBA0_BASE_ADDR 0x50000000
  66. #define MX3x_SPBA0_BASE_ADDR_VIRT 0xfc100000
  67. #define MX3x_SPBA0_SIZE SZ_1M
  68. #define MX3x_UART3_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x0c000)
  69. #define MX3x_CSPI2_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x10000)
  70. #define MX3x_SSI2_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x14000)
  71. #define MX3x_ATA_DMA_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x20000)
  72. #define MX3x_MSHC1_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x24000)
  73. #define MX3x_SPBA_CTRL_BASE_ADDR (MX3x_SPBA0_BASE_ADDR + 0x3c000)
  74. /*
  75. * AIPS 2
  76. */
  77. #define MX3x_AIPS2_BASE_ADDR 0x53f00000
  78. #define MX3x_AIPS2_BASE_ADDR_VIRT 0xfc200000
  79. #define MX3x_AIPS2_SIZE SZ_1M
  80. #define MX3x_CCM_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x80000)
  81. #define MX3x_GPT1_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x90000)
  82. #define MX3x_EPIT1_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x94000)
  83. #define MX3x_EPIT2_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0x98000)
  84. #define MX3x_GPIO3_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xa4000)
  85. #define MX3x_SCC_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xac000)
  86. #define MX3x_RNGA_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xb0000)
  87. #define MX3x_IPU_CTRL_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xc0000)
  88. #define MX3x_AUDMUX_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xc4000)
  89. #define MX3x_GPIO1_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xcc000)
  90. #define MX3x_GPIO2_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xd0000)
  91. #define MX3x_SDMA_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xd4000)
  92. #define MX3x_RTC_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xd8000)
  93. #define MX3x_WDOG_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xdc000)
  94. #define MX3x_PWM_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xe0000)
  95. #define MX3x_RTIC_BASE_ADDR (MX3x_AIPS2_BASE_ADDR + 0xec000)
  96. /*
  97. * ROMP and AVIC
  98. */
  99. #define MX3x_ROMP_BASE_ADDR 0x60000000
  100. #define MX3x_ROMP_BASE_ADDR_VIRT 0xfc500000
  101. #define MX3x_ROMP_SIZE SZ_1M
  102. #define MX3x_AVIC_BASE_ADDR 0x68000000
  103. #define MX3x_AVIC_BASE_ADDR_VIRT 0xfc400000
  104. #define MX3x_AVIC_SIZE SZ_1M
  105. /*
  106. * Memory regions and CS
  107. */
  108. #define MX3x_IPU_MEM_BASE_ADDR 0x70000000
  109. #define MX3x_CSD0_BASE_ADDR 0x80000000
  110. #define MX3x_CSD1_BASE_ADDR 0x90000000
  111. #define MX3x_CS0_BASE_ADDR 0xa0000000
  112. #define MX3x_CS1_BASE_ADDR 0xa8000000
  113. #define MX3x_CS2_BASE_ADDR 0xb0000000
  114. #define MX3x_CS3_BASE_ADDR 0xb2000000
  115. #define MX3x_CS4_BASE_ADDR 0xb4000000
  116. #define MX3x_CS4_BASE_ADDR_VIRT 0xf4000000
  117. #define MX3x_CS4_SIZE SZ_32M
  118. #define MX3x_CS5_BASE_ADDR 0xb6000000
  119. #define MX3x_CS5_BASE_ADDR_VIRT 0xf6000000
  120. #define MX3x_CS5_SIZE SZ_32M
  121. /*
  122. * NAND, SDRAM, WEIM, M3IF, EMI controllers
  123. */
  124. #define MX3x_X_MEMC_BASE_ADDR 0xb8000000
  125. #define MX3x_X_MEMC_BASE_ADDR_VIRT 0xfc320000
  126. #define MX3x_X_MEMC_SIZE SZ_64K
  127. #define MX3x_ESDCTL_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x1000)
  128. #define MX3x_WEIM_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x2000)
  129. #define MX3x_M3IF_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x3000)
  130. #define MX3x_EMI_CTL_BASE_ADDR (MX3x_X_MEMC_BASE_ADDR + 0x4000)
  131. #define MX3x_PCMCIA_CTL_BASE_ADDR MX3x_EMI_CTL_BASE_ADDR
  132. #define MX3x_PCMCIA_MEM_BASE_ADDR 0xbc000000
  133. /*!
  134. * This macro defines the physical to virtual address mapping for all the
  135. * peripheral modules. It is used by passing in the physical address as x
  136. * and returning the virtual address. If the physical address is not mapped,
  137. * it returns 0xDEADBEEF
  138. */
  139. #define IO_ADDRESS(x) \
  140. (void __force __iomem *) \
  141. (((x >= AIPS1_BASE_ADDR) && (x < (AIPS1_BASE_ADDR + AIPS1_SIZE))) ? AIPS1_IO_ADDRESS(x):\
  142. ((x >= SPBA0_BASE_ADDR) && (x < (SPBA0_BASE_ADDR + SPBA0_SIZE))) ? SPBA0_IO_ADDRESS(x):\
  143. ((x >= AIPS2_BASE_ADDR) && (x < (AIPS2_BASE_ADDR + AIPS2_SIZE))) ? AIPS2_IO_ADDRESS(x):\
  144. ((x >= ROMP_BASE_ADDR) && (x < (ROMP_BASE_ADDR + ROMP_SIZE))) ? ROMP_IO_ADDRESS(x):\
  145. ((x >= AVIC_BASE_ADDR) && (x < (AVIC_BASE_ADDR + AVIC_SIZE))) ? AVIC_IO_ADDRESS(x):\
  146. ((x >= CS4_BASE_ADDR) && (x < (CS4_BASE_ADDR + CS4_SIZE))) ? CS4_IO_ADDRESS(x):\
  147. ((x >= X_MEMC_BASE_ADDR) && (x < (X_MEMC_BASE_ADDR + X_MEMC_SIZE))) ? X_MEMC_IO_ADDRESS(x):\
  148. 0xDEADBEEF)
  149. /*
  150. * define the address mapping macros: in physical address order
  151. */
  152. #define L2CC_IO_ADDRESS(x) \
  153. (((x) - L2CC_BASE_ADDR) + L2CC_BASE_ADDR_VIRT)
  154. #define AIPS1_IO_ADDRESS(x) \
  155. (((x) - AIPS1_BASE_ADDR) + AIPS1_BASE_ADDR_VIRT)
  156. #define SPBA0_IO_ADDRESS(x) \
  157. (((x) - SPBA0_BASE_ADDR) + SPBA0_BASE_ADDR_VIRT)
  158. #define AIPS2_IO_ADDRESS(x) \
  159. (((x) - AIPS2_BASE_ADDR) + AIPS2_BASE_ADDR_VIRT)
  160. #define ROMP_IO_ADDRESS(x) \
  161. (((x) - ROMP_BASE_ADDR) + ROMP_BASE_ADDR_VIRT)
  162. #define AVIC_IO_ADDRESS(x) \
  163. (((x) - AVIC_BASE_ADDR) + AVIC_BASE_ADDR_VIRT)
  164. #define CS4_IO_ADDRESS(x) \
  165. (((x) - CS4_BASE_ADDR) + CS4_BASE_ADDR_VIRT)
  166. #define CS5_IO_ADDRESS(x) \
  167. (((x) - CS5_BASE_ADDR) + CS5_BASE_ADDR_VIRT)
  168. #define X_MEMC_IO_ADDRESS(x) \
  169. (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
  170. #define PCMCIA_IO_ADDRESS(x) \
  171. (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
  172. /*
  173. * Interrupt numbers
  174. */
  175. #define MX3x_INT_I2C3 3
  176. #define MX3x_INT_I2C2 4
  177. #define MX3x_INT_RTIC 6
  178. #define MX3x_INT_I2C 10
  179. #define MX3x_INT_CSPI2 13
  180. #define MX3x_INT_CSPI1 14
  181. #define MX3x_INT_ATA 15
  182. #define MX3x_INT_UART3 18
  183. #define MX3x_INT_IIM 19
  184. #define MX3x_INT_RNGA 22
  185. #define MX3x_INT_EVTMON 23
  186. #define MX3x_INT_KPP 24
  187. #define MX3x_INT_RTC 25
  188. #define MX3x_INT_PWM 26
  189. #define MX3x_INT_EPIT2 27
  190. #define MX3x_INT_EPIT1 28
  191. #define MX3x_INT_GPT 29
  192. #define MX3x_INT_POWER_FAIL 30
  193. #define MX3x_INT_UART2 32
  194. #define MX3x_INT_NANDFC 33
  195. #define MX3x_INT_SDMA 34
  196. #define MX3x_INT_MSHC1 39
  197. #define MX3x_INT_IPU_ERR 41
  198. #define MX3x_INT_IPU_SYN 42
  199. #define MX3x_INT_UART1 45
  200. #define MX3x_INT_ECT 48
  201. #define MX3x_INT_SCC_SCM 49
  202. #define MX3x_INT_SCC_SMN 50
  203. #define MX3x_INT_GPIO2 51
  204. #define MX3x_INT_GPIO1 52
  205. #define MX3x_INT_WDOG 55
  206. #define MX3x_INT_GPIO3 56
  207. #define MX3x_INT_EXT_POWER 58
  208. #define MX3x_INT_EXT_TEMPER 59
  209. #define MX3x_INT_EXT_SENSOR60 60
  210. #define MX3x_INT_EXT_SENSOR61 61
  211. #define MX3x_INT_EXT_WDOG 62
  212. #define MX3x_INT_EXT_TV 63
  213. #define MX3x_PROD_SIGNATURE 0x1 /* For MX31 */
  214. /* silicon revisions specific to i.MX31 */
  215. #define MX3x_CHIP_REV_1_0 0x10
  216. #define MX3x_CHIP_REV_1_1 0x11
  217. #define MX3x_CHIP_REV_1_2 0x12
  218. #define MX3x_CHIP_REV_1_3 0x13
  219. #define MX3x_CHIP_REV_2_0 0x20
  220. #define MX3x_CHIP_REV_2_1 0x21
  221. #define MX3x_CHIP_REV_2_2 0x22
  222. #define MX3x_CHIP_REV_2_3 0x23
  223. #define MX3x_CHIP_REV_3_0 0x30
  224. #define MX3x_CHIP_REV_3_1 0x31
  225. #define MX3x_CHIP_REV_3_2 0x32
  226. #define MX3x_SYSTEM_REV_MIN MX3x_CHIP_REV_1_0
  227. #define MX3x_SYSTEM_REV_NUM 3
  228. /* Mandatory defines used globally */
  229. #if !defined(__ASSEMBLY__) && !defined(__MXC_BOOT_UNCOMPRESS)
  230. extern unsigned int mx31_cpu_rev;
  231. extern void mx31_read_cpu_rev(void);
  232. static inline int mx31_revision(void)
  233. {
  234. return mx31_cpu_rev;
  235. }
  236. #endif
  237. #ifdef IMX_NEEDS_DEPRECATED_SYMBOLS
  238. /* these should go away */
  239. #define L2CC_BASE_ADDR MX3x_L2CC_BASE_ADDR
  240. #define L2CC_SIZE MX3x_L2CC_SIZE
  241. #define AIPS1_BASE_ADDR MX3x_AIPS1_BASE_ADDR
  242. #define AIPS1_BASE_ADDR_VIRT MX3x_AIPS1_BASE_ADDR_VIRT
  243. #define AIPS1_SIZE MX3x_AIPS1_SIZE
  244. #define MAX_BASE_ADDR MX3x_MAX_BASE_ADDR
  245. #define EVTMON_BASE_ADDR MX3x_EVTMON_BASE_ADDR
  246. #define CLKCTL_BASE_ADDR MX3x_CLKCTL_BASE_ADDR
  247. #define ETB_SLOT4_BASE_ADDR MX3x_ETB_SLOT4_BASE_ADDR
  248. #define ETB_SLOT5_BASE_ADDR MX3x_ETB_SLOT5_BASE_ADDR
  249. #define ECT_CTIO_BASE_ADDR MX3x_ECT_CTIO_BASE_ADDR
  250. #define I2C_BASE_ADDR MX3x_I2C_BASE_ADDR
  251. #define I2C3_BASE_ADDR MX3x_I2C3_BASE_ADDR
  252. #define UART1_BASE_ADDR MX3x_UART1_BASE_ADDR
  253. #define UART2_BASE_ADDR MX3x_UART2_BASE_ADDR
  254. #define I2C2_BASE_ADDR MX3x_I2C2_BASE_ADDR
  255. #define OWIRE_BASE_ADDR MX3x_OWIRE_BASE_ADDR
  256. #define SSI1_BASE_ADDR MX3x_SSI1_BASE_ADDR
  257. #define CSPI1_BASE_ADDR MX3x_CSPI1_BASE_ADDR
  258. #define KPP_BASE_ADDR MX3x_KPP_BASE_ADDR
  259. #define IOMUXC_BASE_ADDR MX3x_IOMUXC_BASE_ADDR
  260. #define ECT_IP1_BASE_ADDR MX3x_ECT_IP1_BASE_ADDR
  261. #define ECT_IP2_BASE_ADDR MX3x_ECT_IP2_BASE_ADDR
  262. #define SPBA0_BASE_ADDR MX3x_SPBA0_BASE_ADDR
  263. #define SPBA0_BASE_ADDR_VIRT MX3x_SPBA0_BASE_ADDR_VIRT
  264. #define SPBA0_SIZE MX3x_SPBA0_SIZE
  265. #define UART3_BASE_ADDR MX3x_UART3_BASE_ADDR
  266. #define CSPI2_BASE_ADDR MX3x_CSPI2_BASE_ADDR
  267. #define SSI2_BASE_ADDR MX3x_SSI2_BASE_ADDR
  268. #define ATA_DMA_BASE_ADDR MX3x_ATA_DMA_BASE_ADDR
  269. #define MSHC1_BASE_ADDR MX3x_MSHC1_BASE_ADDR
  270. #define SPBA_CTRL_BASE_ADDR MX3x_SPBA_CTRL_BASE_ADDR
  271. #define AIPS2_BASE_ADDR MX3x_AIPS2_BASE_ADDR
  272. #define AIPS2_BASE_ADDR_VIRT MX3x_AIPS2_BASE_ADDR_VIRT
  273. #define AIPS2_SIZE MX3x_AIPS2_SIZE
  274. #define CCM_BASE_ADDR MX3x_CCM_BASE_ADDR
  275. #define GPT1_BASE_ADDR MX3x_GPT1_BASE_ADDR
  276. #define EPIT1_BASE_ADDR MX3x_EPIT1_BASE_ADDR
  277. #define EPIT2_BASE_ADDR MX3x_EPIT2_BASE_ADDR
  278. #define GPIO3_BASE_ADDR MX3x_GPIO3_BASE_ADDR
  279. #define SCC_BASE_ADDR MX3x_SCC_BASE_ADDR
  280. #define RNGA_BASE_ADDR MX3x_RNGA_BASE_ADDR
  281. #define IPU_CTRL_BASE_ADDR MX3x_IPU_CTRL_BASE_ADDR
  282. #define AUDMUX_BASE_ADDR MX3x_AUDMUX_BASE_ADDR
  283. #define GPIO1_BASE_ADDR MX3x_GPIO1_BASE_ADDR
  284. #define GPIO2_BASE_ADDR MX3x_GPIO2_BASE_ADDR
  285. #define SDMA_BASE_ADDR MX3x_SDMA_BASE_ADDR
  286. #define RTC_BASE_ADDR MX3x_RTC_BASE_ADDR
  287. #define WDOG_BASE_ADDR MX3x_WDOG_BASE_ADDR
  288. #define PWM_BASE_ADDR MX3x_PWM_BASE_ADDR
  289. #define RTIC_BASE_ADDR MX3x_RTIC_BASE_ADDR
  290. #define ROMP_BASE_ADDR MX3x_ROMP_BASE_ADDR
  291. #define ROMP_BASE_ADDR_VIRT MX3x_ROMP_BASE_ADDR_VIRT
  292. #define ROMP_SIZE MX3x_ROMP_SIZE
  293. #define AVIC_BASE_ADDR MX3x_AVIC_BASE_ADDR
  294. #define AVIC_BASE_ADDR_VIRT MX3x_AVIC_BASE_ADDR_VIRT
  295. #define AVIC_SIZE MX3x_AVIC_SIZE
  296. #define IPU_MEM_BASE_ADDR MX3x_IPU_MEM_BASE_ADDR
  297. #define CSD0_BASE_ADDR MX3x_CSD0_BASE_ADDR
  298. #define CSD1_BASE_ADDR MX3x_CSD1_BASE_ADDR
  299. #define CS0_BASE_ADDR MX3x_CS0_BASE_ADDR
  300. #define CS1_BASE_ADDR MX3x_CS1_BASE_ADDR
  301. #define CS2_BASE_ADDR MX3x_CS2_BASE_ADDR
  302. #define CS3_BASE_ADDR MX3x_CS3_BASE_ADDR
  303. #define CS4_BASE_ADDR MX3x_CS4_BASE_ADDR
  304. #define CS4_BASE_ADDR_VIRT MX3x_CS4_BASE_ADDR_VIRT
  305. #define CS4_SIZE MX3x_CS4_SIZE
  306. #define CS5_BASE_ADDR MX3x_CS5_BASE_ADDR
  307. #define CS5_BASE_ADDR_VIRT MX3x_CS5_BASE_ADDR_VIRT
  308. #define CS5_SIZE MX3x_CS5_SIZE
  309. #define X_MEMC_BASE_ADDR MX3x_X_MEMC_BASE_ADDR
  310. #define X_MEMC_BASE_ADDR_VIRT MX3x_X_MEMC_BASE_ADDR_VIRT
  311. #define X_MEMC_SIZE MX3x_X_MEMC_SIZE
  312. #define ESDCTL_BASE_ADDR MX3x_ESDCTL_BASE_ADDR
  313. #define WEIM_BASE_ADDR MX3x_WEIM_BASE_ADDR
  314. #define M3IF_BASE_ADDR MX3x_M3IF_BASE_ADDR
  315. #define EMI_CTL_BASE_ADDR MX3x_EMI_CTL_BASE_ADDR
  316. #define PCMCIA_CTL_BASE_ADDR MX3x_PCMCIA_CTL_BASE_ADDR
  317. #define PCMCIA_MEM_BASE_ADDR MX3x_PCMCIA_MEM_BASE_ADDR
  318. #define MXC_INT_I2C3 MX3x_INT_I2C3
  319. #define MXC_INT_I2C2 MX3x_INT_I2C2
  320. #define MXC_INT_RTIC MX3x_INT_RTIC
  321. #define MXC_INT_I2C MX3x_INT_I2C
  322. #define MXC_INT_CSPI2 MX3x_INT_CSPI2
  323. #define MXC_INT_CSPI1 MX3x_INT_CSPI1
  324. #define MXC_INT_ATA MX3x_INT_ATA
  325. #define MXC_INT_UART3 MX3x_INT_UART3
  326. #define MXC_INT_IIM MX3x_INT_IIM
  327. #define MXC_INT_RNGA MX3x_INT_RNGA
  328. #define MXC_INT_EVTMON MX3x_INT_EVTMON
  329. #define MXC_INT_KPP MX3x_INT_KPP
  330. #define MXC_INT_RTC MX3x_INT_RTC
  331. #define MXC_INT_PWM MX3x_INT_PWM
  332. #define MXC_INT_EPIT2 MX3x_INT_EPIT2
  333. #define MXC_INT_EPIT1 MX3x_INT_EPIT1
  334. #define MXC_INT_GPT MX3x_INT_GPT
  335. #define MXC_INT_POWER_FAIL MX3x_INT_POWER_FAIL
  336. #define MXC_INT_UART2 MX3x_INT_UART2
  337. #define MXC_INT_NANDFC MX3x_INT_NANDFC
  338. #define MXC_INT_SDMA MX3x_INT_SDMA
  339. #define MXC_INT_MSHC1 MX3x_INT_MSHC1
  340. #define MXC_INT_IPU_ERR MX3x_INT_IPU_ERR
  341. #define MXC_INT_IPU_SYN MX3x_INT_IPU_SYN
  342. #define MXC_INT_UART1 MX3x_INT_UART1
  343. #define MXC_INT_ECT MX3x_INT_ECT
  344. #define MXC_INT_SCC_SCM MX3x_INT_SCC_SCM
  345. #define MXC_INT_SCC_SMN MX3x_INT_SCC_SMN
  346. #define MXC_INT_GPIO2 MX3x_INT_GPIO2
  347. #define MXC_INT_GPIO1 MX3x_INT_GPIO1
  348. #define MXC_INT_WDOG MX3x_INT_WDOG
  349. #define MXC_INT_GPIO3 MX3x_INT_GPIO3
  350. #define MXC_INT_EXT_POWER MX3x_INT_EXT_POWER
  351. #define MXC_INT_EXT_TEMPER MX3x_INT_EXT_TEMPER
  352. #define MXC_INT_EXT_SENSOR60 MX3x_INT_EXT_SENSOR60
  353. #define MXC_INT_EXT_SENSOR61 MX3x_INT_EXT_SENSOR61
  354. #define MXC_INT_EXT_WDOG MX3x_INT_EXT_WDOG
  355. #define MXC_INT_EXT_TV MX3x_INT_EXT_TV
  356. #define PROD_SIGNATURE MX3x_PROD_SIGNATURE
  357. #define CHIP_REV_1_0 MX3x_CHIP_REV_1_0
  358. #define CHIP_REV_1_1 MX3x_CHIP_REV_1_1
  359. #define CHIP_REV_1_2 MX3x_CHIP_REV_1_2
  360. #define CHIP_REV_1_3 MX3x_CHIP_REV_1_3
  361. #define CHIP_REV_2_0 MX3x_CHIP_REV_2_0
  362. #define CHIP_REV_2_1 MX3x_CHIP_REV_2_1
  363. #define CHIP_REV_2_2 MX3x_CHIP_REV_2_2
  364. #define CHIP_REV_2_3 MX3x_CHIP_REV_2_3
  365. #define CHIP_REV_3_0 MX3x_CHIP_REV_3_0
  366. #define CHIP_REV_3_1 MX3x_CHIP_REV_3_1
  367. #define CHIP_REV_3_2 MX3x_CHIP_REV_3_2
  368. #define SYSTEM_REV_MIN MX3x_SYSTEM_REV_MIN
  369. #define SYSTEM_REV_NUM MX3x_SYSTEM_REV_NUM
  370. #endif
  371. #endif /* ifndef __MACH_MX3x_H__ */