mx31.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. #ifndef __MACH_MX31_H__
  2. #define __MACH_MX31_H__
  3. #ifndef __ASSEMBLER__
  4. #include <linux/io.h>
  5. #endif
  6. /*
  7. * IRAM
  8. */
  9. #define MX31_IRAM_BASE_ADDR 0x1ffc0000 /* internal ram */
  10. #define MX31_IRAM_SIZE SZ_16K
  11. #define MX31_L2CC_BASE_ADDR 0x30000000
  12. #define MX31_L2CC_SIZE SZ_1M
  13. #define MX31_AIPS1_BASE_ADDR 0x43f00000
  14. #define MX31_AIPS1_BASE_ADDR_VIRT 0xfc000000
  15. #define MX31_AIPS1_SIZE SZ_1M
  16. #define MX31_MAX_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x04000)
  17. #define MX31_EVTMON_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x08000)
  18. #define MX31_CLKCTL_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x0c000)
  19. #define MX31_ETB_SLOT4_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x10000)
  20. #define MX31_ETB_SLOT5_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x14000)
  21. #define MX31_ECT_CTIO_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x18000)
  22. #define MX31_I2C1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x80000)
  23. #define MX31_I2C3_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x84000)
  24. #define MX31_OTG_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x88000)
  25. #define MX31_ATA_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x8c000)
  26. #define MX31_UART1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x90000)
  27. #define MX31_UART2_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x94000)
  28. #define MX31_I2C2_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x98000)
  29. #define MX31_OWIRE_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x9c000)
  30. #define MX31_SSI1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xa0000)
  31. #define MX31_CSPI1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xa4000)
  32. #define MX31_KPP_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xa8000)
  33. #define MX31_IOMUXC_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xac000)
  34. #define MX31_UART4_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xb0000)
  35. #define MX31_UART5_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xb4000)
  36. #define MX31_ECT_IP1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xb8000)
  37. #define MX31_ECT_IP2_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xbc000)
  38. #define MX31_SPBA0_BASE_ADDR 0x50000000
  39. #define MX31_SPBA0_BASE_ADDR_VIRT 0xfc100000
  40. #define MX31_SPBA0_SIZE SZ_1M
  41. #define MX31_MMC_SDHC1_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x04000)
  42. #define MX31_MMC_SDHC2_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x08000)
  43. #define MX31_UART3_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x0c000)
  44. #define MX31_CSPI2_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x10000)
  45. #define MX31_SSI2_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x14000)
  46. #define MX31_SIM1_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x18000)
  47. #define MX31_IIM_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x1c000)
  48. #define MX31_ATA_DMA_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x20000)
  49. #define MX31_MSHC1_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x24000)
  50. #define MX31_SPBA_CTRL_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x3c000)
  51. #define MX31_AIPS2_BASE_ADDR 0x53f00000
  52. #define MX31_AIPS2_BASE_ADDR_VIRT 0xfc200000
  53. #define MX31_AIPS2_SIZE SZ_1M
  54. #define MX31_CCM_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x80000)
  55. #define MX31_CSPI3_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x84000)
  56. #define MX31_FIRI_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x8c000)
  57. #define MX31_GPT1_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x90000)
  58. #define MX31_EPIT1_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x94000)
  59. #define MX31_EPIT2_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x98000)
  60. #define MX31_GPIO3_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xa4000)
  61. #define MX31_SCC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xac000)
  62. #define MX31_SCM_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xae000)
  63. #define MX31_SMN_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xaf000)
  64. #define MX31_RNGA_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xb0000)
  65. #define MX31_IPU_CTRL_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xc0000)
  66. #define MX31_AUDMUX_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xc4000)
  67. #define MX31_MPEG4_ENC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xc8000)
  68. #define MX31_GPIO1_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xcc000)
  69. #define MX31_GPIO2_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xd0000)
  70. #define MX31_SDMA_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xd4000)
  71. #define MX31_RTC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xd8000)
  72. #define MX31_WDOG_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xdc000)
  73. #define MX31_PWM_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xe0000)
  74. #define MX31_RTIC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xec000)
  75. #define MX31_ROMP_BASE_ADDR 0x60000000
  76. #define MX31_ROMP_BASE_ADDR_VIRT 0xfc500000
  77. #define MX31_ROMP_SIZE SZ_1M
  78. #define MX31_AVIC_BASE_ADDR 0x68000000
  79. #define MX31_AVIC_BASE_ADDR_VIRT 0xfc400000
  80. #define MX31_AVIC_SIZE SZ_1M
  81. #define MX31_IPU_MEM_BASE_ADDR 0x70000000
  82. #define MX31_CSD0_BASE_ADDR 0x80000000
  83. #define MX31_CSD1_BASE_ADDR 0x90000000
  84. #define MX31_CS0_BASE_ADDR 0xa0000000
  85. #define MX31_CS1_BASE_ADDR 0xa8000000
  86. #define MX31_CS2_BASE_ADDR 0xb0000000
  87. #define MX31_CS3_BASE_ADDR 0xb2000000
  88. #define MX31_CS4_BASE_ADDR 0xb4000000
  89. #define MX31_CS4_BASE_ADDR_VIRT 0xf4000000
  90. #define MX31_CS4_SIZE SZ_32M
  91. #define MX31_CS5_BASE_ADDR 0xb6000000
  92. #define MX31_CS5_BASE_ADDR_VIRT 0xf6000000
  93. #define MX31_CS5_SIZE SZ_32M
  94. #define MX31_X_MEMC_BASE_ADDR 0xb8000000
  95. #define MX31_X_MEMC_BASE_ADDR_VIRT 0xfc320000
  96. #define MX31_X_MEMC_SIZE SZ_64K
  97. #define MX31_NFC_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x0000)
  98. #define MX31_ESDCTL_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x1000)
  99. #define MX31_WEIM_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x2000)
  100. #define MX31_M3IF_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x3000)
  101. #define MX31_EMI_CTL_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x4000)
  102. #define MX31_PCMCIA_CTL_BASE_ADDR MX31_EMI_CTL_BASE_ADDR
  103. #define MX31_WEIM_CSCRx_BASE_ADDR(cs) (MX31_WEIM_BASE_ADDR + (cs) * 0x10)
  104. #define MX31_WEIM_CSCRxU(cs) (MX31_WEIM_CSCRx_BASE_ADDR(cs))
  105. #define MX31_WEIM_CSCRxL(cs) (MX31_WEIM_CSCRx_BASE_ADDR(cs) + 0x4)
  106. #define MX31_WEIM_CSCRxA(cs) (MX31_WEIM_CSCRx_BASE_ADDR(cs) + 0x8)
  107. #define MX31_PCMCIA_MEM_BASE_ADDR 0xbc000000
  108. #define MX31_IO_ADDRESS(x) ( \
  109. IMX_IO_ADDRESS(x, MX31_AIPS1) ?: \
  110. IMX_IO_ADDRESS(x, MX31_AIPS2) ?: \
  111. IMX_IO_ADDRESS(x, MX31_AVIC) ?: \
  112. IMX_IO_ADDRESS(x, MX31_X_MEMC) ?: \
  113. IMX_IO_ADDRESS(x, MX31_SPBA0))
  114. #ifndef __ASSEMBLER__
  115. static inline void mx31_setup_weimcs(size_t cs,
  116. unsigned upper, unsigned lower, unsigned addional)
  117. {
  118. __raw_writel(upper, MX31_IO_ADDRESS(MX31_WEIM_CSCRxU(cs)));
  119. __raw_writel(lower, MX31_IO_ADDRESS(MX31_WEIM_CSCRxL(cs)));
  120. __raw_writel(addional, MX31_IO_ADDRESS(MX31_WEIM_CSCRxA(cs)));
  121. }
  122. #endif
  123. #define MX31_INT_I2C3 3
  124. #define MX31_INT_I2C2 4
  125. #define MX31_INT_MPEG4_ENCODER 5
  126. #define MX31_INT_RTIC 6
  127. #define MX31_INT_FIRI 7
  128. #define MX31_INT_MMC_SDHC2 8
  129. #define MX31_INT_MMC_SDHC1 9
  130. #define MX31_INT_I2C1 10
  131. #define MX31_INT_SSI2 11
  132. #define MX31_INT_SSI1 12
  133. #define MX31_INT_CSPI2 13
  134. #define MX31_INT_CSPI1 14
  135. #define MX31_INT_ATA 15
  136. #define MX31_INT_MBX 16
  137. #define MX31_INT_CSPI3 17
  138. #define MX31_INT_UART3 18
  139. #define MX31_INT_IIM 19
  140. #define MX31_INT_SIM2 20
  141. #define MX31_INT_SIM1 21
  142. #define MX31_INT_RNGA 22
  143. #define MX31_INT_EVTMON 23
  144. #define MX31_INT_KPP 24
  145. #define MX31_INT_RTC 25
  146. #define MX31_INT_PWM 26
  147. #define MX31_INT_EPIT2 27
  148. #define MX31_INT_EPIT1 28
  149. #define MX31_INT_GPT 29
  150. #define MX31_INT_POWER_FAIL 30
  151. #define MX31_INT_CCM_DVFS 31
  152. #define MX31_INT_UART2 32
  153. #define MX31_INT_NANDFC 33
  154. #define MX31_INT_SDMA 34
  155. #define MX31_INT_USB1 35
  156. #define MX31_INT_USB2 36
  157. #define MX31_INT_USB3 37
  158. #define MX31_INT_USB4 38
  159. #define MX31_INT_MSHC1 39
  160. #define MX31_INT_MSHC2 40
  161. #define MX31_INT_IPU_ERR 41
  162. #define MX31_INT_IPU_SYN 42
  163. #define MX31_INT_UART1 45
  164. #define MX31_INT_UART4 46
  165. #define MX31_INT_UART5 47
  166. #define MX31_INT_ECT 48
  167. #define MX31_INT_SCC_SCM 49
  168. #define MX31_INT_SCC_SMN 50
  169. #define MX31_INT_GPIO2 51
  170. #define MX31_INT_GPIO1 52
  171. #define MX31_INT_CCM 53
  172. #define MX31_INT_PCMCIA 54
  173. #define MX31_INT_WDOG 55
  174. #define MX31_INT_GPIO3 56
  175. #define MX31_INT_EXT_POWER 58
  176. #define MX31_INT_EXT_TEMPER 59
  177. #define MX31_INT_EXT_SENSOR60 60
  178. #define MX31_INT_EXT_SENSOR61 61
  179. #define MX31_INT_EXT_WDOG 62
  180. #define MX31_INT_EXT_TV 63
  181. #define MX31_PROD_SIGNATURE 0x1 /* For MX31 */
  182. /* silicon revisions specific to i.MX31 */
  183. #define MX31_CHIP_REV_1_0 0x10
  184. #define MX31_CHIP_REV_1_1 0x11
  185. #define MX31_CHIP_REV_1_2 0x12
  186. #define MX31_CHIP_REV_1_3 0x13
  187. #define MX31_CHIP_REV_2_0 0x20
  188. #define MX31_CHIP_REV_2_1 0x21
  189. #define MX31_CHIP_REV_2_2 0x22
  190. #define MX31_CHIP_REV_2_3 0x23
  191. #define MX31_CHIP_REV_3_0 0x30
  192. #define MX31_CHIP_REV_3_1 0x31
  193. #define MX31_CHIP_REV_3_2 0x32
  194. #define MX31_SYSTEM_REV_MIN MX31_CHIP_REV_1_0
  195. #define MX31_SYSTEM_REV_NUM 3
  196. #ifdef IMX_NEEDS_DEPRECATED_SYMBOLS
  197. /* these should go away */
  198. #define ATA_BASE_ADDR MX31_ATA_BASE_ADDR
  199. #define UART4_BASE_ADDR MX31_UART4_BASE_ADDR
  200. #define UART5_BASE_ADDR MX31_UART5_BASE_ADDR
  201. #define MMC_SDHC1_BASE_ADDR MX31_MMC_SDHC1_BASE_ADDR
  202. #define MMC_SDHC2_BASE_ADDR MX31_MMC_SDHC2_BASE_ADDR
  203. #define SIM1_BASE_ADDR MX31_SIM1_BASE_ADDR
  204. #define IIM_BASE_ADDR MX31_IIM_BASE_ADDR
  205. #define CSPI3_BASE_ADDR MX31_CSPI3_BASE_ADDR
  206. #define FIRI_BASE_ADDR MX31_FIRI_BASE_ADDR
  207. #define SCM_BASE_ADDR MX31_SCM_BASE_ADDR
  208. #define SMN_BASE_ADDR MX31_SMN_BASE_ADDR
  209. #define MPEG4_ENC_BASE_ADDR MX31_MPEG4_ENC_BASE_ADDR
  210. #define MXC_INT_MPEG4_ENCODER MX31_INT_MPEG4_ENCODER
  211. #define MXC_INT_FIRI MX31_INT_FIRI
  212. #define MXC_INT_MMC_SDHC1 MX31_INT_MMC_SDHC1
  213. #define MXC_INT_MBX MX31_INT_MBX
  214. #define MXC_INT_CSPI3 MX31_INT_CSPI3
  215. #define MXC_INT_SIM2 MX31_INT_SIM2
  216. #define MXC_INT_SIM1 MX31_INT_SIM1
  217. #define MXC_INT_CCM_DVFS MX31_INT_CCM_DVFS
  218. #define MXC_INT_USB1 MX31_INT_USB1
  219. #define MXC_INT_USB2 MX31_INT_USB2
  220. #define MXC_INT_USB3 MX31_INT_USB3
  221. #define MXC_INT_USB4 MX31_INT_USB4
  222. #define MXC_INT_MSHC2 MX31_INT_MSHC2
  223. #define MXC_INT_UART4 MX31_INT_UART4
  224. #define MXC_INT_UART5 MX31_INT_UART5
  225. #define MXC_INT_CCM MX31_INT_CCM
  226. #define MXC_INT_PCMCIA MX31_INT_PCMCIA
  227. #endif
  228. #endif /* ifndef __MACH_MX31_H__ */