mx2x.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This contains hardware definitions that are common between i.MX21 and
  6. * i.MX27.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version 2
  11. * of the License, or (at your option) any later version.
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  20. * MA 02110-1301, USA.
  21. */
  22. #ifndef __MACH_MX2x_H__
  23. #define __MACH_MX2x_H__
  24. /* The following addresses are common between i.MX21 and i.MX27 */
  25. /* Register offsets */
  26. #define MX2x_AIPI_BASE_ADDR 0x10000000
  27. #define MX2x_AIPI_BASE_ADDR_VIRT 0xf4000000
  28. #define MX2x_AIPI_SIZE SZ_1M
  29. #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000)
  30. #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000)
  31. #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000)
  32. #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000)
  33. #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000)
  34. #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000)
  35. #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000)
  36. #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000)
  37. #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000)
  38. #define MX2x_UART1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0a000)
  39. #define MX2x_UART2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0b000)
  40. #define MX2x_UART3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0c000)
  41. #define MX2x_UART4_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0d000)
  42. #define MX2x_CSPI1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0e000)
  43. #define MX2x_CSPI2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x0f000)
  44. #define MX2x_SSI1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x10000)
  45. #define MX2x_SSI2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x11000)
  46. #define MX2x_I2C_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x12000)
  47. #define MX2x_SDHC1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x13000)
  48. #define MX2x_SDHC2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x14000)
  49. #define MX2x_GPIO_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x15000)
  50. #define MX2x_AUDMUX_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x16000)
  51. #define MX2x_CSPI3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x17000)
  52. #define MX2x_LCDC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x21000)
  53. #define MX2x_SLCDC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x22000)
  54. #define MX2x_USBOTG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x24000)
  55. #define MX2x_EMMA_PP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x26000)
  56. #define MX2x_EMMA_PRP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x26400)
  57. #define MX2x_CCM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x27000)
  58. #define MX2x_SYSCTRL_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x27800)
  59. #define MX2x_JAM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x3e000)
  60. #define MX2x_MAX_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x3f000)
  61. #define MX2x_AVIC_BASE_ADDR 0x10040000
  62. #define MX2x_SAHB1_BASE_ADDR 0x80000000
  63. #define MX2x_SAHB1_BASE_ADDR_VIRT 0xf4100000
  64. #define MX2x_SAHB1_SIZE SZ_1M
  65. #define MX2x_CSI_BASE_ADDR (MX2x_SAHB1_BASE_ADDR + 0x0000)
  66. /*
  67. * This macro defines the physical to virtual address mapping for all the
  68. * peripheral modules. It is used by passing in the physical address as x
  69. * and returning the virtual address. If the physical address is not mapped,
  70. * it returns 0xDEADBEEF
  71. */
  72. #define IO_ADDRESS(x) \
  73. (void __force __iomem *) \
  74. (((x >= AIPI_BASE_ADDR) && (x < (AIPI_BASE_ADDR + AIPI_SIZE))) ? \
  75. AIPI_IO_ADDRESS(x) : \
  76. ((x >= SAHB1_BASE_ADDR) && (x < (SAHB1_BASE_ADDR + SAHB1_SIZE))) ? \
  77. SAHB1_IO_ADDRESS(x) : \
  78. ((x >= X_MEMC_BASE_ADDR) && (x < (X_MEMC_BASE_ADDR + X_MEMC_SIZE))) ? \
  79. X_MEMC_IO_ADDRESS(x) : 0xDEADBEEF)
  80. /* define the address mapping macros: in physical address order */
  81. #define AIPI_IO_ADDRESS(x) \
  82. (((x) - AIPI_BASE_ADDR) + AIPI_BASE_ADDR_VIRT)
  83. #define AVIC_IO_ADDRESS(x) AIPI_IO_ADDRESS(x)
  84. #define SAHB1_IO_ADDRESS(x) \
  85. (((x) - SAHB1_BASE_ADDR) + SAHB1_BASE_ADDR_VIRT)
  86. #define CS4_IO_ADDRESS(x) \
  87. (((x) - CS4_BASE_ADDR) + CS4_BASE_ADDR_VIRT)
  88. #define X_MEMC_IO_ADDRESS(x) \
  89. (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
  90. #define PCMCIA_IO_ADDRESS(x) \
  91. (((x) - X_MEMC_BASE_ADDR) + X_MEMC_BASE_ADDR_VIRT)
  92. /* fixed interrupt numbers */
  93. #define MX2x_INT_CSPI3 6
  94. #define MX2x_INT_GPIO 8
  95. #define MX2x_INT_SDHC2 10
  96. #define MX2x_INT_SDHC1 11
  97. #define MX2x_INT_I2C 12
  98. #define MX2x_INT_SSI2 13
  99. #define MX2x_INT_SSI1 14
  100. #define MX2x_INT_CSPI2 15
  101. #define MX2x_INT_CSPI1 16
  102. #define MX2x_INT_UART4 17
  103. #define MX2x_INT_UART3 18
  104. #define MX2x_INT_UART2 19
  105. #define MX2x_INT_UART1 20
  106. #define MX2x_INT_KPP 21
  107. #define MX2x_INT_RTC 22
  108. #define MX2x_INT_PWM 23
  109. #define MX2x_INT_GPT3 24
  110. #define MX2x_INT_GPT2 25
  111. #define MX2x_INT_GPT1 26
  112. #define MX2x_INT_WDOG 27
  113. #define MX2x_INT_PCMCIA 28
  114. #define MX2x_INT_NANDFC 29
  115. #define MX2x_INT_CSI 31
  116. #define MX2x_INT_DMACH0 32
  117. #define MX2x_INT_DMACH1 33
  118. #define MX2x_INT_DMACH2 34
  119. #define MX2x_INT_DMACH3 35
  120. #define MX2x_INT_DMACH4 36
  121. #define MX2x_INT_DMACH5 37
  122. #define MX2x_INT_DMACH6 38
  123. #define MX2x_INT_DMACH7 39
  124. #define MX2x_INT_DMACH8 40
  125. #define MX2x_INT_DMACH9 41
  126. #define MX2x_INT_DMACH10 42
  127. #define MX2x_INT_DMACH11 43
  128. #define MX2x_INT_DMACH12 44
  129. #define MX2x_INT_DMACH13 45
  130. #define MX2x_INT_DMACH14 46
  131. #define MX2x_INT_DMACH15 47
  132. #define MX2x_INT_EMMAPRP 51
  133. #define MX2x_INT_EMMAPP 52
  134. #define MX2x_INT_SLCDC 60
  135. #define MX2x_INT_LCDC 61
  136. /* fixed DMA request numbers */
  137. #define MX2x_DMA_REQ_CSPI3_RX 1
  138. #define MX2x_DMA_REQ_CSPI3_TX 2
  139. #define MX2x_DMA_REQ_EXT 3
  140. #define MX2x_DMA_REQ_SDHC2 6
  141. #define MX2x_DMA_REQ_SDHC1 7
  142. #define MX2x_DMA_REQ_SSI2_RX0 8
  143. #define MX2x_DMA_REQ_SSI2_TX0 9
  144. #define MX2x_DMA_REQ_SSI2_RX1 10
  145. #define MX2x_DMA_REQ_SSI2_TX1 11
  146. #define MX2x_DMA_REQ_SSI1_RX0 12
  147. #define MX2x_DMA_REQ_SSI1_TX0 13
  148. #define MX2x_DMA_REQ_SSI1_RX1 14
  149. #define MX2x_DMA_REQ_SSI1_TX1 15
  150. #define MX2x_DMA_REQ_CSPI2_RX 16
  151. #define MX2x_DMA_REQ_CSPI2_TX 17
  152. #define MX2x_DMA_REQ_CSPI1_RX 18
  153. #define MX2x_DMA_REQ_CSPI1_TX 19
  154. #define MX2x_DMA_REQ_UART4_RX 20
  155. #define MX2x_DMA_REQ_UART4_TX 21
  156. #define MX2x_DMA_REQ_UART3_RX 22
  157. #define MX2x_DMA_REQ_UART3_TX 23
  158. #define MX2x_DMA_REQ_UART2_RX 24
  159. #define MX2x_DMA_REQ_UART2_TX 25
  160. #define MX2x_DMA_REQ_UART1_RX 26
  161. #define MX2x_DMA_REQ_UART1_TX 27
  162. #define MX2x_DMA_REQ_CSI_STAT 30
  163. #define MX2x_DMA_REQ_CSI_RX 31
  164. #ifdef IMX_NEEDS_DEPRECATED_SYMBOLS
  165. /* these should go away */
  166. #define AIPI_BASE_ADDR MX2x_AIPI_BASE_ADDR
  167. #define AIPI_BASE_ADDR_VIRT MX2x_AIPI_BASE_ADDR_VIRT
  168. #define AIPI_SIZE MX2x_AIPI_SIZE
  169. #define DMA_BASE_ADDR MX2x_DMA_BASE_ADDR
  170. #define WDOG_BASE_ADDR MX2x_WDOG_BASE_ADDR
  171. #define GPT1_BASE_ADDR MX2x_GPT1_BASE_ADDR
  172. #define GPT2_BASE_ADDR MX2x_GPT2_BASE_ADDR
  173. #define GPT3_BASE_ADDR MX2x_GPT3_BASE_ADDR
  174. #define PWM_BASE_ADDR MX2x_PWM_BASE_ADDR
  175. #define RTC_BASE_ADDR MX2x_RTC_BASE_ADDR
  176. #define KPP_BASE_ADDR MX2x_KPP_BASE_ADDR
  177. #define OWIRE_BASE_ADDR MX2x_OWIRE_BASE_ADDR
  178. #define UART1_BASE_ADDR MX2x_UART1_BASE_ADDR
  179. #define UART2_BASE_ADDR MX2x_UART2_BASE_ADDR
  180. #define UART3_BASE_ADDR MX2x_UART3_BASE_ADDR
  181. #define UART4_BASE_ADDR MX2x_UART4_BASE_ADDR
  182. #define CSPI1_BASE_ADDR MX2x_CSPI1_BASE_ADDR
  183. #define CSPI2_BASE_ADDR MX2x_CSPI2_BASE_ADDR
  184. #define SSI1_BASE_ADDR MX2x_SSI1_BASE_ADDR
  185. #define SSI2_BASE_ADDR MX2x_SSI2_BASE_ADDR
  186. #define I2C_BASE_ADDR MX2x_I2C_BASE_ADDR
  187. #define SDHC1_BASE_ADDR MX2x_SDHC1_BASE_ADDR
  188. #define SDHC2_BASE_ADDR MX2x_SDHC2_BASE_ADDR
  189. #define GPIO_BASE_ADDR MX2x_GPIO_BASE_ADDR
  190. #define AUDMUX_BASE_ADDR MX2x_AUDMUX_BASE_ADDR
  191. #define CSPI3_BASE_ADDR MX2x_CSPI3_BASE_ADDR
  192. #define LCDC_BASE_ADDR MX2x_LCDC_BASE_ADDR
  193. #define SLCDC_BASE_ADDR MX2x_SLCDC_BASE_ADDR
  194. #define USBOTG_BASE_ADDR MX2x_USBOTG_BASE_ADDR
  195. #define EMMA_PP_BASE_ADDR MX2x_EMMA_PP_BASE_ADDR
  196. #define EMMA_PRP_BASE_ADDR MX2x_EMMA_PRP_BASE_ADDR
  197. #define CCM_BASE_ADDR MX2x_CCM_BASE_ADDR
  198. #define SYSCTRL_BASE_ADDR MX2x_SYSCTRL_BASE_ADDR
  199. #define JAM_BASE_ADDR MX2x_JAM_BASE_ADDR
  200. #define MAX_BASE_ADDR MX2x_MAX_BASE_ADDR
  201. #define AVIC_BASE_ADDR MX2x_AVIC_BASE_ADDR
  202. #define SAHB1_BASE_ADDR MX2x_SAHB1_BASE_ADDR
  203. #define SAHB1_BASE_ADDR_VIRT MX2x_SAHB1_BASE_ADDR_VIRT
  204. #define SAHB1_SIZE MX2x_SAHB1_SIZE
  205. #define CSI_BASE_ADDR MX2x_CSI_BASE_ADDR
  206. #define MXC_INT_CSPI3 MX2x_INT_CSPI3
  207. #define MXC_INT_GPIO MX2x_INT_GPIO
  208. #define MXC_INT_SDHC2 MX2x_INT_SDHC2
  209. #define MXC_INT_SDHC1 MX2x_INT_SDHC1
  210. #define MXC_INT_I2C MX2x_INT_I2C
  211. #define MXC_INT_SSI2 MX2x_INT_SSI2
  212. #define MXC_INT_SSI1 MX2x_INT_SSI1
  213. #define MXC_INT_CSPI2 MX2x_INT_CSPI2
  214. #define MXC_INT_CSPI1 MX2x_INT_CSPI1
  215. #define MXC_INT_UART4 MX2x_INT_UART4
  216. #define MXC_INT_UART3 MX2x_INT_UART3
  217. #define MXC_INT_UART2 MX2x_INT_UART2
  218. #define MXC_INT_UART1 MX2x_INT_UART1
  219. #define MXC_INT_KPP MX2x_INT_KPP
  220. #define MXC_INT_RTC MX2x_INT_RTC
  221. #define MXC_INT_PWM MX2x_INT_PWM
  222. #define MXC_INT_GPT3 MX2x_INT_GPT3
  223. #define MXC_INT_GPT2 MX2x_INT_GPT2
  224. #define MXC_INT_GPT1 MX2x_INT_GPT1
  225. #define MXC_INT_WDOG MX2x_INT_WDOG
  226. #define MXC_INT_PCMCIA MX2x_INT_PCMCIA
  227. #define MXC_INT_NANDFC MX2x_INT_NANDFC
  228. #define MXC_INT_CSI MX2x_INT_CSI
  229. #define MXC_INT_DMACH0 MX2x_INT_DMACH0
  230. #define MXC_INT_DMACH1 MX2x_INT_DMACH1
  231. #define MXC_INT_DMACH2 MX2x_INT_DMACH2
  232. #define MXC_INT_DMACH3 MX2x_INT_DMACH3
  233. #define MXC_INT_DMACH4 MX2x_INT_DMACH4
  234. #define MXC_INT_DMACH5 MX2x_INT_DMACH5
  235. #define MXC_INT_DMACH6 MX2x_INT_DMACH6
  236. #define MXC_INT_DMACH7 MX2x_INT_DMACH7
  237. #define MXC_INT_DMACH8 MX2x_INT_DMACH8
  238. #define MXC_INT_DMACH9 MX2x_INT_DMACH9
  239. #define MXC_INT_DMACH10 MX2x_INT_DMACH10
  240. #define MXC_INT_DMACH11 MX2x_INT_DMACH11
  241. #define MXC_INT_DMACH12 MX2x_INT_DMACH12
  242. #define MXC_INT_DMACH13 MX2x_INT_DMACH13
  243. #define MXC_INT_DMACH14 MX2x_INT_DMACH14
  244. #define MXC_INT_DMACH15 MX2x_INT_DMACH15
  245. #define MXC_INT_EMMAPRP MX2x_INT_EMMAPRP
  246. #define MXC_INT_EMMAPP MX2x_INT_EMMAPP
  247. #define MXC_INT_SLCDC MX2x_INT_SLCDC
  248. #define MXC_INT_LCDC MX2x_INT_LCDC
  249. #define DMA_REQ_CSPI3_RX MX2x_DMA_REQ_CSPI3_RX
  250. #define DMA_REQ_CSPI3_TX MX2x_DMA_REQ_CSPI3_TX
  251. #define DMA_REQ_EXT MX2x_DMA_REQ_EXT
  252. #define DMA_REQ_SDHC2 MX2x_DMA_REQ_SDHC2
  253. #define DMA_REQ_SDHC1 MX2x_DMA_REQ_SDHC1
  254. #define DMA_REQ_SSI2_RX0 MX2x_DMA_REQ_SSI2_RX0
  255. #define DMA_REQ_SSI2_TX0 MX2x_DMA_REQ_SSI2_TX0
  256. #define DMA_REQ_SSI2_RX1 MX2x_DMA_REQ_SSI2_RX1
  257. #define DMA_REQ_SSI2_TX1 MX2x_DMA_REQ_SSI2_TX1
  258. #define DMA_REQ_SSI1_RX0 MX2x_DMA_REQ_SSI1_RX0
  259. #define DMA_REQ_SSI1_TX0 MX2x_DMA_REQ_SSI1_TX0
  260. #define DMA_REQ_SSI1_RX1 MX2x_DMA_REQ_SSI1_RX1
  261. #define DMA_REQ_SSI1_TX1 MX2x_DMA_REQ_SSI1_TX1
  262. #define DMA_REQ_CSPI2_RX MX2x_DMA_REQ_CSPI2_RX
  263. #define DMA_REQ_CSPI2_TX MX2x_DMA_REQ_CSPI2_TX
  264. #define DMA_REQ_CSPI1_RX MX2x_DMA_REQ_CSPI1_RX
  265. #define DMA_REQ_CSPI1_TX MX2x_DMA_REQ_CSPI1_TX
  266. #define DMA_REQ_UART4_RX MX2x_DMA_REQ_UART4_RX
  267. #define DMA_REQ_UART4_TX MX2x_DMA_REQ_UART4_TX
  268. #define DMA_REQ_UART3_RX MX2x_DMA_REQ_UART3_RX
  269. #define DMA_REQ_UART3_TX MX2x_DMA_REQ_UART3_TX
  270. #define DMA_REQ_UART2_RX MX2x_DMA_REQ_UART2_RX
  271. #define DMA_REQ_UART2_TX MX2x_DMA_REQ_UART2_TX
  272. #define DMA_REQ_UART1_RX MX2x_DMA_REQ_UART1_RX
  273. #define DMA_REQ_UART1_TX MX2x_DMA_REQ_UART1_TX
  274. #define DMA_REQ_CSI_STAT MX2x_DMA_REQ_CSI_STAT
  275. #define DMA_REQ_CSI_RX MX2x_DMA_REQ_CSI_RX
  276. #endif
  277. #endif /* ifndef __MACH_MX2x_H__ */