proc-v7.S 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. #ifndef CONFIG_SMP
  31. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  32. #define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
  33. #define PMD_FLAGS PMD_SECT_WB
  34. #else
  35. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  36. #define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  37. #define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
  38. #endif
  39. ENTRY(cpu_v7_proc_init)
  40. mov pc, lr
  41. ENDPROC(cpu_v7_proc_init)
  42. ENTRY(cpu_v7_proc_fin)
  43. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  44. bic r0, r0, #0x1000 @ ...i............
  45. bic r0, r0, #0x0006 @ .............ca.
  46. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  47. mov pc, lr
  48. ENDPROC(cpu_v7_proc_fin)
  49. /*
  50. * cpu_v7_reset(loc)
  51. *
  52. * Perform a soft reset of the system. Put the CPU into the
  53. * same state as it would be if it had been reset, and branch
  54. * to what would be the reset vector.
  55. *
  56. * - loc - location to jump to for soft reset
  57. */
  58. .align 5
  59. ENTRY(cpu_v7_reset)
  60. mov pc, r0
  61. ENDPROC(cpu_v7_reset)
  62. /*
  63. * cpu_v7_do_idle()
  64. *
  65. * Idle the processor (eg, wait for interrupt).
  66. *
  67. * IRQs are already disabled.
  68. */
  69. ENTRY(cpu_v7_do_idle)
  70. dsb @ WFI may enter a low-power mode
  71. wfi
  72. mov pc, lr
  73. ENDPROC(cpu_v7_do_idle)
  74. ENTRY(cpu_v7_dcache_clean_area)
  75. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  76. dcache_line_size r2, r3
  77. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  78. add r0, r0, r2
  79. subs r1, r1, r2
  80. bhi 1b
  81. dsb
  82. #endif
  83. mov pc, lr
  84. ENDPROC(cpu_v7_dcache_clean_area)
  85. /*
  86. * cpu_v7_switch_mm(pgd_phys, tsk)
  87. *
  88. * Set the translation table base pointer to be pgd_phys
  89. *
  90. * - pgd_phys - physical address of new TTB
  91. *
  92. * It is assumed that:
  93. * - we are not using split page tables
  94. */
  95. ENTRY(cpu_v7_switch_mm)
  96. #ifdef CONFIG_MMU
  97. mov r2, #0
  98. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  99. orr r0, r0, #TTB_FLAGS
  100. #ifdef CONFIG_ARM_ERRATA_430973
  101. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  102. #endif
  103. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  104. isb
  105. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  106. isb
  107. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  108. isb
  109. #endif
  110. mov pc, lr
  111. ENDPROC(cpu_v7_switch_mm)
  112. /*
  113. * cpu_v7_set_pte_ext(ptep, pte)
  114. *
  115. * Set a level 2 translation table entry.
  116. *
  117. * - ptep - pointer to level 2 translation table entry
  118. * (hardware version is stored at -1024 bytes)
  119. * - pte - PTE value to store
  120. * - ext - value for extended PTE bits
  121. */
  122. ENTRY(cpu_v7_set_pte_ext)
  123. #ifdef CONFIG_MMU
  124. ARM( str r1, [r0], #-2048 ) @ linux version
  125. THUMB( str r1, [r0] ) @ linux version
  126. THUMB( sub r0, r0, #2048 )
  127. bic r3, r1, #0x000003f0
  128. bic r3, r3, #PTE_TYPE_MASK
  129. orr r3, r3, r2
  130. orr r3, r3, #PTE_EXT_AP0 | 2
  131. tst r1, #1 << 4
  132. orrne r3, r3, #PTE_EXT_TEX(1)
  133. tst r1, #L_PTE_WRITE
  134. tstne r1, #L_PTE_DIRTY
  135. orreq r3, r3, #PTE_EXT_APX
  136. tst r1, #L_PTE_USER
  137. orrne r3, r3, #PTE_EXT_AP1
  138. tstne r3, #PTE_EXT_APX
  139. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  140. tst r1, #L_PTE_EXEC
  141. orreq r3, r3, #PTE_EXT_XN
  142. tst r1, #L_PTE_YOUNG
  143. tstne r1, #L_PTE_PRESENT
  144. moveq r3, #0
  145. str r3, [r0]
  146. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  147. #endif
  148. mov pc, lr
  149. ENDPROC(cpu_v7_set_pte_ext)
  150. cpu_v7_name:
  151. .ascii "ARMv7 Processor"
  152. .align
  153. __INIT
  154. /*
  155. * __v7_setup
  156. *
  157. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  158. * on. Return in r0 the new CP15 C1 control register setting.
  159. *
  160. * We automatically detect if we have a Harvard cache, and use the
  161. * Harvard cache control instructions insead of the unified cache
  162. * control instructions.
  163. *
  164. * This should be able to cover all ARMv7 cores.
  165. *
  166. * It is assumed that:
  167. * - cache type register is implemented
  168. */
  169. __v7_setup:
  170. #ifdef CONFIG_SMP
  171. mrc p15, 0, r0, c1, c0, 1
  172. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  173. orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
  174. mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
  175. #endif
  176. adr r12, __v7_setup_stack @ the local stack
  177. stmia r12, {r0-r5, r7, r9, r11, lr}
  178. bl v7_flush_dcache_all
  179. ldmia r12, {r0-r5, r7, r9, r11, lr}
  180. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  181. and r10, r0, #0xff000000 @ ARM?
  182. teq r10, #0x41000000
  183. bne 2f
  184. and r5, r0, #0x00f00000 @ variant
  185. and r6, r0, #0x0000000f @ revision
  186. orr r0, r6, r5, lsr #20-4 @ combine variant and revision
  187. #ifdef CONFIG_ARM_ERRATA_430973
  188. teq r5, #0x00100000 @ only present in r1p*
  189. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  190. orreq r10, r10, #(1 << 6) @ set IBE to 1
  191. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  192. #endif
  193. #ifdef CONFIG_ARM_ERRATA_458693
  194. teq r0, #0x20 @ only present in r2p0
  195. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  196. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  197. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  198. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  199. #endif
  200. #ifdef CONFIG_ARM_ERRATA_460075
  201. teq r0, #0x20 @ only present in r2p0
  202. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  203. tsteq r10, #1 << 22
  204. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  205. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  206. #endif
  207. 2: mov r10, #0
  208. #ifdef HARVARD_CACHE
  209. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  210. #endif
  211. dsb
  212. #ifdef CONFIG_MMU
  213. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  214. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  215. orr r4, r4, #TTB_FLAGS
  216. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  217. mov r10, #0x1f @ domains 0, 1 = manager
  218. mcr p15, 0, r10, c3, c0, 0 @ load domain access register
  219. /*
  220. * Memory region attributes with SCTLR.TRE=1
  221. *
  222. * n = TEX[0],C,B
  223. * TR = PRRR[2n+1:2n] - memory type
  224. * IR = NMRR[2n+1:2n] - inner cacheable property
  225. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  226. *
  227. * n TR IR OR
  228. * UNCACHED 000 00
  229. * BUFFERABLE 001 10 00 00
  230. * WRITETHROUGH 010 10 10 10
  231. * WRITEBACK 011 10 11 11
  232. * reserved 110
  233. * WRITEALLOC 111 10 01 01
  234. * DEV_SHARED 100 01
  235. * DEV_NONSHARED 100 01
  236. * DEV_WC 001 10
  237. * DEV_CACHED 011 10
  238. *
  239. * Other attributes:
  240. *
  241. * DS0 = PRRR[16] = 0 - device shareable property
  242. * DS1 = PRRR[17] = 1 - device shareable property
  243. * NS0 = PRRR[18] = 0 - normal shareable property
  244. * NS1 = PRRR[19] = 1 - normal shareable property
  245. * NOS = PRRR[24+n] = 1 - not outer shareable
  246. */
  247. ldr r5, =0xff0a81a8 @ PRRR
  248. ldr r6, =0x40e040e0 @ NMRR
  249. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  250. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  251. #endif
  252. adr r5, v7_crval
  253. ldmia r5, {r5, r6}
  254. #ifdef CONFIG_CPU_ENDIAN_BE8
  255. orr r6, r6, #1 << 25 @ big-endian page tables
  256. #endif
  257. mrc p15, 0, r0, c1, c0, 0 @ read control register
  258. bic r0, r0, r5 @ clear bits them
  259. orr r0, r0, r6 @ set them
  260. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  261. mov pc, lr @ return to head.S:__ret
  262. ENDPROC(__v7_setup)
  263. /* AT
  264. * TFR EV X F I D LR S
  265. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  266. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  267. * 1 0 110 0011 1100 .111 1101 < we want
  268. */
  269. .type v7_crval, #object
  270. v7_crval:
  271. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  272. __v7_setup_stack:
  273. .space 4 * 11 @ 11 registers
  274. .type v7_processor_functions, #object
  275. ENTRY(v7_processor_functions)
  276. .word v7_early_abort
  277. .word v7_pabort
  278. .word cpu_v7_proc_init
  279. .word cpu_v7_proc_fin
  280. .word cpu_v7_reset
  281. .word cpu_v7_do_idle
  282. .word cpu_v7_dcache_clean_area
  283. .word cpu_v7_switch_mm
  284. .word cpu_v7_set_pte_ext
  285. .size v7_processor_functions, . - v7_processor_functions
  286. .type cpu_arch_name, #object
  287. cpu_arch_name:
  288. .asciz "armv7"
  289. .size cpu_arch_name, . - cpu_arch_name
  290. .type cpu_elf_name, #object
  291. cpu_elf_name:
  292. .asciz "v7"
  293. .size cpu_elf_name, . - cpu_elf_name
  294. .align
  295. .section ".proc.info.init", #alloc, #execinstr
  296. /*
  297. * Match any ARMv7 processor core.
  298. */
  299. .type __v7_proc_info, #object
  300. __v7_proc_info:
  301. .long 0x000f0000 @ Required ID value
  302. .long 0x000f0000 @ Mask for ID
  303. .long PMD_TYPE_SECT | \
  304. PMD_SECT_AP_WRITE | \
  305. PMD_SECT_AP_READ | \
  306. PMD_FLAGS
  307. .long PMD_TYPE_SECT | \
  308. PMD_SECT_XN | \
  309. PMD_SECT_AP_WRITE | \
  310. PMD_SECT_AP_READ
  311. b __v7_setup
  312. .long cpu_arch_name
  313. .long cpu_elf_name
  314. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  315. .long cpu_v7_name
  316. .long v7_processor_functions
  317. .long v7wbi_tlb_fns
  318. .long v6_user_fns
  319. .long v7_cache_fns
  320. .size __v7_proc_info, . - __v7_proc_info