proc-v6.S 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * linux/arch/arm/mm/proc-v6.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Modified by Catalin Marinas for noMMU support
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv6 processor support.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/linkage.h>
  15. #include <asm/assembler.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/hwcap.h>
  18. #include <asm/pgtable-hwdef.h>
  19. #include <asm/pgtable.h>
  20. #include "proc-macros.S"
  21. #define D_CACHE_LINE_SIZE 32
  22. #define TTB_C (1 << 0)
  23. #define TTB_S (1 << 1)
  24. #define TTB_IMP (1 << 2)
  25. #define TTB_RGN_NC (0 << 3)
  26. #define TTB_RGN_WBWA (1 << 3)
  27. #define TTB_RGN_WT (2 << 3)
  28. #define TTB_RGN_WB (3 << 3)
  29. #ifndef CONFIG_SMP
  30. #define TTB_FLAGS TTB_RGN_WBWA
  31. #define PMD_FLAGS PMD_SECT_WB
  32. #else
  33. #define TTB_FLAGS TTB_RGN_WBWA|TTB_S
  34. #define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
  35. #endif
  36. ENTRY(cpu_v6_proc_init)
  37. mov pc, lr
  38. ENTRY(cpu_v6_proc_fin)
  39. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  40. bic r0, r0, #0x1000 @ ...i............
  41. bic r0, r0, #0x0006 @ .............ca.
  42. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  43. mov pc, lr
  44. /*
  45. * cpu_v6_reset(loc)
  46. *
  47. * Perform a soft reset of the system. Put the CPU into the
  48. * same state as it would be if it had been reset, and branch
  49. * to what would be the reset vector.
  50. *
  51. * - loc - location to jump to for soft reset
  52. */
  53. .align 5
  54. ENTRY(cpu_v6_reset)
  55. mov pc, r0
  56. /*
  57. * cpu_v6_do_idle()
  58. *
  59. * Idle the processor (eg, wait for interrupt).
  60. *
  61. * IRQs are already disabled.
  62. */
  63. ENTRY(cpu_v6_do_idle)
  64. mov r1, #0
  65. mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode
  66. mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
  67. mov pc, lr
  68. ENTRY(cpu_v6_dcache_clean_area)
  69. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  70. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  71. add r0, r0, #D_CACHE_LINE_SIZE
  72. subs r1, r1, #D_CACHE_LINE_SIZE
  73. bhi 1b
  74. #endif
  75. mov pc, lr
  76. /*
  77. * cpu_arm926_switch_mm(pgd_phys, tsk)
  78. *
  79. * Set the translation table base pointer to be pgd_phys
  80. *
  81. * - pgd_phys - physical address of new TTB
  82. *
  83. * It is assumed that:
  84. * - we are not using split page tables
  85. */
  86. ENTRY(cpu_v6_switch_mm)
  87. #ifdef CONFIG_MMU
  88. mov r2, #0
  89. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  90. orr r0, r0, #TTB_FLAGS
  91. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  92. mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
  93. mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  94. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  95. #endif
  96. mov pc, lr
  97. /*
  98. * cpu_v6_set_pte_ext(ptep, pte, ext)
  99. *
  100. * Set a level 2 translation table entry.
  101. *
  102. * - ptep - pointer to level 2 translation table entry
  103. * (hardware version is stored at -1024 bytes)
  104. * - pte - PTE value to store
  105. * - ext - value for extended PTE bits
  106. */
  107. armv6_mt_table cpu_v6
  108. ENTRY(cpu_v6_set_pte_ext)
  109. #ifdef CONFIG_MMU
  110. armv6_set_pte_ext cpu_v6
  111. #endif
  112. mov pc, lr
  113. .type cpu_v6_name, #object
  114. cpu_v6_name:
  115. .asciz "ARMv6-compatible processor"
  116. .size cpu_v6_name, . - cpu_v6_name
  117. .type cpu_pj4_name, #object
  118. cpu_pj4_name:
  119. .asciz "Marvell PJ4 processor"
  120. .size cpu_pj4_name, . - cpu_pj4_name
  121. .align
  122. __INIT
  123. /*
  124. * __v6_setup
  125. *
  126. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  127. * on. Return in r0 the new CP15 C1 control register setting.
  128. *
  129. * We automatically detect if we have a Harvard cache, and use the
  130. * Harvard cache control instructions insead of the unified cache
  131. * control instructions.
  132. *
  133. * This should be able to cover all ARMv6 cores.
  134. *
  135. * It is assumed that:
  136. * - cache type register is implemented
  137. */
  138. __v6_setup:
  139. #ifdef CONFIG_SMP
  140. mrc p15, 0, r0, c1, c0, 1 @ Enable SMP/nAMP mode
  141. orr r0, r0, #0x20
  142. mcr p15, 0, r0, c1, c0, 1
  143. #endif
  144. mov r0, #0
  145. mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
  146. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  147. mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
  148. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
  149. #ifdef CONFIG_MMU
  150. mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
  151. mcr p15, 0, r0, c2, c0, 2 @ TTB control register
  152. orr r4, r4, #TTB_FLAGS
  153. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  154. #endif /* CONFIG_MMU */
  155. adr r5, v6_crval
  156. ldmia r5, {r5, r6}
  157. #ifdef CONFIG_CPU_ENDIAN_BE8
  158. orr r6, r6, #1 << 25 @ big-endian page tables
  159. #endif
  160. mrc p15, 0, r0, c1, c0, 0 @ read control register
  161. bic r0, r0, r5 @ clear bits them
  162. orr r0, r0, r6 @ set them
  163. mov pc, lr @ return to head.S:__ret
  164. /*
  165. * V X F I D LR
  166. * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
  167. * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
  168. * 0 110 0011 1.00 .111 1101 < we want
  169. */
  170. .type v6_crval, #object
  171. v6_crval:
  172. crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
  173. .type v6_processor_functions, #object
  174. ENTRY(v6_processor_functions)
  175. .word v6_early_abort
  176. .word v6_pabort
  177. .word cpu_v6_proc_init
  178. .word cpu_v6_proc_fin
  179. .word cpu_v6_reset
  180. .word cpu_v6_do_idle
  181. .word cpu_v6_dcache_clean_area
  182. .word cpu_v6_switch_mm
  183. .word cpu_v6_set_pte_ext
  184. .size v6_processor_functions, . - v6_processor_functions
  185. .type cpu_arch_name, #object
  186. cpu_arch_name:
  187. .asciz "armv6"
  188. .size cpu_arch_name, . - cpu_arch_name
  189. .type cpu_elf_name, #object
  190. cpu_elf_name:
  191. .asciz "v6"
  192. .size cpu_elf_name, . - cpu_elf_name
  193. .align
  194. .section ".proc.info.init", #alloc, #execinstr
  195. /*
  196. * Match any ARMv6 processor core.
  197. */
  198. .type __v6_proc_info, #object
  199. __v6_proc_info:
  200. .long 0x0007b000
  201. .long 0x0007f000
  202. .long PMD_TYPE_SECT | \
  203. PMD_SECT_AP_WRITE | \
  204. PMD_SECT_AP_READ | \
  205. PMD_FLAGS
  206. .long PMD_TYPE_SECT | \
  207. PMD_SECT_XN | \
  208. PMD_SECT_AP_WRITE | \
  209. PMD_SECT_AP_READ
  210. b __v6_setup
  211. .long cpu_arch_name
  212. .long cpu_elf_name
  213. /* See also feat_v6_fixup() for HWCAP_TLS */
  214. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
  215. .long cpu_v6_name
  216. .long v6_processor_functions
  217. .long v6wbi_tlb_fns
  218. .long v6_user_fns
  219. .long v6_cache_fns
  220. .size __v6_proc_info, . - __v6_proc_info
  221. .type __pj4_v6_proc_info, #object
  222. __pj4_v6_proc_info:
  223. .long 0x560f5810
  224. .long 0xff0ffff0
  225. .long PMD_TYPE_SECT | \
  226. PMD_SECT_AP_WRITE | \
  227. PMD_SECT_AP_READ | \
  228. PMD_FLAGS
  229. .long PMD_TYPE_SECT | \
  230. PMD_SECT_XN | \
  231. PMD_SECT_AP_WRITE | \
  232. PMD_SECT_AP_READ
  233. b __v6_setup
  234. .long cpu_arch_name
  235. .long cpu_elf_name
  236. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_TLS
  237. .long cpu_pj4_name
  238. .long v6_processor_functions
  239. .long v6wbi_tlb_fns
  240. .long v6_user_fns
  241. .long v6_cache_fns
  242. .size __pj4_v6_proc_info, . - __pj4_v6_proc_info