proc-arm926.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * linux/arch/arm/mm/proc-arm926.S: MMU functions for ARM926EJ-S
  3. *
  4. * Copyright (C) 1999-2001 ARM Limited
  5. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  6. * hacked for non-paged-MM by Hyok S. Choi, 2003.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. *
  23. * These are the low level assembler for performing cache and TLB
  24. * functions on the arm926.
  25. *
  26. * CONFIG_CPU_ARM926_CPU_IDLE -> nohlt
  27. */
  28. #include <linux/linkage.h>
  29. #include <linux/init.h>
  30. #include <asm/assembler.h>
  31. #include <asm/hwcap.h>
  32. #include <asm/pgtable-hwdef.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/page.h>
  35. #include <asm/ptrace.h>
  36. #include "proc-macros.S"
  37. /*
  38. * This is the maximum size of an area which will be invalidated
  39. * using the single invalidate entry instructions. Anything larger
  40. * than this, and we go for the whole cache.
  41. *
  42. * This value should be chosen such that we choose the cheapest
  43. * alternative.
  44. */
  45. #define CACHE_DLIMIT 16384
  46. /*
  47. * the cache line size of the I and D cache
  48. */
  49. #define CACHE_DLINESIZE 32
  50. .text
  51. /*
  52. * cpu_arm926_proc_init()
  53. */
  54. ENTRY(cpu_arm926_proc_init)
  55. mov pc, lr
  56. /*
  57. * cpu_arm926_proc_fin()
  58. */
  59. ENTRY(cpu_arm926_proc_fin)
  60. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  61. bic r0, r0, #0x1000 @ ...i............
  62. bic r0, r0, #0x000e @ ............wca.
  63. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  64. mov pc, lr
  65. /*
  66. * cpu_arm926_reset(loc)
  67. *
  68. * Perform a soft reset of the system. Put the CPU into the
  69. * same state as it would be if it had been reset, and branch
  70. * to what would be the reset vector.
  71. *
  72. * loc: location to jump to for soft reset
  73. */
  74. .align 5
  75. ENTRY(cpu_arm926_reset)
  76. mov ip, #0
  77. mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
  78. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  79. #ifdef CONFIG_MMU
  80. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  81. #endif
  82. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  83. bic ip, ip, #0x000f @ ............wcam
  84. bic ip, ip, #0x1100 @ ...i...s........
  85. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  86. mov pc, r0
  87. /*
  88. * cpu_arm926_do_idle()
  89. *
  90. * Called with IRQs disabled
  91. */
  92. .align 10
  93. ENTRY(cpu_arm926_do_idle)
  94. mov r0, #0
  95. mrc p15, 0, r1, c1, c0, 0 @ Read control register
  96. mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
  97. bic r2, r1, #1 << 12
  98. mrs r3, cpsr @ Disable FIQs while Icache
  99. orr ip, r3, #PSR_F_BIT @ is disabled
  100. msr cpsr_c, ip
  101. mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
  102. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  103. mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
  104. msr cpsr_c, r3 @ Restore FIQ state
  105. mov pc, lr
  106. /*
  107. * flush_user_cache_all()
  108. *
  109. * Clean and invalidate all cache entries in a particular
  110. * address space.
  111. */
  112. ENTRY(arm926_flush_user_cache_all)
  113. /* FALLTHROUGH */
  114. /*
  115. * flush_kern_cache_all()
  116. *
  117. * Clean and invalidate the entire cache.
  118. */
  119. ENTRY(arm926_flush_kern_cache_all)
  120. mov r2, #VM_EXEC
  121. mov ip, #0
  122. __flush_whole_cache:
  123. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  124. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  125. #else
  126. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
  127. bne 1b
  128. #endif
  129. tst r2, #VM_EXEC
  130. mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
  131. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  132. mov pc, lr
  133. /*
  134. * flush_user_cache_range(start, end, flags)
  135. *
  136. * Clean and invalidate a range of cache entries in the
  137. * specified address range.
  138. *
  139. * - start - start address (inclusive)
  140. * - end - end address (exclusive)
  141. * - flags - vm_flags describing address space
  142. */
  143. ENTRY(arm926_flush_user_cache_range)
  144. mov ip, #0
  145. sub r3, r1, r0 @ calculate total size
  146. cmp r3, #CACHE_DLIMIT
  147. bgt __flush_whole_cache
  148. 1: tst r2, #VM_EXEC
  149. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  150. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  151. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  152. add r0, r0, #CACHE_DLINESIZE
  153. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  154. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  155. add r0, r0, #CACHE_DLINESIZE
  156. #else
  157. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  158. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  159. add r0, r0, #CACHE_DLINESIZE
  160. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  161. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  162. add r0, r0, #CACHE_DLINESIZE
  163. #endif
  164. cmp r0, r1
  165. blo 1b
  166. tst r2, #VM_EXEC
  167. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  168. mov pc, lr
  169. /*
  170. * coherent_kern_range(start, end)
  171. *
  172. * Ensure coherency between the Icache and the Dcache in the
  173. * region described by start, end. If you have non-snooping
  174. * Harvard caches, you need to implement this function.
  175. *
  176. * - start - virtual start address
  177. * - end - virtual end address
  178. */
  179. ENTRY(arm926_coherent_kern_range)
  180. /* FALLTHROUGH */
  181. /*
  182. * coherent_user_range(start, end)
  183. *
  184. * Ensure coherency between the Icache and the Dcache in the
  185. * region described by start, end. If you have non-snooping
  186. * Harvard caches, you need to implement this function.
  187. *
  188. * - start - virtual start address
  189. * - end - virtual end address
  190. */
  191. ENTRY(arm926_coherent_user_range)
  192. bic r0, r0, #CACHE_DLINESIZE - 1
  193. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  194. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  195. add r0, r0, #CACHE_DLINESIZE
  196. cmp r0, r1
  197. blo 1b
  198. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  199. mov pc, lr
  200. /*
  201. * flush_kern_dcache_area(void *addr, size_t size)
  202. *
  203. * Ensure no D cache aliasing occurs, either with itself or
  204. * the I cache
  205. *
  206. * - addr - kernel address
  207. * - size - region size
  208. */
  209. ENTRY(arm926_flush_kern_dcache_area)
  210. add r1, r0, r1
  211. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  212. add r0, r0, #CACHE_DLINESIZE
  213. cmp r0, r1
  214. blo 1b
  215. mov r0, #0
  216. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  217. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  218. mov pc, lr
  219. /*
  220. * dma_inv_range(start, end)
  221. *
  222. * Invalidate (discard) the specified virtual address range.
  223. * May not write back any entries. If 'start' or 'end'
  224. * are not cache line aligned, those lines must be written
  225. * back.
  226. *
  227. * - start - virtual start address
  228. * - end - virtual end address
  229. *
  230. * (same as v4wb)
  231. */
  232. arm926_dma_inv_range:
  233. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  234. tst r0, #CACHE_DLINESIZE - 1
  235. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  236. tst r1, #CACHE_DLINESIZE - 1
  237. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  238. #endif
  239. bic r0, r0, #CACHE_DLINESIZE - 1
  240. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  241. add r0, r0, #CACHE_DLINESIZE
  242. cmp r0, r1
  243. blo 1b
  244. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  245. mov pc, lr
  246. /*
  247. * dma_clean_range(start, end)
  248. *
  249. * Clean the specified virtual address range.
  250. *
  251. * - start - virtual start address
  252. * - end - virtual end address
  253. *
  254. * (same as v4wb)
  255. */
  256. arm926_dma_clean_range:
  257. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  258. bic r0, r0, #CACHE_DLINESIZE - 1
  259. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  260. add r0, r0, #CACHE_DLINESIZE
  261. cmp r0, r1
  262. blo 1b
  263. #endif
  264. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  265. mov pc, lr
  266. /*
  267. * dma_flush_range(start, end)
  268. *
  269. * Clean and invalidate the specified virtual address range.
  270. *
  271. * - start - virtual start address
  272. * - end - virtual end address
  273. */
  274. ENTRY(arm926_dma_flush_range)
  275. bic r0, r0, #CACHE_DLINESIZE - 1
  276. 1:
  277. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  278. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  279. #else
  280. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  281. #endif
  282. add r0, r0, #CACHE_DLINESIZE
  283. cmp r0, r1
  284. blo 1b
  285. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  286. mov pc, lr
  287. /*
  288. * dma_map_area(start, size, dir)
  289. * - start - kernel virtual start address
  290. * - size - size of region
  291. * - dir - DMA direction
  292. */
  293. ENTRY(arm926_dma_map_area)
  294. add r1, r1, r0
  295. cmp r2, #DMA_TO_DEVICE
  296. beq arm926_dma_clean_range
  297. bcs arm926_dma_inv_range
  298. b arm926_dma_flush_range
  299. ENDPROC(arm926_dma_map_area)
  300. /*
  301. * dma_unmap_area(start, size, dir)
  302. * - start - kernel virtual start address
  303. * - size - size of region
  304. * - dir - DMA direction
  305. */
  306. ENTRY(arm926_dma_unmap_area)
  307. mov pc, lr
  308. ENDPROC(arm926_dma_unmap_area)
  309. ENTRY(arm926_cache_fns)
  310. .long arm926_flush_kern_cache_all
  311. .long arm926_flush_user_cache_all
  312. .long arm926_flush_user_cache_range
  313. .long arm926_coherent_kern_range
  314. .long arm926_coherent_user_range
  315. .long arm926_flush_kern_dcache_area
  316. .long arm926_dma_map_area
  317. .long arm926_dma_unmap_area
  318. .long arm926_dma_flush_range
  319. ENTRY(cpu_arm926_dcache_clean_area)
  320. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  321. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  322. add r0, r0, #CACHE_DLINESIZE
  323. subs r1, r1, #CACHE_DLINESIZE
  324. bhi 1b
  325. #endif
  326. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  327. mov pc, lr
  328. /* =============================== PageTable ============================== */
  329. /*
  330. * cpu_arm926_switch_mm(pgd)
  331. *
  332. * Set the translation base pointer to be as described by pgd.
  333. *
  334. * pgd: new page tables
  335. */
  336. .align 5
  337. ENTRY(cpu_arm926_switch_mm)
  338. #ifdef CONFIG_MMU
  339. mov ip, #0
  340. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  341. mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
  342. #else
  343. @ && 'Clean & Invalidate whole DCache'
  344. 1: mrc p15, 0, r15, c7, c14, 3 @ test,clean,invalidate
  345. bne 1b
  346. #endif
  347. mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
  348. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  349. mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
  350. mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
  351. #endif
  352. mov pc, lr
  353. /*
  354. * cpu_arm926_set_pte_ext(ptep, pte, ext)
  355. *
  356. * Set a PTE and flush it out
  357. */
  358. .align 5
  359. ENTRY(cpu_arm926_set_pte_ext)
  360. #ifdef CONFIG_MMU
  361. armv3_set_pte_ext
  362. mov r0, r0
  363. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  364. mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  365. #endif
  366. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  367. #endif
  368. mov pc, lr
  369. __INIT
  370. .type __arm926_setup, #function
  371. __arm926_setup:
  372. mov r0, #0
  373. mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
  374. mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
  375. #ifdef CONFIG_MMU
  376. mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
  377. #endif
  378. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  379. mov r0, #4 @ disable write-back on caches explicitly
  380. mcr p15, 7, r0, c15, c0, 0
  381. #endif
  382. adr r5, arm926_crval
  383. ldmia r5, {r5, r6}
  384. mrc p15, 0, r0, c1, c0 @ get control register v4
  385. bic r0, r0, r5
  386. orr r0, r0, r6
  387. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  388. orr r0, r0, #0x4000 @ .1.. .... .... ....
  389. #endif
  390. mov pc, lr
  391. .size __arm926_setup, . - __arm926_setup
  392. /*
  393. * R
  394. * .RVI ZFRS BLDP WCAM
  395. * .011 0001 ..11 0101
  396. *
  397. */
  398. .type arm926_crval, #object
  399. arm926_crval:
  400. crval clear=0x00007f3f, mmuset=0x00003135, ucset=0x00001134
  401. __INITDATA
  402. /*
  403. * Purpose : Function pointers used to access above functions - all calls
  404. * come through these
  405. */
  406. .type arm926_processor_functions, #object
  407. arm926_processor_functions:
  408. .word v5tj_early_abort
  409. .word legacy_pabort
  410. .word cpu_arm926_proc_init
  411. .word cpu_arm926_proc_fin
  412. .word cpu_arm926_reset
  413. .word cpu_arm926_do_idle
  414. .word cpu_arm926_dcache_clean_area
  415. .word cpu_arm926_switch_mm
  416. .word cpu_arm926_set_pte_ext
  417. .size arm926_processor_functions, . - arm926_processor_functions
  418. .section ".rodata"
  419. .type cpu_arch_name, #object
  420. cpu_arch_name:
  421. .asciz "armv5tej"
  422. .size cpu_arch_name, . - cpu_arch_name
  423. .type cpu_elf_name, #object
  424. cpu_elf_name:
  425. .asciz "v5"
  426. .size cpu_elf_name, . - cpu_elf_name
  427. .type cpu_arm926_name, #object
  428. cpu_arm926_name:
  429. .asciz "ARM926EJ-S"
  430. .size cpu_arm926_name, . - cpu_arm926_name
  431. .align
  432. .section ".proc.info.init", #alloc, #execinstr
  433. .type __arm926_proc_info,#object
  434. __arm926_proc_info:
  435. .long 0x41069260 @ ARM926EJ-S (v5TEJ)
  436. .long 0xff0ffff0
  437. .long PMD_TYPE_SECT | \
  438. PMD_SECT_BUFFERABLE | \
  439. PMD_SECT_CACHEABLE | \
  440. PMD_BIT4 | \
  441. PMD_SECT_AP_WRITE | \
  442. PMD_SECT_AP_READ
  443. .long PMD_TYPE_SECT | \
  444. PMD_BIT4 | \
  445. PMD_SECT_AP_WRITE | \
  446. PMD_SECT_AP_READ
  447. b __arm926_setup
  448. .long cpu_arch_name
  449. .long cpu_elf_name
  450. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA
  451. .long cpu_arm926_name
  452. .long arm926_processor_functions
  453. .long v4wbi_tlb_fns
  454. .long v4wb_user_fns
  455. .long arm926_cache_fns
  456. .size __arm926_proc_info, . - __arm926_proc_info