pci.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * linux/arch/arm/mach-versatile/pci.c
  3. *
  4. * (C) Copyright Koninklijke Philips Electronics NV 2004. All rights reserved.
  5. * You can redistribute and/or modify this software under the terms of version 2
  6. * of the GNU General Public License as published by the Free Software Foundation.
  7. * THIS SOFTWARE IS PROVIDED "AS IS" WITHOUT ANY WARRANTY; WITHOUT EVEN THE IMPLIED
  8. * WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  9. * General Public License for more details.
  10. * Koninklijke Philips Electronics nor its subsidiaries is obligated to provide any support for this software.
  11. *
  12. * ARM Versatile PCI driver.
  13. *
  14. * 14/04/2005 Initial version, colin.king@philips.com
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/pci.h>
  19. #include <linux/ioport.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <mach/hardware.h>
  25. #include <asm/irq.h>
  26. #include <asm/system.h>
  27. #include <asm/mach/pci.h>
  28. /*
  29. * these spaces are mapped using the following base registers:
  30. *
  31. * Usage Local Bus Memory Base/Map registers used
  32. *
  33. * Mem 50000000 - 5FFFFFFF LB_BASE0/LB_MAP0, non prefetch
  34. * Mem 60000000 - 6FFFFFFF LB_BASE1/LB_MAP1, prefetch
  35. * IO 44000000 - 4FFFFFFF LB_BASE2/LB_MAP2, IO
  36. * Cfg 42000000 - 42FFFFFF PCI config
  37. *
  38. */
  39. #define __IO_ADDRESS(n) ((void __iomem *)(unsigned long)IO_ADDRESS(n))
  40. #define SYS_PCICTL __IO_ADDRESS(VERSATILE_SYS_PCICTL)
  41. #define PCI_IMAP0 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x0)
  42. #define PCI_IMAP1 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x4)
  43. #define PCI_IMAP2 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x8)
  44. #define PCI_SMAP0 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x10)
  45. #define PCI_SMAP1 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x14)
  46. #define PCI_SMAP2 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x18)
  47. #define PCI_SELFID __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0xc)
  48. #define DEVICE_ID_OFFSET 0x00
  49. #define CSR_OFFSET 0x04
  50. #define CLASS_ID_OFFSET 0x08
  51. #define VP_PCI_DEVICE_ID 0x030010ee
  52. #define VP_PCI_CLASS_ID 0x0b400000
  53. static unsigned long pci_slot_ignore = 0;
  54. static int __init versatile_pci_slot_ignore(char *str)
  55. {
  56. int retval;
  57. int slot;
  58. while ((retval = get_option(&str,&slot))) {
  59. if ((slot < 0) || (slot > 31)) {
  60. printk("Illegal slot value: %d\n",slot);
  61. } else {
  62. pci_slot_ignore |= (1 << slot);
  63. }
  64. }
  65. return 1;
  66. }
  67. __setup("pci_slot_ignore=", versatile_pci_slot_ignore);
  68. static void __iomem *__pci_addr(struct pci_bus *bus,
  69. unsigned int devfn, int offset)
  70. {
  71. unsigned int busnr = bus->number;
  72. /*
  73. * Trap out illegal values
  74. */
  75. if (offset > 255)
  76. BUG();
  77. if (busnr > 255)
  78. BUG();
  79. if (devfn > 255)
  80. BUG();
  81. return VERSATILE_PCI_CFG_VIRT_BASE + ((busnr << 16) |
  82. (PCI_SLOT(devfn) << 11) | (PCI_FUNC(devfn) << 8) | offset);
  83. }
  84. static int versatile_read_config(struct pci_bus *bus, unsigned int devfn, int where,
  85. int size, u32 *val)
  86. {
  87. void __iomem *addr = __pci_addr(bus, devfn, where & ~3);
  88. u32 v;
  89. int slot = PCI_SLOT(devfn);
  90. if (pci_slot_ignore & (1 << slot)) {
  91. /* Ignore this slot */
  92. switch (size) {
  93. case 1:
  94. v = 0xff;
  95. break;
  96. case 2:
  97. v = 0xffff;
  98. break;
  99. default:
  100. v = 0xffffffff;
  101. }
  102. } else {
  103. switch (size) {
  104. case 1:
  105. v = __raw_readl(addr);
  106. if (where & 2) v >>= 16;
  107. if (where & 1) v >>= 8;
  108. v &= 0xff;
  109. break;
  110. case 2:
  111. v = __raw_readl(addr);
  112. if (where & 2) v >>= 16;
  113. v &= 0xffff;
  114. break;
  115. default:
  116. v = __raw_readl(addr);
  117. break;
  118. }
  119. }
  120. *val = v;
  121. return PCIBIOS_SUCCESSFUL;
  122. }
  123. static int versatile_write_config(struct pci_bus *bus, unsigned int devfn, int where,
  124. int size, u32 val)
  125. {
  126. void __iomem *addr = __pci_addr(bus, devfn, where);
  127. int slot = PCI_SLOT(devfn);
  128. if (pci_slot_ignore & (1 << slot)) {
  129. return PCIBIOS_SUCCESSFUL;
  130. }
  131. switch (size) {
  132. case 1:
  133. __raw_writeb((u8)val, addr);
  134. break;
  135. case 2:
  136. __raw_writew((u16)val, addr);
  137. break;
  138. case 4:
  139. __raw_writel(val, addr);
  140. break;
  141. }
  142. return PCIBIOS_SUCCESSFUL;
  143. }
  144. static struct pci_ops pci_versatile_ops = {
  145. .read = versatile_read_config,
  146. .write = versatile_write_config,
  147. };
  148. static struct resource io_mem = {
  149. .name = "PCI I/O space",
  150. .start = VERSATILE_PCI_MEM_BASE0,
  151. .end = VERSATILE_PCI_MEM_BASE0+VERSATILE_PCI_MEM_BASE0_SIZE-1,
  152. .flags = IORESOURCE_IO,
  153. };
  154. static struct resource non_mem = {
  155. .name = "PCI non-prefetchable",
  156. .start = VERSATILE_PCI_MEM_BASE1,
  157. .end = VERSATILE_PCI_MEM_BASE1+VERSATILE_PCI_MEM_BASE1_SIZE-1,
  158. .flags = IORESOURCE_MEM,
  159. };
  160. static struct resource pre_mem = {
  161. .name = "PCI prefetchable",
  162. .start = VERSATILE_PCI_MEM_BASE2,
  163. .end = VERSATILE_PCI_MEM_BASE2+VERSATILE_PCI_MEM_BASE2_SIZE-1,
  164. .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
  165. };
  166. static int __init pci_versatile_setup_resources(struct resource **resource)
  167. {
  168. int ret = 0;
  169. ret = request_resource(&iomem_resource, &io_mem);
  170. if (ret) {
  171. printk(KERN_ERR "PCI: unable to allocate I/O "
  172. "memory region (%d)\n", ret);
  173. goto out;
  174. }
  175. ret = request_resource(&iomem_resource, &non_mem);
  176. if (ret) {
  177. printk(KERN_ERR "PCI: unable to allocate non-prefetchable "
  178. "memory region (%d)\n", ret);
  179. goto release_io_mem;
  180. }
  181. ret = request_resource(&iomem_resource, &pre_mem);
  182. if (ret) {
  183. printk(KERN_ERR "PCI: unable to allocate prefetchable "
  184. "memory region (%d)\n", ret);
  185. goto release_non_mem;
  186. }
  187. /*
  188. * bus->resource[0] is the IO resource for this bus
  189. * bus->resource[1] is the mem resource for this bus
  190. * bus->resource[2] is the prefetch mem resource for this bus
  191. */
  192. resource[0] = &io_mem;
  193. resource[1] = &non_mem;
  194. resource[2] = &pre_mem;
  195. goto out;
  196. release_non_mem:
  197. release_resource(&non_mem);
  198. release_io_mem:
  199. release_resource(&io_mem);
  200. out:
  201. return ret;
  202. }
  203. int __init pci_versatile_setup(int nr, struct pci_sys_data *sys)
  204. {
  205. int ret = 0;
  206. int i;
  207. int myslot = -1;
  208. unsigned long val;
  209. void __iomem *local_pci_cfg_base;
  210. val = __raw_readl(SYS_PCICTL);
  211. if (!(val & 1)) {
  212. printk("Not plugged into PCI backplane!\n");
  213. ret = -EIO;
  214. goto out;
  215. }
  216. if (nr == 0) {
  217. sys->mem_offset = 0;
  218. ret = pci_versatile_setup_resources(sys->resource);
  219. if (ret < 0) {
  220. printk("pci_versatile_setup: resources... oops?\n");
  221. goto out;
  222. }
  223. } else {
  224. printk("pci_versatile_setup: resources... nr == 0??\n");
  225. goto out;
  226. }
  227. /*
  228. * We need to discover the PCI core first to configure itself
  229. * before the main PCI probing is performed
  230. */
  231. for (i=0; i<32; i++)
  232. if ((__raw_readl(VERSATILE_PCI_VIRT_BASE+(i<<11)+DEVICE_ID_OFFSET) == VP_PCI_DEVICE_ID) &&
  233. (__raw_readl(VERSATILE_PCI_VIRT_BASE+(i<<11)+CLASS_ID_OFFSET) == VP_PCI_CLASS_ID)) {
  234. myslot = i;
  235. break;
  236. }
  237. if (myslot == -1) {
  238. printk("Cannot find PCI core!\n");
  239. ret = -EIO;
  240. goto out;
  241. }
  242. printk("PCI core found (slot %d)\n",myslot);
  243. __raw_writel(myslot, PCI_SELFID);
  244. local_pci_cfg_base = VERSATILE_PCI_CFG_VIRT_BASE + (myslot << 11);
  245. val = __raw_readl(local_pci_cfg_base + CSR_OFFSET);
  246. val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE;
  247. __raw_writel(val, local_pci_cfg_base + CSR_OFFSET);
  248. /*
  249. * Configure the PCI inbound memory windows to be 1:1 mapped to SDRAM
  250. */
  251. __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_0);
  252. __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_1);
  253. __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_2);
  254. /*
  255. * Do not to map Versatile FPGA PCI device into memory space
  256. */
  257. pci_slot_ignore |= (1 << myslot);
  258. ret = 1;
  259. out:
  260. return ret;
  261. }
  262. struct pci_bus * __init pci_versatile_scan_bus(int nr, struct pci_sys_data *sys)
  263. {
  264. return pci_scan_bus(sys->busnr, &pci_versatile_ops, sys);
  265. }
  266. void __init pci_versatile_preinit(void)
  267. {
  268. __raw_writel(VERSATILE_PCI_MEM_BASE0 >> 28, PCI_IMAP0);
  269. __raw_writel(VERSATILE_PCI_MEM_BASE1 >> 28, PCI_IMAP1);
  270. __raw_writel(VERSATILE_PCI_MEM_BASE2 >> 28, PCI_IMAP2);
  271. __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP0);
  272. __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP1);
  273. __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP2);
  274. __raw_writel(1, SYS_PCICTL);
  275. }
  276. /*
  277. * map the specified device/slot/pin to an IRQ. Different backplanes may need to modify this.
  278. */
  279. static int __init versatile_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  280. {
  281. int irq;
  282. int devslot = PCI_SLOT(dev->devfn);
  283. /* slot, pin, irq
  284. * 24 1 27
  285. * 25 1 28
  286. * 26 1 29
  287. * 27 1 30
  288. */
  289. irq = 27 + ((slot + pin - 1) & 3);
  290. printk("PCI map irq: slot %d, pin %d, devslot %d, irq: %d\n",slot,pin,devslot,irq);
  291. return irq;
  292. }
  293. static struct hw_pci versatile_pci __initdata = {
  294. .swizzle = NULL,
  295. .map_irq = versatile_map_irq,
  296. .nr_controllers = 1,
  297. .setup = pci_versatile_setup,
  298. .scan = pci_versatile_scan_bus,
  299. .preinit = pci_versatile_preinit,
  300. };
  301. static int __init versatile_pci_init(void)
  302. {
  303. pci_common_init(&versatile_pci);
  304. return 0;
  305. }
  306. subsys_initcall(versatile_pci_init);