core.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685
  1. /*
  2. *
  3. * arch/arm/mach-u300/core.c
  4. *
  5. *
  6. * Copyright (C) 2007-2010 ST-Ericsson AB
  7. * License terms: GNU General Public License (GPL) version 2
  8. * Core platform support, IRQ handling and device definitions.
  9. * Author: Linus Walleij <linus.walleij@stericsson.com>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/device.h>
  17. #include <linux/mm.h>
  18. #include <linux/termios.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/gpio.h>
  22. #include <linux/clk.h>
  23. #include <linux/err.h>
  24. #include <mach/coh901318.h>
  25. #include <asm/types.h>
  26. #include <asm/setup.h>
  27. #include <asm/memory.h>
  28. #include <asm/hardware/vic.h>
  29. #include <asm/mach/map.h>
  30. #include <asm/mach/irq.h>
  31. #include <mach/hardware.h>
  32. #include <mach/syscon.h>
  33. #include <mach/dma_channels.h>
  34. #include "clock.h"
  35. #include "mmc.h"
  36. #include "spi.h"
  37. #include "i2c.h"
  38. /*
  39. * Static I/O mappings that are needed for booting the U300 platforms. The
  40. * only things we need are the areas where we find the timer, syscon and
  41. * intcon, since the remaining device drivers will map their own memory
  42. * physical to virtual as the need arise.
  43. */
  44. static struct map_desc u300_io_desc[] __initdata = {
  45. {
  46. .virtual = U300_SLOW_PER_VIRT_BASE,
  47. .pfn = __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),
  48. .length = SZ_64K,
  49. .type = MT_DEVICE,
  50. },
  51. {
  52. .virtual = U300_AHB_PER_VIRT_BASE,
  53. .pfn = __phys_to_pfn(U300_AHB_PER_PHYS_BASE),
  54. .length = SZ_32K,
  55. .type = MT_DEVICE,
  56. },
  57. {
  58. .virtual = U300_FAST_PER_VIRT_BASE,
  59. .pfn = __phys_to_pfn(U300_FAST_PER_PHYS_BASE),
  60. .length = SZ_32K,
  61. .type = MT_DEVICE,
  62. },
  63. {
  64. .virtual = 0xffff2000, /* TCM memory */
  65. .pfn = __phys_to_pfn(0xffff2000),
  66. .length = SZ_16K,
  67. .type = MT_DEVICE,
  68. },
  69. /*
  70. * This overlaps with the IRQ vectors etc at 0xffff0000, so these
  71. * may have to be moved to 0x00000000 in order to use the ROM.
  72. */
  73. /*
  74. {
  75. .virtual = U300_BOOTROM_VIRT_BASE,
  76. .pfn = __phys_to_pfn(U300_BOOTROM_PHYS_BASE),
  77. .length = SZ_64K,
  78. .type = MT_ROM,
  79. },
  80. */
  81. };
  82. void __init u300_map_io(void)
  83. {
  84. iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));
  85. }
  86. /*
  87. * Declaration of devices found on the U300 board and
  88. * their respective memory locations.
  89. */
  90. static struct amba_device uart0_device = {
  91. .dev = {
  92. .init_name = "uart0", /* Slow device at 0x3000 offset */
  93. .platform_data = NULL,
  94. },
  95. .res = {
  96. .start = U300_UART0_BASE,
  97. .end = U300_UART0_BASE + SZ_4K - 1,
  98. .flags = IORESOURCE_MEM,
  99. },
  100. .irq = { IRQ_U300_UART0, NO_IRQ },
  101. };
  102. /* The U335 have an additional UART1 on the APP CPU */
  103. #ifdef CONFIG_MACH_U300_BS335
  104. static struct amba_device uart1_device = {
  105. .dev = {
  106. .init_name = "uart1", /* Fast device at 0x7000 offset */
  107. .platform_data = NULL,
  108. },
  109. .res = {
  110. .start = U300_UART1_BASE,
  111. .end = U300_UART1_BASE + SZ_4K - 1,
  112. .flags = IORESOURCE_MEM,
  113. },
  114. .irq = { IRQ_U300_UART1, NO_IRQ },
  115. };
  116. #endif
  117. static struct amba_device pl172_device = {
  118. .dev = {
  119. .init_name = "pl172", /* AHB device at 0x4000 offset */
  120. .platform_data = NULL,
  121. },
  122. .res = {
  123. .start = U300_EMIF_CFG_BASE,
  124. .end = U300_EMIF_CFG_BASE + SZ_4K - 1,
  125. .flags = IORESOURCE_MEM,
  126. },
  127. };
  128. /*
  129. * Everything within this next ifdef deals with external devices connected to
  130. * the APP SPI bus.
  131. */
  132. static struct amba_device pl022_device = {
  133. .dev = {
  134. .coherent_dma_mask = ~0,
  135. .init_name = "pl022", /* Fast device at 0x6000 offset */
  136. },
  137. .res = {
  138. .start = U300_SPI_BASE,
  139. .end = U300_SPI_BASE + SZ_4K - 1,
  140. .flags = IORESOURCE_MEM,
  141. },
  142. .irq = {IRQ_U300_SPI, NO_IRQ },
  143. /*
  144. * This device has a DMA channel but the Linux driver does not use
  145. * it currently.
  146. */
  147. };
  148. static struct amba_device mmcsd_device = {
  149. .dev = {
  150. .init_name = "mmci", /* Fast device at 0x1000 offset */
  151. .platform_data = NULL, /* Added later */
  152. },
  153. .res = {
  154. .start = U300_MMCSD_BASE,
  155. .end = U300_MMCSD_BASE + SZ_4K - 1,
  156. .flags = IORESOURCE_MEM,
  157. },
  158. .irq = {IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 },
  159. /*
  160. * This device has a DMA channel but the Linux driver does not use
  161. * it currently.
  162. */
  163. };
  164. /*
  165. * The order of device declaration may be important, since some devices
  166. * have dependencies on other devices being initialized first.
  167. */
  168. static struct amba_device *amba_devs[] __initdata = {
  169. &uart0_device,
  170. #ifdef CONFIG_MACH_U300_BS335
  171. &uart1_device,
  172. #endif
  173. &pl022_device,
  174. &pl172_device,
  175. &mmcsd_device,
  176. };
  177. /* Here follows a list of all hw resources that the platform devices
  178. * allocate. Note, clock dependencies are not included
  179. */
  180. static struct resource gpio_resources[] = {
  181. {
  182. .start = U300_GPIO_BASE,
  183. .end = (U300_GPIO_BASE + SZ_4K - 1),
  184. .flags = IORESOURCE_MEM,
  185. },
  186. {
  187. .name = "gpio0",
  188. .start = IRQ_U300_GPIO_PORT0,
  189. .end = IRQ_U300_GPIO_PORT0,
  190. .flags = IORESOURCE_IRQ,
  191. },
  192. {
  193. .name = "gpio1",
  194. .start = IRQ_U300_GPIO_PORT1,
  195. .end = IRQ_U300_GPIO_PORT1,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. {
  199. .name = "gpio2",
  200. .start = IRQ_U300_GPIO_PORT2,
  201. .end = IRQ_U300_GPIO_PORT2,
  202. .flags = IORESOURCE_IRQ,
  203. },
  204. #ifdef U300_COH901571_3
  205. {
  206. .name = "gpio3",
  207. .start = IRQ_U300_GPIO_PORT3,
  208. .end = IRQ_U300_GPIO_PORT3,
  209. .flags = IORESOURCE_IRQ,
  210. },
  211. {
  212. .name = "gpio4",
  213. .start = IRQ_U300_GPIO_PORT4,
  214. .end = IRQ_U300_GPIO_PORT4,
  215. .flags = IORESOURCE_IRQ,
  216. },
  217. #ifdef CONFIG_MACH_U300_BS335
  218. {
  219. .name = "gpio5",
  220. .start = IRQ_U300_GPIO_PORT5,
  221. .end = IRQ_U300_GPIO_PORT5,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. {
  225. .name = "gpio6",
  226. .start = IRQ_U300_GPIO_PORT6,
  227. .end = IRQ_U300_GPIO_PORT6,
  228. .flags = IORESOURCE_IRQ,
  229. },
  230. #endif /* CONFIG_MACH_U300_BS335 */
  231. #endif /* U300_COH901571_3 */
  232. };
  233. static struct resource keypad_resources[] = {
  234. {
  235. .start = U300_KEYPAD_BASE,
  236. .end = U300_KEYPAD_BASE + SZ_4K - 1,
  237. .flags = IORESOURCE_MEM,
  238. },
  239. {
  240. .name = "coh901461-press",
  241. .start = IRQ_U300_KEYPAD_KEYBF,
  242. .end = IRQ_U300_KEYPAD_KEYBF,
  243. .flags = IORESOURCE_IRQ,
  244. },
  245. {
  246. .name = "coh901461-release",
  247. .start = IRQ_U300_KEYPAD_KEYBR,
  248. .end = IRQ_U300_KEYPAD_KEYBR,
  249. .flags = IORESOURCE_IRQ,
  250. },
  251. };
  252. static struct resource rtc_resources[] = {
  253. {
  254. .start = U300_RTC_BASE,
  255. .end = U300_RTC_BASE + SZ_4K - 1,
  256. .flags = IORESOURCE_MEM,
  257. },
  258. {
  259. .start = IRQ_U300_RTC,
  260. .end = IRQ_U300_RTC,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. };
  264. /*
  265. * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2)
  266. * but these are not yet used by the driver.
  267. */
  268. static struct resource fsmc_resources[] = {
  269. {
  270. .start = U300_NAND_IF_PHYS_BASE,
  271. .end = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,
  272. .flags = IORESOURCE_MEM,
  273. },
  274. };
  275. static struct resource i2c0_resources[] = {
  276. {
  277. .start = U300_I2C0_BASE,
  278. .end = U300_I2C0_BASE + SZ_4K - 1,
  279. .flags = IORESOURCE_MEM,
  280. },
  281. {
  282. .start = IRQ_U300_I2C0,
  283. .end = IRQ_U300_I2C0,
  284. .flags = IORESOURCE_IRQ,
  285. },
  286. };
  287. static struct resource i2c1_resources[] = {
  288. {
  289. .start = U300_I2C1_BASE,
  290. .end = U300_I2C1_BASE + SZ_4K - 1,
  291. .flags = IORESOURCE_MEM,
  292. },
  293. {
  294. .start = IRQ_U300_I2C1,
  295. .end = IRQ_U300_I2C1,
  296. .flags = IORESOURCE_IRQ,
  297. },
  298. };
  299. static struct resource wdog_resources[] = {
  300. {
  301. .start = U300_WDOG_BASE,
  302. .end = U300_WDOG_BASE + SZ_4K - 1,
  303. .flags = IORESOURCE_MEM,
  304. },
  305. {
  306. .start = IRQ_U300_WDOG,
  307. .end = IRQ_U300_WDOG,
  308. .flags = IORESOURCE_IRQ,
  309. }
  310. };
  311. /* TODO: These should be protected by suitable #ifdef's */
  312. static struct resource ave_resources[] = {
  313. {
  314. .name = "AVE3e I/O Area",
  315. .start = U300_VIDEOENC_BASE,
  316. .end = U300_VIDEOENC_BASE + SZ_512K - 1,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. {
  320. .name = "AVE3e IRQ0",
  321. .start = IRQ_U300_VIDEO_ENC_0,
  322. .end = IRQ_U300_VIDEO_ENC_0,
  323. .flags = IORESOURCE_IRQ,
  324. },
  325. {
  326. .name = "AVE3e IRQ1",
  327. .start = IRQ_U300_VIDEO_ENC_1,
  328. .end = IRQ_U300_VIDEO_ENC_1,
  329. .flags = IORESOURCE_IRQ,
  330. },
  331. {
  332. .name = "AVE3e Physmem Area",
  333. .start = 0, /* 0 will be remapped to reserved memory */
  334. .end = SZ_1M - 1,
  335. .flags = IORESOURCE_MEM,
  336. },
  337. /*
  338. * The AVE3e requires two regions of 256MB that it considers
  339. * "invisible". The hardware will not be able to access these
  340. * addresses, so they should never point to system RAM.
  341. */
  342. {
  343. .name = "AVE3e Reserved 0",
  344. .start = 0xd0000000,
  345. .end = 0xd0000000 + SZ_256M - 1,
  346. .flags = IORESOURCE_MEM,
  347. },
  348. {
  349. .name = "AVE3e Reserved 1",
  350. .start = 0xe0000000,
  351. .end = 0xe0000000 + SZ_256M - 1,
  352. .flags = IORESOURCE_MEM,
  353. },
  354. };
  355. static struct resource dma_resource[] = {
  356. {
  357. .start = U300_DMAC_BASE,
  358. .end = U300_DMAC_BASE + PAGE_SIZE - 1,
  359. .flags = IORESOURCE_MEM,
  360. },
  361. {
  362. .start = IRQ_U300_DMA,
  363. .end = IRQ_U300_DMA,
  364. .flags = IORESOURCE_IRQ,
  365. }
  366. };
  367. #ifdef CONFIG_MACH_U300_BS335
  368. /* points out all dma slave channels.
  369. * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
  370. * Select all channels from A to B, end of list is marked with -1,-1
  371. */
  372. static int dma_slave_channels[] = {
  373. U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
  374. U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
  375. /* points out all dma memcpy channels. */
  376. static int dma_memcpy_channels[] = {
  377. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
  378. #else /* CONFIG_MACH_U300_BS335 */
  379. static int dma_slave_channels[] = {U300_DMA_MSL_TX_0, U300_DMA_SPI_RX, -1, -1};
  380. static int dma_memcpy_channels[] = {
  381. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_10, -1, -1};
  382. #endif
  383. /** register dma for memory access
  384. *
  385. * active 1 means dma intends to access memory
  386. * 0 means dma wont access memory
  387. */
  388. static void coh901318_access_memory_state(struct device *dev, bool active)
  389. {
  390. }
  391. #define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
  392. COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
  393. COH901318_CX_CFG_LCR_DISABLE | \
  394. COH901318_CX_CFG_TC_IRQ_ENABLE | \
  395. COH901318_CX_CFG_BE_IRQ_ENABLE)
  396. #define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
  397. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  398. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  399. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  400. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  401. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  402. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  403. COH901318_CX_CTRL_TCP_DISABLE | \
  404. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  405. COH901318_CX_CTRL_HSP_DISABLE | \
  406. COH901318_CX_CTRL_HSS_DISABLE | \
  407. COH901318_CX_CTRL_DDMA_LEGACY | \
  408. COH901318_CX_CTRL_PRDD_SOURCE)
  409. #define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
  410. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  411. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  412. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  413. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  414. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  415. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  416. COH901318_CX_CTRL_TCP_DISABLE | \
  417. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  418. COH901318_CX_CTRL_HSP_DISABLE | \
  419. COH901318_CX_CTRL_HSS_DISABLE | \
  420. COH901318_CX_CTRL_DDMA_LEGACY | \
  421. COH901318_CX_CTRL_PRDD_SOURCE)
  422. #define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
  423. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  424. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  425. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  426. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  427. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  428. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  429. COH901318_CX_CTRL_TCP_DISABLE | \
  430. COH901318_CX_CTRL_TC_IRQ_ENABLE | \
  431. COH901318_CX_CTRL_HSP_DISABLE | \
  432. COH901318_CX_CTRL_HSS_DISABLE | \
  433. COH901318_CX_CTRL_DDMA_LEGACY | \
  434. COH901318_CX_CTRL_PRDD_SOURCE)
  435. const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
  436. {
  437. .number = U300_DMA_MSL_TX_0,
  438. .name = "MSL TX 0",
  439. .priority_high = 0,
  440. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,
  441. },
  442. {
  443. .number = U300_DMA_MSL_TX_1,
  444. .name = "MSL TX 1",
  445. .priority_high = 0,
  446. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,
  447. .param.config = COH901318_CX_CFG_CH_DISABLE |
  448. COH901318_CX_CFG_LCR_DISABLE |
  449. COH901318_CX_CFG_TC_IRQ_ENABLE |
  450. COH901318_CX_CFG_BE_IRQ_ENABLE,
  451. .param.ctrl_lli_chained = 0 |
  452. COH901318_CX_CTRL_TC_ENABLE |
  453. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  454. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  455. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  456. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  457. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  458. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  459. COH901318_CX_CTRL_TCP_DISABLE |
  460. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  461. COH901318_CX_CTRL_HSP_ENABLE |
  462. COH901318_CX_CTRL_HSS_DISABLE |
  463. COH901318_CX_CTRL_DDMA_LEGACY |
  464. COH901318_CX_CTRL_PRDD_SOURCE,
  465. .param.ctrl_lli = 0 |
  466. COH901318_CX_CTRL_TC_ENABLE |
  467. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  468. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  469. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  470. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  471. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  472. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  473. COH901318_CX_CTRL_TCP_ENABLE |
  474. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  475. COH901318_CX_CTRL_HSP_ENABLE |
  476. COH901318_CX_CTRL_HSS_DISABLE |
  477. COH901318_CX_CTRL_DDMA_LEGACY |
  478. COH901318_CX_CTRL_PRDD_SOURCE,
  479. .param.ctrl_lli_last = 0 |
  480. COH901318_CX_CTRL_TC_ENABLE |
  481. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  482. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  483. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  484. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  485. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  486. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  487. COH901318_CX_CTRL_TCP_ENABLE |
  488. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  489. COH901318_CX_CTRL_HSP_ENABLE |
  490. COH901318_CX_CTRL_HSS_DISABLE |
  491. COH901318_CX_CTRL_DDMA_LEGACY |
  492. COH901318_CX_CTRL_PRDD_SOURCE,
  493. },
  494. {
  495. .number = U300_DMA_MSL_TX_2,
  496. .name = "MSL TX 2",
  497. .priority_high = 0,
  498. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,
  499. .param.config = COH901318_CX_CFG_CH_DISABLE |
  500. COH901318_CX_CFG_LCR_DISABLE |
  501. COH901318_CX_CFG_TC_IRQ_ENABLE |
  502. COH901318_CX_CFG_BE_IRQ_ENABLE,
  503. .param.ctrl_lli_chained = 0 |
  504. COH901318_CX_CTRL_TC_ENABLE |
  505. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  506. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  507. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  508. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  509. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  510. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  511. COH901318_CX_CTRL_TCP_DISABLE |
  512. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  513. COH901318_CX_CTRL_HSP_ENABLE |
  514. COH901318_CX_CTRL_HSS_DISABLE |
  515. COH901318_CX_CTRL_DDMA_LEGACY |
  516. COH901318_CX_CTRL_PRDD_SOURCE,
  517. .param.ctrl_lli = 0 |
  518. COH901318_CX_CTRL_TC_ENABLE |
  519. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  520. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  521. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  522. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  523. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  524. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  525. COH901318_CX_CTRL_TCP_ENABLE |
  526. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  527. COH901318_CX_CTRL_HSP_ENABLE |
  528. COH901318_CX_CTRL_HSS_DISABLE |
  529. COH901318_CX_CTRL_DDMA_LEGACY |
  530. COH901318_CX_CTRL_PRDD_SOURCE,
  531. .param.ctrl_lli_last = 0 |
  532. COH901318_CX_CTRL_TC_ENABLE |
  533. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  534. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  535. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  536. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  537. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  538. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  539. COH901318_CX_CTRL_TCP_ENABLE |
  540. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  541. COH901318_CX_CTRL_HSP_ENABLE |
  542. COH901318_CX_CTRL_HSS_DISABLE |
  543. COH901318_CX_CTRL_DDMA_LEGACY |
  544. COH901318_CX_CTRL_PRDD_SOURCE,
  545. .desc_nbr_max = 10,
  546. },
  547. {
  548. .number = U300_DMA_MSL_TX_3,
  549. .name = "MSL TX 3",
  550. .priority_high = 0,
  551. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,
  552. .param.config = COH901318_CX_CFG_CH_DISABLE |
  553. COH901318_CX_CFG_LCR_DISABLE |
  554. COH901318_CX_CFG_TC_IRQ_ENABLE |
  555. COH901318_CX_CFG_BE_IRQ_ENABLE,
  556. .param.ctrl_lli_chained = 0 |
  557. COH901318_CX_CTRL_TC_ENABLE |
  558. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  559. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  560. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  561. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  562. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  563. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  564. COH901318_CX_CTRL_TCP_DISABLE |
  565. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  566. COH901318_CX_CTRL_HSP_ENABLE |
  567. COH901318_CX_CTRL_HSS_DISABLE |
  568. COH901318_CX_CTRL_DDMA_LEGACY |
  569. COH901318_CX_CTRL_PRDD_SOURCE,
  570. .param.ctrl_lli = 0 |
  571. COH901318_CX_CTRL_TC_ENABLE |
  572. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  573. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  574. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  575. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  576. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  577. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  578. COH901318_CX_CTRL_TCP_ENABLE |
  579. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  580. COH901318_CX_CTRL_HSP_ENABLE |
  581. COH901318_CX_CTRL_HSS_DISABLE |
  582. COH901318_CX_CTRL_DDMA_LEGACY |
  583. COH901318_CX_CTRL_PRDD_SOURCE,
  584. .param.ctrl_lli_last = 0 |
  585. COH901318_CX_CTRL_TC_ENABLE |
  586. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  587. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  588. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  589. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  590. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  591. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  592. COH901318_CX_CTRL_TCP_ENABLE |
  593. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  594. COH901318_CX_CTRL_HSP_ENABLE |
  595. COH901318_CX_CTRL_HSS_DISABLE |
  596. COH901318_CX_CTRL_DDMA_LEGACY |
  597. COH901318_CX_CTRL_PRDD_SOURCE,
  598. },
  599. {
  600. .number = U300_DMA_MSL_TX_4,
  601. .name = "MSL TX 4",
  602. .priority_high = 0,
  603. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,
  604. .param.config = COH901318_CX_CFG_CH_DISABLE |
  605. COH901318_CX_CFG_LCR_DISABLE |
  606. COH901318_CX_CFG_TC_IRQ_ENABLE |
  607. COH901318_CX_CFG_BE_IRQ_ENABLE,
  608. .param.ctrl_lli_chained = 0 |
  609. COH901318_CX_CTRL_TC_ENABLE |
  610. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  611. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  612. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  613. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  614. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  615. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  616. COH901318_CX_CTRL_TCP_DISABLE |
  617. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  618. COH901318_CX_CTRL_HSP_ENABLE |
  619. COH901318_CX_CTRL_HSS_DISABLE |
  620. COH901318_CX_CTRL_DDMA_LEGACY |
  621. COH901318_CX_CTRL_PRDD_SOURCE,
  622. .param.ctrl_lli = 0 |
  623. COH901318_CX_CTRL_TC_ENABLE |
  624. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  625. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  626. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  627. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  628. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  629. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  630. COH901318_CX_CTRL_TCP_ENABLE |
  631. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  632. COH901318_CX_CTRL_HSP_ENABLE |
  633. COH901318_CX_CTRL_HSS_DISABLE |
  634. COH901318_CX_CTRL_DDMA_LEGACY |
  635. COH901318_CX_CTRL_PRDD_SOURCE,
  636. .param.ctrl_lli_last = 0 |
  637. COH901318_CX_CTRL_TC_ENABLE |
  638. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  639. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  640. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  641. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  642. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  643. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  644. COH901318_CX_CTRL_TCP_ENABLE |
  645. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  646. COH901318_CX_CTRL_HSP_ENABLE |
  647. COH901318_CX_CTRL_HSS_DISABLE |
  648. COH901318_CX_CTRL_DDMA_LEGACY |
  649. COH901318_CX_CTRL_PRDD_SOURCE,
  650. },
  651. {
  652. .number = U300_DMA_MSL_TX_5,
  653. .name = "MSL TX 5",
  654. .priority_high = 0,
  655. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,
  656. },
  657. {
  658. .number = U300_DMA_MSL_TX_6,
  659. .name = "MSL TX 6",
  660. .priority_high = 0,
  661. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,
  662. },
  663. {
  664. .number = U300_DMA_MSL_RX_0,
  665. .name = "MSL RX 0",
  666. .priority_high = 0,
  667. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,
  668. },
  669. {
  670. .number = U300_DMA_MSL_RX_1,
  671. .name = "MSL RX 1",
  672. .priority_high = 0,
  673. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,
  674. .param.config = COH901318_CX_CFG_CH_DISABLE |
  675. COH901318_CX_CFG_LCR_DISABLE |
  676. COH901318_CX_CFG_TC_IRQ_ENABLE |
  677. COH901318_CX_CFG_BE_IRQ_ENABLE,
  678. .param.ctrl_lli_chained = 0 |
  679. COH901318_CX_CTRL_TC_ENABLE |
  680. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  681. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  682. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  683. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  684. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  685. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  686. COH901318_CX_CTRL_TCP_DISABLE |
  687. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  688. COH901318_CX_CTRL_HSP_ENABLE |
  689. COH901318_CX_CTRL_HSS_DISABLE |
  690. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  691. COH901318_CX_CTRL_PRDD_DEST,
  692. .param.ctrl_lli = 0,
  693. .param.ctrl_lli_last = 0 |
  694. COH901318_CX_CTRL_TC_ENABLE |
  695. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  696. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  697. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  698. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  699. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  700. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  701. COH901318_CX_CTRL_TCP_DISABLE |
  702. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  703. COH901318_CX_CTRL_HSP_ENABLE |
  704. COH901318_CX_CTRL_HSS_DISABLE |
  705. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  706. COH901318_CX_CTRL_PRDD_DEST,
  707. },
  708. {
  709. .number = U300_DMA_MSL_RX_2,
  710. .name = "MSL RX 2",
  711. .priority_high = 0,
  712. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,
  713. .param.config = COH901318_CX_CFG_CH_DISABLE |
  714. COH901318_CX_CFG_LCR_DISABLE |
  715. COH901318_CX_CFG_TC_IRQ_ENABLE |
  716. COH901318_CX_CFG_BE_IRQ_ENABLE,
  717. .param.ctrl_lli_chained = 0 |
  718. COH901318_CX_CTRL_TC_ENABLE |
  719. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  720. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  721. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  722. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  723. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  724. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  725. COH901318_CX_CTRL_TCP_DISABLE |
  726. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  727. COH901318_CX_CTRL_HSP_ENABLE |
  728. COH901318_CX_CTRL_HSS_DISABLE |
  729. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  730. COH901318_CX_CTRL_PRDD_DEST,
  731. .param.ctrl_lli = 0 |
  732. COH901318_CX_CTRL_TC_ENABLE |
  733. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  734. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  735. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  736. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  737. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  738. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  739. COH901318_CX_CTRL_TCP_DISABLE |
  740. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  741. COH901318_CX_CTRL_HSP_ENABLE |
  742. COH901318_CX_CTRL_HSS_DISABLE |
  743. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  744. COH901318_CX_CTRL_PRDD_DEST,
  745. .param.ctrl_lli_last = 0 |
  746. COH901318_CX_CTRL_TC_ENABLE |
  747. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  748. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  749. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  750. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  751. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  752. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  753. COH901318_CX_CTRL_TCP_DISABLE |
  754. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  755. COH901318_CX_CTRL_HSP_ENABLE |
  756. COH901318_CX_CTRL_HSS_DISABLE |
  757. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  758. COH901318_CX_CTRL_PRDD_DEST,
  759. },
  760. {
  761. .number = U300_DMA_MSL_RX_3,
  762. .name = "MSL RX 3",
  763. .priority_high = 0,
  764. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,
  765. .param.config = COH901318_CX_CFG_CH_DISABLE |
  766. COH901318_CX_CFG_LCR_DISABLE |
  767. COH901318_CX_CFG_TC_IRQ_ENABLE |
  768. COH901318_CX_CFG_BE_IRQ_ENABLE,
  769. .param.ctrl_lli_chained = 0 |
  770. COH901318_CX_CTRL_TC_ENABLE |
  771. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  772. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  773. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  774. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  775. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  776. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  777. COH901318_CX_CTRL_TCP_DISABLE |
  778. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  779. COH901318_CX_CTRL_HSP_ENABLE |
  780. COH901318_CX_CTRL_HSS_DISABLE |
  781. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  782. COH901318_CX_CTRL_PRDD_DEST,
  783. .param.ctrl_lli = 0 |
  784. COH901318_CX_CTRL_TC_ENABLE |
  785. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  786. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  787. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  788. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  789. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  790. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  791. COH901318_CX_CTRL_TCP_DISABLE |
  792. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  793. COH901318_CX_CTRL_HSP_ENABLE |
  794. COH901318_CX_CTRL_HSS_DISABLE |
  795. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  796. COH901318_CX_CTRL_PRDD_DEST,
  797. .param.ctrl_lli_last = 0 |
  798. COH901318_CX_CTRL_TC_ENABLE |
  799. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  800. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  801. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  802. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  803. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  804. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  805. COH901318_CX_CTRL_TCP_DISABLE |
  806. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  807. COH901318_CX_CTRL_HSP_ENABLE |
  808. COH901318_CX_CTRL_HSS_DISABLE |
  809. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  810. COH901318_CX_CTRL_PRDD_DEST,
  811. },
  812. {
  813. .number = U300_DMA_MSL_RX_4,
  814. .name = "MSL RX 4",
  815. .priority_high = 0,
  816. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,
  817. .param.config = COH901318_CX_CFG_CH_DISABLE |
  818. COH901318_CX_CFG_LCR_DISABLE |
  819. COH901318_CX_CFG_TC_IRQ_ENABLE |
  820. COH901318_CX_CFG_BE_IRQ_ENABLE,
  821. .param.ctrl_lli_chained = 0 |
  822. COH901318_CX_CTRL_TC_ENABLE |
  823. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  824. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  825. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  826. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  827. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  828. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  829. COH901318_CX_CTRL_TCP_DISABLE |
  830. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  831. COH901318_CX_CTRL_HSP_ENABLE |
  832. COH901318_CX_CTRL_HSS_DISABLE |
  833. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  834. COH901318_CX_CTRL_PRDD_DEST,
  835. .param.ctrl_lli = 0 |
  836. COH901318_CX_CTRL_TC_ENABLE |
  837. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  838. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  839. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  840. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  841. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  842. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  843. COH901318_CX_CTRL_TCP_DISABLE |
  844. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  845. COH901318_CX_CTRL_HSP_ENABLE |
  846. COH901318_CX_CTRL_HSS_DISABLE |
  847. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  848. COH901318_CX_CTRL_PRDD_DEST,
  849. .param.ctrl_lli_last = 0 |
  850. COH901318_CX_CTRL_TC_ENABLE |
  851. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  852. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  853. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  854. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  855. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  856. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  857. COH901318_CX_CTRL_TCP_DISABLE |
  858. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  859. COH901318_CX_CTRL_HSP_ENABLE |
  860. COH901318_CX_CTRL_HSS_DISABLE |
  861. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  862. COH901318_CX_CTRL_PRDD_DEST,
  863. },
  864. {
  865. .number = U300_DMA_MSL_RX_5,
  866. .name = "MSL RX 5",
  867. .priority_high = 0,
  868. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,
  869. .param.config = COH901318_CX_CFG_CH_DISABLE |
  870. COH901318_CX_CFG_LCR_DISABLE |
  871. COH901318_CX_CFG_TC_IRQ_ENABLE |
  872. COH901318_CX_CFG_BE_IRQ_ENABLE,
  873. .param.ctrl_lli_chained = 0 |
  874. COH901318_CX_CTRL_TC_ENABLE |
  875. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  876. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  877. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  878. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  879. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  880. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  881. COH901318_CX_CTRL_TCP_DISABLE |
  882. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  883. COH901318_CX_CTRL_HSP_ENABLE |
  884. COH901318_CX_CTRL_HSS_DISABLE |
  885. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  886. COH901318_CX_CTRL_PRDD_DEST,
  887. .param.ctrl_lli = 0 |
  888. COH901318_CX_CTRL_TC_ENABLE |
  889. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  890. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  891. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  892. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  893. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  894. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  895. COH901318_CX_CTRL_TCP_DISABLE |
  896. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  897. COH901318_CX_CTRL_HSP_ENABLE |
  898. COH901318_CX_CTRL_HSS_DISABLE |
  899. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  900. COH901318_CX_CTRL_PRDD_DEST,
  901. .param.ctrl_lli_last = 0 |
  902. COH901318_CX_CTRL_TC_ENABLE |
  903. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  904. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  905. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  906. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  907. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  908. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  909. COH901318_CX_CTRL_TCP_DISABLE |
  910. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  911. COH901318_CX_CTRL_HSP_ENABLE |
  912. COH901318_CX_CTRL_HSS_DISABLE |
  913. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  914. COH901318_CX_CTRL_PRDD_DEST,
  915. },
  916. {
  917. .number = U300_DMA_MSL_RX_6,
  918. .name = "MSL RX 6",
  919. .priority_high = 0,
  920. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,
  921. },
  922. {
  923. .number = U300_DMA_MMCSD_RX_TX,
  924. .name = "MMCSD RX TX",
  925. .priority_high = 0,
  926. .dev_addr = U300_MMCSD_BASE + 0x080,
  927. .param.config = COH901318_CX_CFG_CH_DISABLE |
  928. COH901318_CX_CFG_LCR_DISABLE |
  929. COH901318_CX_CFG_TC_IRQ_ENABLE |
  930. COH901318_CX_CFG_BE_IRQ_ENABLE,
  931. .param.ctrl_lli_chained = 0 |
  932. COH901318_CX_CTRL_TC_ENABLE |
  933. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  934. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  935. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  936. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  937. COH901318_CX_CTRL_TCP_ENABLE |
  938. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  939. COH901318_CX_CTRL_HSP_ENABLE |
  940. COH901318_CX_CTRL_HSS_DISABLE |
  941. COH901318_CX_CTRL_DDMA_LEGACY,
  942. .param.ctrl_lli = 0 |
  943. COH901318_CX_CTRL_TC_ENABLE |
  944. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  945. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  946. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  947. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  948. COH901318_CX_CTRL_TCP_ENABLE |
  949. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  950. COH901318_CX_CTRL_HSP_ENABLE |
  951. COH901318_CX_CTRL_HSS_DISABLE |
  952. COH901318_CX_CTRL_DDMA_LEGACY,
  953. .param.ctrl_lli_last = 0 |
  954. COH901318_CX_CTRL_TC_ENABLE |
  955. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  956. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  957. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  958. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  959. COH901318_CX_CTRL_TCP_DISABLE |
  960. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  961. COH901318_CX_CTRL_HSP_ENABLE |
  962. COH901318_CX_CTRL_HSS_DISABLE |
  963. COH901318_CX_CTRL_DDMA_LEGACY,
  964. },
  965. {
  966. .number = U300_DMA_MSPRO_TX,
  967. .name = "MSPRO TX",
  968. .priority_high = 0,
  969. },
  970. {
  971. .number = U300_DMA_MSPRO_RX,
  972. .name = "MSPRO RX",
  973. .priority_high = 0,
  974. },
  975. {
  976. .number = U300_DMA_UART0_TX,
  977. .name = "UART0 TX",
  978. .priority_high = 0,
  979. },
  980. {
  981. .number = U300_DMA_UART0_RX,
  982. .name = "UART0 RX",
  983. .priority_high = 0,
  984. },
  985. {
  986. .number = U300_DMA_APEX_TX,
  987. .name = "APEX TX",
  988. .priority_high = 0,
  989. },
  990. {
  991. .number = U300_DMA_APEX_RX,
  992. .name = "APEX RX",
  993. .priority_high = 0,
  994. },
  995. {
  996. .number = U300_DMA_PCM_I2S0_TX,
  997. .name = "PCM I2S0 TX",
  998. .priority_high = 1,
  999. .dev_addr = U300_PCM_I2S0_BASE + 0x14,
  1000. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1001. COH901318_CX_CFG_LCR_DISABLE |
  1002. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1003. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1004. .param.ctrl_lli_chained = 0 |
  1005. COH901318_CX_CTRL_TC_ENABLE |
  1006. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1007. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1008. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1009. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1010. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1011. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1012. COH901318_CX_CTRL_TCP_DISABLE |
  1013. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1014. COH901318_CX_CTRL_HSP_ENABLE |
  1015. COH901318_CX_CTRL_HSS_DISABLE |
  1016. COH901318_CX_CTRL_DDMA_LEGACY |
  1017. COH901318_CX_CTRL_PRDD_SOURCE,
  1018. .param.ctrl_lli = 0 |
  1019. COH901318_CX_CTRL_TC_ENABLE |
  1020. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1021. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1022. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1023. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1024. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1025. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1026. COH901318_CX_CTRL_TCP_ENABLE |
  1027. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1028. COH901318_CX_CTRL_HSP_ENABLE |
  1029. COH901318_CX_CTRL_HSS_DISABLE |
  1030. COH901318_CX_CTRL_DDMA_LEGACY |
  1031. COH901318_CX_CTRL_PRDD_SOURCE,
  1032. .param.ctrl_lli_last = 0 |
  1033. COH901318_CX_CTRL_TC_ENABLE |
  1034. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1035. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1036. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1037. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1038. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1039. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1040. COH901318_CX_CTRL_TCP_ENABLE |
  1041. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1042. COH901318_CX_CTRL_HSP_ENABLE |
  1043. COH901318_CX_CTRL_HSS_DISABLE |
  1044. COH901318_CX_CTRL_DDMA_LEGACY |
  1045. COH901318_CX_CTRL_PRDD_SOURCE,
  1046. },
  1047. {
  1048. .number = U300_DMA_PCM_I2S0_RX,
  1049. .name = "PCM I2S0 RX",
  1050. .priority_high = 1,
  1051. .dev_addr = U300_PCM_I2S0_BASE + 0x10,
  1052. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1053. COH901318_CX_CFG_LCR_DISABLE |
  1054. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1055. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1056. .param.ctrl_lli_chained = 0 |
  1057. COH901318_CX_CTRL_TC_ENABLE |
  1058. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1059. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1060. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1061. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1062. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1063. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1064. COH901318_CX_CTRL_TCP_DISABLE |
  1065. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1066. COH901318_CX_CTRL_HSP_ENABLE |
  1067. COH901318_CX_CTRL_HSS_DISABLE |
  1068. COH901318_CX_CTRL_DDMA_LEGACY |
  1069. COH901318_CX_CTRL_PRDD_DEST,
  1070. .param.ctrl_lli = 0 |
  1071. COH901318_CX_CTRL_TC_ENABLE |
  1072. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1073. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1074. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1075. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1076. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1077. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1078. COH901318_CX_CTRL_TCP_ENABLE |
  1079. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1080. COH901318_CX_CTRL_HSP_ENABLE |
  1081. COH901318_CX_CTRL_HSS_DISABLE |
  1082. COH901318_CX_CTRL_DDMA_LEGACY |
  1083. COH901318_CX_CTRL_PRDD_DEST,
  1084. .param.ctrl_lli_last = 0 |
  1085. COH901318_CX_CTRL_TC_ENABLE |
  1086. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1087. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1088. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1089. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1090. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1091. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1092. COH901318_CX_CTRL_TCP_ENABLE |
  1093. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1094. COH901318_CX_CTRL_HSP_ENABLE |
  1095. COH901318_CX_CTRL_HSS_DISABLE |
  1096. COH901318_CX_CTRL_DDMA_LEGACY |
  1097. COH901318_CX_CTRL_PRDD_DEST,
  1098. },
  1099. {
  1100. .number = U300_DMA_PCM_I2S1_TX,
  1101. .name = "PCM I2S1 TX",
  1102. .priority_high = 1,
  1103. .dev_addr = U300_PCM_I2S1_BASE + 0x14,
  1104. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1105. COH901318_CX_CFG_LCR_DISABLE |
  1106. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1107. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1108. .param.ctrl_lli_chained = 0 |
  1109. COH901318_CX_CTRL_TC_ENABLE |
  1110. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1111. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1112. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1113. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1114. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1115. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1116. COH901318_CX_CTRL_TCP_DISABLE |
  1117. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1118. COH901318_CX_CTRL_HSP_ENABLE |
  1119. COH901318_CX_CTRL_HSS_DISABLE |
  1120. COH901318_CX_CTRL_DDMA_LEGACY |
  1121. COH901318_CX_CTRL_PRDD_SOURCE,
  1122. .param.ctrl_lli = 0 |
  1123. COH901318_CX_CTRL_TC_ENABLE |
  1124. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1125. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1126. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1127. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1128. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1129. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1130. COH901318_CX_CTRL_TCP_ENABLE |
  1131. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1132. COH901318_CX_CTRL_HSP_ENABLE |
  1133. COH901318_CX_CTRL_HSS_DISABLE |
  1134. COH901318_CX_CTRL_DDMA_LEGACY |
  1135. COH901318_CX_CTRL_PRDD_SOURCE,
  1136. .param.ctrl_lli_last = 0 |
  1137. COH901318_CX_CTRL_TC_ENABLE |
  1138. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1139. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1140. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1141. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1142. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1143. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1144. COH901318_CX_CTRL_TCP_ENABLE |
  1145. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1146. COH901318_CX_CTRL_HSP_ENABLE |
  1147. COH901318_CX_CTRL_HSS_DISABLE |
  1148. COH901318_CX_CTRL_DDMA_LEGACY |
  1149. COH901318_CX_CTRL_PRDD_SOURCE,
  1150. },
  1151. {
  1152. .number = U300_DMA_PCM_I2S1_RX,
  1153. .name = "PCM I2S1 RX",
  1154. .priority_high = 1,
  1155. .dev_addr = U300_PCM_I2S1_BASE + 0x10,
  1156. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1157. COH901318_CX_CFG_LCR_DISABLE |
  1158. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1159. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1160. .param.ctrl_lli_chained = 0 |
  1161. COH901318_CX_CTRL_TC_ENABLE |
  1162. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1163. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1164. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1165. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1166. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1167. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1168. COH901318_CX_CTRL_TCP_DISABLE |
  1169. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1170. COH901318_CX_CTRL_HSP_ENABLE |
  1171. COH901318_CX_CTRL_HSS_DISABLE |
  1172. COH901318_CX_CTRL_DDMA_LEGACY |
  1173. COH901318_CX_CTRL_PRDD_DEST,
  1174. .param.ctrl_lli = 0 |
  1175. COH901318_CX_CTRL_TC_ENABLE |
  1176. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1177. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1178. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1179. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1180. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1181. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1182. COH901318_CX_CTRL_TCP_ENABLE |
  1183. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1184. COH901318_CX_CTRL_HSP_ENABLE |
  1185. COH901318_CX_CTRL_HSS_DISABLE |
  1186. COH901318_CX_CTRL_DDMA_LEGACY |
  1187. COH901318_CX_CTRL_PRDD_DEST,
  1188. .param.ctrl_lli_last = 0 |
  1189. COH901318_CX_CTRL_TC_ENABLE |
  1190. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1191. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1192. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1193. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1194. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1195. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1196. COH901318_CX_CTRL_TCP_ENABLE |
  1197. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1198. COH901318_CX_CTRL_HSP_ENABLE |
  1199. COH901318_CX_CTRL_HSS_DISABLE |
  1200. COH901318_CX_CTRL_DDMA_LEGACY |
  1201. COH901318_CX_CTRL_PRDD_DEST,
  1202. },
  1203. {
  1204. .number = U300_DMA_XGAM_CDI,
  1205. .name = "XGAM CDI",
  1206. .priority_high = 0,
  1207. },
  1208. {
  1209. .number = U300_DMA_XGAM_PDI,
  1210. .name = "XGAM PDI",
  1211. .priority_high = 0,
  1212. },
  1213. {
  1214. .number = U300_DMA_SPI_TX,
  1215. .name = "SPI TX",
  1216. .priority_high = 0,
  1217. },
  1218. {
  1219. .number = U300_DMA_SPI_RX,
  1220. .name = "SPI RX",
  1221. .priority_high = 0,
  1222. },
  1223. {
  1224. .number = U300_DMA_GENERAL_PURPOSE_0,
  1225. .name = "GENERAL 00",
  1226. .priority_high = 0,
  1227. .param.config = flags_memcpy_config,
  1228. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1229. .param.ctrl_lli = flags_memcpy_lli,
  1230. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1231. },
  1232. {
  1233. .number = U300_DMA_GENERAL_PURPOSE_1,
  1234. .name = "GENERAL 01",
  1235. .priority_high = 0,
  1236. .param.config = flags_memcpy_config,
  1237. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1238. .param.ctrl_lli = flags_memcpy_lli,
  1239. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1240. },
  1241. {
  1242. .number = U300_DMA_GENERAL_PURPOSE_2,
  1243. .name = "GENERAL 02",
  1244. .priority_high = 0,
  1245. .param.config = flags_memcpy_config,
  1246. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1247. .param.ctrl_lli = flags_memcpy_lli,
  1248. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1249. },
  1250. {
  1251. .number = U300_DMA_GENERAL_PURPOSE_3,
  1252. .name = "GENERAL 03",
  1253. .priority_high = 0,
  1254. .param.config = flags_memcpy_config,
  1255. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1256. .param.ctrl_lli = flags_memcpy_lli,
  1257. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1258. },
  1259. {
  1260. .number = U300_DMA_GENERAL_PURPOSE_4,
  1261. .name = "GENERAL 04",
  1262. .priority_high = 0,
  1263. .param.config = flags_memcpy_config,
  1264. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1265. .param.ctrl_lli = flags_memcpy_lli,
  1266. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1267. },
  1268. {
  1269. .number = U300_DMA_GENERAL_PURPOSE_5,
  1270. .name = "GENERAL 05",
  1271. .priority_high = 0,
  1272. .param.config = flags_memcpy_config,
  1273. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1274. .param.ctrl_lli = flags_memcpy_lli,
  1275. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1276. },
  1277. {
  1278. .number = U300_DMA_GENERAL_PURPOSE_6,
  1279. .name = "GENERAL 06",
  1280. .priority_high = 0,
  1281. .param.config = flags_memcpy_config,
  1282. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1283. .param.ctrl_lli = flags_memcpy_lli,
  1284. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1285. },
  1286. {
  1287. .number = U300_DMA_GENERAL_PURPOSE_7,
  1288. .name = "GENERAL 07",
  1289. .priority_high = 0,
  1290. .param.config = flags_memcpy_config,
  1291. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1292. .param.ctrl_lli = flags_memcpy_lli,
  1293. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1294. },
  1295. {
  1296. .number = U300_DMA_GENERAL_PURPOSE_8,
  1297. .name = "GENERAL 08",
  1298. .priority_high = 0,
  1299. .param.config = flags_memcpy_config,
  1300. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1301. .param.ctrl_lli = flags_memcpy_lli,
  1302. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1303. },
  1304. #ifdef CONFIG_MACH_U300_BS335
  1305. {
  1306. .number = U300_DMA_UART1_TX,
  1307. .name = "UART1 TX",
  1308. .priority_high = 0,
  1309. },
  1310. {
  1311. .number = U300_DMA_UART1_RX,
  1312. .name = "UART1 RX",
  1313. .priority_high = 0,
  1314. }
  1315. #else
  1316. {
  1317. .number = U300_DMA_GENERAL_PURPOSE_9,
  1318. .name = "GENERAL 09",
  1319. .priority_high = 0,
  1320. .param.config = flags_memcpy_config,
  1321. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1322. .param.ctrl_lli = flags_memcpy_lli,
  1323. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1324. },
  1325. {
  1326. .number = U300_DMA_GENERAL_PURPOSE_10,
  1327. .name = "GENERAL 10",
  1328. .priority_high = 0,
  1329. .param.config = flags_memcpy_config,
  1330. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1331. .param.ctrl_lli = flags_memcpy_lli,
  1332. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1333. }
  1334. #endif
  1335. };
  1336. static struct coh901318_platform coh901318_platform = {
  1337. .chans_slave = dma_slave_channels,
  1338. .chans_memcpy = dma_memcpy_channels,
  1339. .access_memory_state = coh901318_access_memory_state,
  1340. .chan_conf = chan_config,
  1341. .max_channels = U300_DMA_CHANNELS,
  1342. };
  1343. static struct platform_device wdog_device = {
  1344. .name = "coh901327_wdog",
  1345. .id = -1,
  1346. .num_resources = ARRAY_SIZE(wdog_resources),
  1347. .resource = wdog_resources,
  1348. };
  1349. static struct platform_device i2c0_device = {
  1350. .name = "stu300",
  1351. .id = 0,
  1352. .num_resources = ARRAY_SIZE(i2c0_resources),
  1353. .resource = i2c0_resources,
  1354. };
  1355. static struct platform_device i2c1_device = {
  1356. .name = "stu300",
  1357. .id = 1,
  1358. .num_resources = ARRAY_SIZE(i2c1_resources),
  1359. .resource = i2c1_resources,
  1360. };
  1361. static struct platform_device gpio_device = {
  1362. .name = "u300-gpio",
  1363. .id = -1,
  1364. .num_resources = ARRAY_SIZE(gpio_resources),
  1365. .resource = gpio_resources,
  1366. };
  1367. static struct platform_device keypad_device = {
  1368. .name = "keypad",
  1369. .id = -1,
  1370. .num_resources = ARRAY_SIZE(keypad_resources),
  1371. .resource = keypad_resources,
  1372. };
  1373. static struct platform_device rtc_device = {
  1374. .name = "rtc-coh901331",
  1375. .id = -1,
  1376. .num_resources = ARRAY_SIZE(rtc_resources),
  1377. .resource = rtc_resources,
  1378. };
  1379. static struct platform_device fsmc_device = {
  1380. .name = "nandif",
  1381. .id = -1,
  1382. .num_resources = ARRAY_SIZE(fsmc_resources),
  1383. .resource = fsmc_resources,
  1384. };
  1385. static struct platform_device ave_device = {
  1386. .name = "video_enc",
  1387. .id = -1,
  1388. .num_resources = ARRAY_SIZE(ave_resources),
  1389. .resource = ave_resources,
  1390. };
  1391. static struct platform_device dma_device = {
  1392. .name = "coh901318",
  1393. .id = -1,
  1394. .resource = dma_resource,
  1395. .num_resources = ARRAY_SIZE(dma_resource),
  1396. .dev = {
  1397. .platform_data = &coh901318_platform,
  1398. .coherent_dma_mask = ~0,
  1399. },
  1400. };
  1401. /*
  1402. * Notice that AMBA devices are initialized before platform devices.
  1403. *
  1404. */
  1405. static struct platform_device *platform_devs[] __initdata = {
  1406. &dma_device,
  1407. &i2c0_device,
  1408. &i2c1_device,
  1409. &keypad_device,
  1410. &rtc_device,
  1411. &gpio_device,
  1412. &fsmc_device,
  1413. &wdog_device,
  1414. &ave_device
  1415. };
  1416. /*
  1417. * Interrupts: the U300 platforms have two pl190 ARM PrimeCells connected
  1418. * together so some interrupts are connected to the first one and some
  1419. * to the second one.
  1420. */
  1421. void __init u300_init_irq(void)
  1422. {
  1423. u32 mask[2] = {0, 0};
  1424. struct clk *clk;
  1425. int i;
  1426. /* initialize clocking early, we want to clock the INTCON */
  1427. u300_clock_init();
  1428. /* Clock the interrupt controller */
  1429. clk = clk_get_sys("intcon", NULL);
  1430. BUG_ON(IS_ERR(clk));
  1431. clk_enable(clk);
  1432. for (i = 0; i < NR_IRQS; i++)
  1433. set_bit(i, (unsigned long *) &mask[0]);
  1434. vic_init((void __iomem *) U300_INTCON0_VBASE, 0, mask[0], mask[0]);
  1435. vic_init((void __iomem *) U300_INTCON1_VBASE, 32, mask[1], mask[1]);
  1436. }
  1437. /*
  1438. * U300 platforms peripheral handling
  1439. */
  1440. struct db_chip {
  1441. u16 chipid;
  1442. const char *name;
  1443. };
  1444. /*
  1445. * This is a list of the Digital Baseband chips used in the U300 platform.
  1446. */
  1447. static struct db_chip db_chips[] __initdata = {
  1448. {
  1449. .chipid = 0xb800,
  1450. .name = "DB3000",
  1451. },
  1452. {
  1453. .chipid = 0xc000,
  1454. .name = "DB3100",
  1455. },
  1456. {
  1457. .chipid = 0xc800,
  1458. .name = "DB3150",
  1459. },
  1460. {
  1461. .chipid = 0xd800,
  1462. .name = "DB3200",
  1463. },
  1464. {
  1465. .chipid = 0xe000,
  1466. .name = "DB3250",
  1467. },
  1468. {
  1469. .chipid = 0xe800,
  1470. .name = "DB3210",
  1471. },
  1472. {
  1473. .chipid = 0xf000,
  1474. .name = "DB3350 P1x",
  1475. },
  1476. {
  1477. .chipid = 0xf100,
  1478. .name = "DB3350 P2x",
  1479. },
  1480. {
  1481. .chipid = 0x0000, /* List terminator */
  1482. .name = NULL,
  1483. }
  1484. };
  1485. static void __init u300_init_check_chip(void)
  1486. {
  1487. u16 val;
  1488. struct db_chip *chip;
  1489. const char *chipname;
  1490. const char unknown[] = "UNKNOWN";
  1491. /* Read out and print chip ID */
  1492. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CIDR);
  1493. /* This is in funky bigendian order... */
  1494. val = (val & 0xFFU) << 8 | (val >> 8);
  1495. chip = db_chips;
  1496. chipname = unknown;
  1497. for ( ; chip->chipid; chip++) {
  1498. if (chip->chipid == (val & 0xFF00U)) {
  1499. chipname = chip->name;
  1500. break;
  1501. }
  1502. }
  1503. printk(KERN_INFO "Initializing U300 system on %s baseband chip " \
  1504. "(chip ID 0x%04x)\n", chipname, val);
  1505. #ifdef CONFIG_MACH_U300_BS330
  1506. if ((val & 0xFF00U) != 0xd800) {
  1507. printk(KERN_ERR "Platform configured for BS330 " \
  1508. "with DB3200 but %s detected, expect problems!",
  1509. chipname);
  1510. }
  1511. #endif
  1512. #ifdef CONFIG_MACH_U300_BS335
  1513. if ((val & 0xFF00U) != 0xf000 && (val & 0xFF00U) != 0xf100) {
  1514. printk(KERN_ERR "Platform configured for BS365 " \
  1515. " with DB3350 but %s detected, expect problems!",
  1516. chipname);
  1517. }
  1518. #endif
  1519. #ifdef CONFIG_MACH_U300_BS365
  1520. if ((val & 0xFF00U) != 0xe800) {
  1521. printk(KERN_ERR "Platform configured for BS365 " \
  1522. "with DB3210 but %s detected, expect problems!",
  1523. chipname);
  1524. }
  1525. #endif
  1526. }
  1527. /*
  1528. * Some devices and their resources require reserved physical memory from
  1529. * the end of the available RAM. This function traverses the list of devices
  1530. * and assigns actual addresses to these.
  1531. */
  1532. static void __init u300_assign_physmem(void)
  1533. {
  1534. unsigned long curr_start = __pa(high_memory);
  1535. int i, j;
  1536. for (i = 0; i < ARRAY_SIZE(platform_devs); i++) {
  1537. for (j = 0; j < platform_devs[i]->num_resources; j++) {
  1538. struct resource *const res =
  1539. &platform_devs[i]->resource[j];
  1540. if (IORESOURCE_MEM == res->flags &&
  1541. 0 == res->start) {
  1542. res->start = curr_start;
  1543. res->end += curr_start;
  1544. curr_start += (res->end - res->start + 1);
  1545. printk(KERN_INFO "core.c: Mapping RAM " \
  1546. "%#x-%#x to device %s:%s\n",
  1547. res->start, res->end,
  1548. platform_devs[i]->name, res->name);
  1549. }
  1550. }
  1551. }
  1552. }
  1553. void __init u300_init_devices(void)
  1554. {
  1555. int i;
  1556. u16 val;
  1557. /* Check what platform we run and print some status information */
  1558. u300_init_check_chip();
  1559. /* Set system to run at PLL208, max performance, a known state. */
  1560. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CCR);
  1561. val &= ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  1562. writew(val, U300_SYSCON_VBASE + U300_SYSCON_CCR);
  1563. /* Wait for the PLL208 to lock if not locked in yet */
  1564. while (!(readw(U300_SYSCON_VBASE + U300_SYSCON_CSR) &
  1565. U300_SYSCON_CSR_PLL208_LOCK_IND));
  1566. /* Initialize SPI device with some board specifics */
  1567. u300_spi_init(&pl022_device);
  1568. /* Register the AMBA devices in the AMBA bus abstraction layer */
  1569. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  1570. struct amba_device *d = amba_devs[i];
  1571. amba_device_register(d, &iomem_resource);
  1572. }
  1573. u300_assign_physmem();
  1574. /* Register subdevices on the I2C buses */
  1575. u300_i2c_register_board_devices();
  1576. /* Register subdevices on the SPI bus */
  1577. u300_spi_register_board_devices();
  1578. /* Register the platform devices */
  1579. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  1580. #ifndef CONFIG_MACH_U300_SEMI_IS_SHARED
  1581. /*
  1582. * Enable SEMI self refresh. Self-refresh of the SDRAM is entered when
  1583. * both subsystems are requesting this mode.
  1584. * If we not share the Acc SDRAM, this is never the case. Therefore
  1585. * enable it here from the App side.
  1586. */
  1587. val = readw(U300_SYSCON_VBASE + U300_SYSCON_SMCR) |
  1588. U300_SYSCON_SMCR_SEMI_SREFREQ_ENABLE;
  1589. writew(val, U300_SYSCON_VBASE + U300_SYSCON_SMCR);
  1590. #endif /* CONFIG_MACH_U300_SEMI_IS_SHARED */
  1591. }
  1592. static int core_module_init(void)
  1593. {
  1594. /*
  1595. * This needs to be initialized later: it needs the input framework
  1596. * to be initialized first.
  1597. */
  1598. return mmc_init(&mmcsd_device);
  1599. }
  1600. module_init(core_module_init);