clock.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * arch/arm/mach-spear6xx/clock.c
  3. *
  4. * SPEAr6xx machines clock framework source file
  5. *
  6. * Copyright (C) 2009 ST Microelectronics
  7. * Viresh Kumar<viresh.kumar@st.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <mach/misc_regs.h>
  16. #include <plat/clock.h>
  17. /* root clks */
  18. /* 32 KHz oscillator clock */
  19. static struct clk osc_32k_clk = {
  20. .flags = ALWAYS_ENABLED,
  21. .rate = 32000,
  22. };
  23. /* 30 MHz oscillator clock */
  24. static struct clk osc_30m_clk = {
  25. .flags = ALWAYS_ENABLED,
  26. .rate = 30000000,
  27. };
  28. /* clock derived from 32 KHz osc clk */
  29. /* rtc clock */
  30. static struct clk rtc_clk = {
  31. .pclk = &osc_32k_clk,
  32. .en_reg = PERIP1_CLK_ENB,
  33. .en_reg_bit = RTC_CLK_ENB,
  34. .recalc = &follow_parent,
  35. };
  36. /* clock derived from 30 MHz osc clk */
  37. /* pll1 configuration structure */
  38. static struct pll_clk_config pll1_config = {
  39. .mode_reg = PLL1_CTR,
  40. .cfg_reg = PLL1_FRQ,
  41. };
  42. /* PLL1 clock */
  43. static struct clk pll1_clk = {
  44. .pclk = &osc_30m_clk,
  45. .en_reg = PLL1_CTR,
  46. .en_reg_bit = PLL_ENABLE,
  47. .recalc = &pll1_clk_recalc,
  48. .private_data = &pll1_config,
  49. };
  50. /* PLL3 48 MHz clock */
  51. static struct clk pll3_48m_clk = {
  52. .flags = ALWAYS_ENABLED,
  53. .pclk = &osc_30m_clk,
  54. .rate = 48000000,
  55. };
  56. /* watch dog timer clock */
  57. static struct clk wdt_clk = {
  58. .flags = ALWAYS_ENABLED,
  59. .pclk = &osc_30m_clk,
  60. .recalc = &follow_parent,
  61. };
  62. /* clock derived from pll1 clk */
  63. /* cpu clock */
  64. static struct clk cpu_clk = {
  65. .flags = ALWAYS_ENABLED,
  66. .pclk = &pll1_clk,
  67. .recalc = &follow_parent,
  68. };
  69. /* ahb configuration structure */
  70. static struct bus_clk_config ahb_config = {
  71. .reg = CORE_CLK_CFG,
  72. .mask = PLL_HCLK_RATIO_MASK,
  73. .shift = PLL_HCLK_RATIO_SHIFT,
  74. };
  75. /* ahb clock */
  76. static struct clk ahb_clk = {
  77. .flags = ALWAYS_ENABLED,
  78. .pclk = &pll1_clk,
  79. .recalc = &bus_clk_recalc,
  80. .private_data = &ahb_config,
  81. };
  82. /* uart parents */
  83. static struct pclk_info uart_pclk_info[] = {
  84. {
  85. .pclk = &pll1_clk,
  86. .pclk_mask = AUX_CLK_PLL1_MASK,
  87. .scalable = 1,
  88. }, {
  89. .pclk = &pll3_48m_clk,
  90. .pclk_mask = AUX_CLK_PLL3_MASK,
  91. .scalable = 0,
  92. },
  93. };
  94. /* uart parent select structure */
  95. static struct pclk_sel uart_pclk_sel = {
  96. .pclk_info = uart_pclk_info,
  97. .pclk_count = ARRAY_SIZE(uart_pclk_info),
  98. .pclk_sel_reg = PERIP_CLK_CFG,
  99. .pclk_sel_mask = UART_CLK_MASK,
  100. };
  101. /* uart configurations */
  102. static struct aux_clk_config uart_config = {
  103. .synth_reg = UART_CLK_SYNT,
  104. };
  105. /* uart0 clock */
  106. static struct clk uart0_clk = {
  107. .en_reg = PERIP1_CLK_ENB,
  108. .en_reg_bit = UART0_CLK_ENB,
  109. .pclk_sel = &uart_pclk_sel,
  110. .pclk_sel_shift = UART_CLK_SHIFT,
  111. .recalc = &aux_clk_recalc,
  112. .private_data = &uart_config,
  113. };
  114. /* uart1 clock */
  115. static struct clk uart1_clk = {
  116. .en_reg = PERIP1_CLK_ENB,
  117. .en_reg_bit = UART1_CLK_ENB,
  118. .pclk_sel = &uart_pclk_sel,
  119. .pclk_sel_shift = UART_CLK_SHIFT,
  120. .recalc = &aux_clk_recalc,
  121. .private_data = &uart_config,
  122. };
  123. /* firda configurations */
  124. static struct aux_clk_config firda_config = {
  125. .synth_reg = FIRDA_CLK_SYNT,
  126. };
  127. /* firda parents */
  128. static struct pclk_info firda_pclk_info[] = {
  129. {
  130. .pclk = &pll1_clk,
  131. .pclk_mask = AUX_CLK_PLL1_MASK,
  132. .scalable = 1,
  133. }, {
  134. .pclk = &pll3_48m_clk,
  135. .pclk_mask = AUX_CLK_PLL3_MASK,
  136. .scalable = 0,
  137. },
  138. };
  139. /* firda parent select structure */
  140. static struct pclk_sel firda_pclk_sel = {
  141. .pclk_info = firda_pclk_info,
  142. .pclk_count = ARRAY_SIZE(firda_pclk_info),
  143. .pclk_sel_reg = PERIP_CLK_CFG,
  144. .pclk_sel_mask = FIRDA_CLK_MASK,
  145. };
  146. /* firda clock */
  147. static struct clk firda_clk = {
  148. .en_reg = PERIP1_CLK_ENB,
  149. .en_reg_bit = FIRDA_CLK_ENB,
  150. .pclk_sel = &firda_pclk_sel,
  151. .pclk_sel_shift = FIRDA_CLK_SHIFT,
  152. .recalc = &aux_clk_recalc,
  153. .private_data = &firda_config,
  154. };
  155. /* clcd configurations */
  156. static struct aux_clk_config clcd_config = {
  157. .synth_reg = CLCD_CLK_SYNT,
  158. };
  159. /* clcd parents */
  160. static struct pclk_info clcd_pclk_info[] = {
  161. {
  162. .pclk = &pll1_clk,
  163. .pclk_mask = AUX_CLK_PLL1_MASK,
  164. .scalable = 1,
  165. }, {
  166. .pclk = &pll3_48m_clk,
  167. .pclk_mask = AUX_CLK_PLL3_MASK,
  168. .scalable = 0,
  169. },
  170. };
  171. /* clcd parent select structure */
  172. static struct pclk_sel clcd_pclk_sel = {
  173. .pclk_info = clcd_pclk_info,
  174. .pclk_count = ARRAY_SIZE(clcd_pclk_info),
  175. .pclk_sel_reg = PERIP_CLK_CFG,
  176. .pclk_sel_mask = CLCD_CLK_MASK,
  177. };
  178. /* clcd clock */
  179. static struct clk clcd_clk = {
  180. .en_reg = PERIP1_CLK_ENB,
  181. .en_reg_bit = CLCD_CLK_ENB,
  182. .pclk_sel = &clcd_pclk_sel,
  183. .pclk_sel_shift = CLCD_CLK_SHIFT,
  184. .recalc = &aux_clk_recalc,
  185. .private_data = &clcd_config,
  186. };
  187. /* gpt parents */
  188. static struct pclk_info gpt_pclk_info[] = {
  189. {
  190. .pclk = &pll1_clk,
  191. .pclk_mask = AUX_CLK_PLL1_MASK,
  192. .scalable = 1,
  193. }, {
  194. .pclk = &pll3_48m_clk,
  195. .pclk_mask = AUX_CLK_PLL3_MASK,
  196. .scalable = 0,
  197. },
  198. };
  199. /* gpt parent select structure */
  200. static struct pclk_sel gpt_pclk_sel = {
  201. .pclk_info = gpt_pclk_info,
  202. .pclk_count = ARRAY_SIZE(gpt_pclk_info),
  203. .pclk_sel_reg = PERIP_CLK_CFG,
  204. .pclk_sel_mask = GPT_CLK_MASK,
  205. };
  206. /* gpt0_1 configurations */
  207. static struct aux_clk_config gpt0_1_config = {
  208. .synth_reg = PRSC1_CLK_CFG,
  209. };
  210. /* gpt0 ARM1 subsystem timer clock */
  211. static struct clk gpt0_clk = {
  212. .flags = ALWAYS_ENABLED,
  213. .pclk_sel = &gpt_pclk_sel,
  214. .pclk_sel_shift = GPT0_CLK_SHIFT,
  215. .recalc = &gpt_clk_recalc,
  216. .private_data = &gpt0_1_config,
  217. };
  218. /* gpt1 timer clock */
  219. static struct clk gpt1_clk = {
  220. .flags = ALWAYS_ENABLED,
  221. .pclk_sel = &gpt_pclk_sel,
  222. .pclk_sel_shift = GPT1_CLK_SHIFT,
  223. .recalc = &gpt_clk_recalc,
  224. .private_data = &gpt0_1_config,
  225. };
  226. /* gpt2 configurations */
  227. static struct aux_clk_config gpt2_config = {
  228. .synth_reg = PRSC2_CLK_CFG,
  229. };
  230. /* gpt2 timer clock */
  231. static struct clk gpt2_clk = {
  232. .en_reg = PERIP1_CLK_ENB,
  233. .en_reg_bit = GPT2_CLK_ENB,
  234. .pclk_sel = &gpt_pclk_sel,
  235. .pclk_sel_shift = GPT2_CLK_SHIFT,
  236. .recalc = &gpt_clk_recalc,
  237. .private_data = &gpt2_config,
  238. };
  239. /* gpt3 configurations */
  240. static struct aux_clk_config gpt3_config = {
  241. .synth_reg = PRSC3_CLK_CFG,
  242. };
  243. /* gpt3 timer clock */
  244. static struct clk gpt3_clk = {
  245. .en_reg = PERIP1_CLK_ENB,
  246. .en_reg_bit = GPT3_CLK_ENB,
  247. .pclk_sel = &gpt_pclk_sel,
  248. .pclk_sel_shift = GPT3_CLK_SHIFT,
  249. .recalc = &gpt_clk_recalc,
  250. .private_data = &gpt3_config,
  251. };
  252. /* clock derived from pll3 clk */
  253. /* usbh0 clock */
  254. static struct clk usbh0_clk = {
  255. .pclk = &pll3_48m_clk,
  256. .en_reg = PERIP1_CLK_ENB,
  257. .en_reg_bit = USBH0_CLK_ENB,
  258. .recalc = &follow_parent,
  259. };
  260. /* usbh1 clock */
  261. static struct clk usbh1_clk = {
  262. .pclk = &pll3_48m_clk,
  263. .en_reg = PERIP1_CLK_ENB,
  264. .en_reg_bit = USBH1_CLK_ENB,
  265. .recalc = &follow_parent,
  266. };
  267. /* usbd clock */
  268. static struct clk usbd_clk = {
  269. .pclk = &pll3_48m_clk,
  270. .en_reg = PERIP1_CLK_ENB,
  271. .en_reg_bit = USBD_CLK_ENB,
  272. .recalc = &follow_parent,
  273. };
  274. /* clock derived from ahb clk */
  275. /* apb configuration structure */
  276. static struct bus_clk_config apb_config = {
  277. .reg = CORE_CLK_CFG,
  278. .mask = HCLK_PCLK_RATIO_MASK,
  279. .shift = HCLK_PCLK_RATIO_SHIFT,
  280. };
  281. /* apb clock */
  282. static struct clk apb_clk = {
  283. .flags = ALWAYS_ENABLED,
  284. .pclk = &ahb_clk,
  285. .recalc = &bus_clk_recalc,
  286. .private_data = &apb_config,
  287. };
  288. /* i2c clock */
  289. static struct clk i2c_clk = {
  290. .pclk = &ahb_clk,
  291. .en_reg = PERIP1_CLK_ENB,
  292. .en_reg_bit = I2C_CLK_ENB,
  293. .recalc = &follow_parent,
  294. };
  295. /* dma clock */
  296. static struct clk dma_clk = {
  297. .pclk = &ahb_clk,
  298. .en_reg = PERIP1_CLK_ENB,
  299. .en_reg_bit = DMA_CLK_ENB,
  300. .recalc = &follow_parent,
  301. };
  302. /* jpeg clock */
  303. static struct clk jpeg_clk = {
  304. .pclk = &ahb_clk,
  305. .en_reg = PERIP1_CLK_ENB,
  306. .en_reg_bit = JPEG_CLK_ENB,
  307. .recalc = &follow_parent,
  308. };
  309. /* gmac clock */
  310. static struct clk gmac_clk = {
  311. .pclk = &ahb_clk,
  312. .en_reg = PERIP1_CLK_ENB,
  313. .en_reg_bit = GMAC_CLK_ENB,
  314. .recalc = &follow_parent,
  315. };
  316. /* smi clock */
  317. static struct clk smi_clk = {
  318. .pclk = &ahb_clk,
  319. .en_reg = PERIP1_CLK_ENB,
  320. .en_reg_bit = SMI_CLK_ENB,
  321. .recalc = &follow_parent,
  322. };
  323. /* fsmc clock */
  324. static struct clk fsmc_clk = {
  325. .pclk = &ahb_clk,
  326. .en_reg = PERIP1_CLK_ENB,
  327. .en_reg_bit = FSMC_CLK_ENB,
  328. .recalc = &follow_parent,
  329. };
  330. /* clock derived from apb clk */
  331. /* adc clock */
  332. static struct clk adc_clk = {
  333. .pclk = &apb_clk,
  334. .en_reg = PERIP1_CLK_ENB,
  335. .en_reg_bit = ADC_CLK_ENB,
  336. .recalc = &follow_parent,
  337. };
  338. /* ssp0 clock */
  339. static struct clk ssp0_clk = {
  340. .pclk = &apb_clk,
  341. .en_reg = PERIP1_CLK_ENB,
  342. .en_reg_bit = SSP0_CLK_ENB,
  343. .recalc = &follow_parent,
  344. };
  345. /* ssp1 clock */
  346. static struct clk ssp1_clk = {
  347. .pclk = &apb_clk,
  348. .en_reg = PERIP1_CLK_ENB,
  349. .en_reg_bit = SSP1_CLK_ENB,
  350. .recalc = &follow_parent,
  351. };
  352. /* ssp2 clock */
  353. static struct clk ssp2_clk = {
  354. .pclk = &apb_clk,
  355. .en_reg = PERIP1_CLK_ENB,
  356. .en_reg_bit = SSP2_CLK_ENB,
  357. .recalc = &follow_parent,
  358. };
  359. /* gpio0 ARM subsystem clock */
  360. static struct clk gpio0_clk = {
  361. .flags = ALWAYS_ENABLED,
  362. .pclk = &apb_clk,
  363. .recalc = &follow_parent,
  364. };
  365. /* gpio1 clock */
  366. static struct clk gpio1_clk = {
  367. .pclk = &apb_clk,
  368. .en_reg = PERIP1_CLK_ENB,
  369. .en_reg_bit = GPIO1_CLK_ENB,
  370. .recalc = &follow_parent,
  371. };
  372. /* gpio2 clock */
  373. static struct clk gpio2_clk = {
  374. .pclk = &apb_clk,
  375. .en_reg = PERIP1_CLK_ENB,
  376. .en_reg_bit = GPIO2_CLK_ENB,
  377. .recalc = &follow_parent,
  378. };
  379. static struct clk dummy_apb_pclk;
  380. /* array of all spear 6xx clock lookups */
  381. static struct clk_lookup spear_clk_lookups[] = {
  382. { .con_id = "apb_pclk", .clk = &dummy_apb_pclk},
  383. /* root clks */
  384. { .con_id = "osc_32k_clk", .clk = &osc_32k_clk},
  385. { .con_id = "osc_30m_clk", .clk = &osc_30m_clk},
  386. /* clock derived from 32 KHz os clk */
  387. { .dev_id = "rtc", .clk = &rtc_clk},
  388. /* clock derived from 30 MHz os clk */
  389. { .con_id = "pll1_clk", .clk = &pll1_clk},
  390. { .con_id = "pll3_48m_clk", .clk = &pll3_48m_clk},
  391. { .dev_id = "wdt", .clk = &wdt_clk},
  392. /* clock derived from pll1 clk */
  393. { .con_id = "cpu_clk", .clk = &cpu_clk},
  394. { .con_id = "ahb_clk", .clk = &ahb_clk},
  395. { .dev_id = "uart0", .clk = &uart0_clk},
  396. { .dev_id = "uart1", .clk = &uart1_clk},
  397. { .dev_id = "firda", .clk = &firda_clk},
  398. { .dev_id = "clcd", .clk = &clcd_clk},
  399. { .dev_id = "gpt0", .clk = &gpt0_clk},
  400. { .dev_id = "gpt1", .clk = &gpt1_clk},
  401. { .dev_id = "gpt2", .clk = &gpt2_clk},
  402. { .dev_id = "gpt3", .clk = &gpt3_clk},
  403. /* clock derived from pll3 clk */
  404. { .dev_id = "usbh0", .clk = &usbh0_clk},
  405. { .dev_id = "usbh1", .clk = &usbh1_clk},
  406. { .dev_id = "usbd", .clk = &usbd_clk},
  407. /* clock derived from ahb clk */
  408. { .con_id = "apb_clk", .clk = &apb_clk},
  409. { .dev_id = "i2c", .clk = &i2c_clk},
  410. { .dev_id = "dma", .clk = &dma_clk},
  411. { .dev_id = "jpeg", .clk = &jpeg_clk},
  412. { .dev_id = "gmac", .clk = &gmac_clk},
  413. { .dev_id = "smi", .clk = &smi_clk},
  414. { .dev_id = "fsmc", .clk = &fsmc_clk},
  415. /* clock derived from apb clk */
  416. { .dev_id = "adc", .clk = &adc_clk},
  417. { .dev_id = "ssp0", .clk = &ssp0_clk},
  418. { .dev_id = "ssp1", .clk = &ssp1_clk},
  419. { .dev_id = "ssp2", .clk = &ssp2_clk},
  420. { .dev_id = "gpio0", .clk = &gpio0_clk},
  421. { .dev_id = "gpio1", .clk = &gpio1_clk},
  422. { .dev_id = "gpio2", .clk = &gpio2_clk},
  423. };
  424. void __init clk_init(void)
  425. {
  426. int i;
  427. for (i = 0; i < ARRAY_SIZE(spear_clk_lookups); i++)
  428. clk_register(&spear_clk_lookups[i]);
  429. recalc_root_clocks();
  430. }