platsmp.c 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. /* linux/arch/arm/mach-s5pv310/platsmp.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/localtimer.h>
  24. #include <asm/smp_scu.h>
  25. #include <asm/unified.h>
  26. #include <mach/hardware.h>
  27. #include <mach/regs-clock.h>
  28. extern void s5pv310_secondary_startup(void);
  29. /*
  30. * control for which core is the next to come out of the secondary
  31. * boot "holding pen"
  32. */
  33. volatile int __cpuinitdata pen_release = -1;
  34. static void __iomem *scu_base_addr(void)
  35. {
  36. return (void __iomem *)(S5P_VA_SCU);
  37. }
  38. static DEFINE_SPINLOCK(boot_lock);
  39. void __cpuinit platform_secondary_init(unsigned int cpu)
  40. {
  41. trace_hardirqs_off();
  42. /*
  43. * if any interrupts are already enabled for the primary
  44. * core (e.g. timer irq), then they will not have been enabled
  45. * for us: do so
  46. */
  47. gic_cpu_init(0, gic_cpu_base_addr);
  48. /*
  49. * let the primary processor know we're out of the
  50. * pen, then head off into the C entry point
  51. */
  52. pen_release = -1;
  53. smp_wmb();
  54. /*
  55. * Synchronise with the boot thread.
  56. */
  57. spin_lock(&boot_lock);
  58. spin_unlock(&boot_lock);
  59. }
  60. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  61. {
  62. unsigned long timeout;
  63. /*
  64. * Set synchronisation state between this boot processor
  65. * and the secondary one
  66. */
  67. spin_lock(&boot_lock);
  68. /*
  69. * The secondary processor is waiting to be released from
  70. * the holding pen - release it, then wait for it to flag
  71. * that it has been released by resetting pen_release.
  72. *
  73. * Note that "pen_release" is the hardware CPU ID, whereas
  74. * "cpu" is Linux's internal ID.
  75. */
  76. pen_release = cpu;
  77. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  78. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  79. /*
  80. * Send the secondary CPU a soft interrupt, thereby causing
  81. * the boot monitor to read the system wide flags register,
  82. * and branch to the address found there.
  83. */
  84. smp_cross_call(cpumask_of(cpu));
  85. timeout = jiffies + (1 * HZ);
  86. while (time_before(jiffies, timeout)) {
  87. smp_rmb();
  88. if (pen_release == -1)
  89. break;
  90. udelay(10);
  91. }
  92. /*
  93. * now the secondary core is starting up let it run its
  94. * calibrations, then wait for it to finish
  95. */
  96. spin_unlock(&boot_lock);
  97. return pen_release != -1 ? -ENOSYS : 0;
  98. }
  99. /*
  100. * Initialise the CPU possible map early - this describes the CPUs
  101. * which may be present or become present in the system.
  102. */
  103. void __init smp_init_cpus(void)
  104. {
  105. void __iomem *scu_base = scu_base_addr();
  106. unsigned int i, ncores;
  107. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  108. /* sanity check */
  109. if (ncores == 0) {
  110. printk(KERN_ERR
  111. "S5PV310: strange CM count of 0? Default to 1\n");
  112. ncores = 1;
  113. }
  114. if (ncores > NR_CPUS) {
  115. printk(KERN_WARNING
  116. "S5PV310: no. of cores (%d) greater than configured "
  117. "maximum of %d - clipping\n",
  118. ncores, NR_CPUS);
  119. ncores = NR_CPUS;
  120. }
  121. for (i = 0; i < ncores; i++)
  122. set_cpu_possible(i, true);
  123. }
  124. void __init smp_prepare_cpus(unsigned int max_cpus)
  125. {
  126. unsigned int ncores = num_possible_cpus();
  127. unsigned int cpu = smp_processor_id();
  128. int i;
  129. smp_store_cpu_info(cpu);
  130. /* are we trying to boot more cores than exist? */
  131. if (max_cpus > ncores)
  132. max_cpus = ncores;
  133. /*
  134. * Initialise the present map, which describes the set of CPUs
  135. * actually populated at the present time.
  136. */
  137. for (i = 0; i < max_cpus; i++)
  138. set_cpu_present(i, true);
  139. /*
  140. * Initialise the SCU if there are more than one CPU and let
  141. * them know where to start.
  142. */
  143. if (max_cpus > 1) {
  144. /*
  145. * Enable the local timer or broadcast device for the
  146. * boot CPU, but only if we have more than one CPU.
  147. */
  148. percpu_timer_setup();
  149. scu_enable(scu_base_addr());
  150. /*
  151. * Write the address of secondary startup into the
  152. * system-wide flags register. The boot monitor waits
  153. * until it receives a soft interrupt, and then the
  154. * secondary CPU branches to this address.
  155. */
  156. __raw_writel(BSYM(virt_to_phys(s5pv310_secondary_startup)), S5P_VA_SYSRAM);
  157. }
  158. }