clock.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /* linux/arch/arm/mach-s5pv310/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV310 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <plat/cpu-freq.h>
  16. #include <plat/clock.h>
  17. #include <plat/cpu.h>
  18. #include <plat/pll.h>
  19. #include <plat/s5p-clock.h>
  20. #include <plat/clock-clksrc.h>
  21. #include <mach/map.h>
  22. #include <mach/regs-clock.h>
  23. static struct clk clk_sclk_hdmi27m = {
  24. .name = "sclk_hdmi27m",
  25. .id = -1,
  26. .rate = 27000000,
  27. };
  28. static int s5pv310_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  29. {
  30. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  31. }
  32. static int s5pv310_clk_ip_peril_ctrl(struct clk *clk, int enable)
  33. {
  34. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  35. }
  36. /* Core list of CMU_CPU side */
  37. static struct clksrc_clk clk_mout_apll = {
  38. .clk = {
  39. .name = "mout_apll",
  40. .id = -1,
  41. },
  42. .sources = &clk_src_apll,
  43. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  44. };
  45. static struct clksrc_clk clk_sclk_apll = {
  46. .clk = {
  47. .name = "sclk_apll",
  48. .id = -1,
  49. .parent = &clk_mout_apll.clk,
  50. },
  51. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  52. };
  53. static struct clksrc_clk clk_mout_epll = {
  54. .clk = {
  55. .name = "mout_epll",
  56. .id = -1,
  57. },
  58. .sources = &clk_src_epll,
  59. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  60. };
  61. static struct clksrc_clk clk_mout_mpll = {
  62. .clk = {
  63. .name = "mout_mpll",
  64. .id = -1,
  65. },
  66. .sources = &clk_src_mpll,
  67. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
  68. };
  69. static struct clk *clkset_moutcore_list[] = {
  70. [0] = &clk_sclk_apll.clk,
  71. [1] = &clk_mout_mpll.clk,
  72. };
  73. static struct clksrc_sources clkset_moutcore = {
  74. .sources = clkset_moutcore_list,
  75. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  76. };
  77. static struct clksrc_clk clk_moutcore = {
  78. .clk = {
  79. .name = "moutcore",
  80. .id = -1,
  81. },
  82. .sources = &clkset_moutcore,
  83. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  84. };
  85. static struct clksrc_clk clk_coreclk = {
  86. .clk = {
  87. .name = "core_clk",
  88. .id = -1,
  89. .parent = &clk_moutcore.clk,
  90. },
  91. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  92. };
  93. static struct clksrc_clk clk_armclk = {
  94. .clk = {
  95. .name = "armclk",
  96. .id = -1,
  97. .parent = &clk_coreclk.clk,
  98. },
  99. };
  100. static struct clksrc_clk clk_aclk_corem0 = {
  101. .clk = {
  102. .name = "aclk_corem0",
  103. .id = -1,
  104. .parent = &clk_coreclk.clk,
  105. },
  106. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  107. };
  108. static struct clksrc_clk clk_aclk_cores = {
  109. .clk = {
  110. .name = "aclk_cores",
  111. .id = -1,
  112. .parent = &clk_coreclk.clk,
  113. },
  114. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  115. };
  116. static struct clksrc_clk clk_aclk_corem1 = {
  117. .clk = {
  118. .name = "aclk_corem1",
  119. .id = -1,
  120. .parent = &clk_coreclk.clk,
  121. },
  122. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  123. };
  124. static struct clksrc_clk clk_periphclk = {
  125. .clk = {
  126. .name = "periphclk",
  127. .id = -1,
  128. .parent = &clk_coreclk.clk,
  129. },
  130. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  131. };
  132. static struct clksrc_clk clk_atclk = {
  133. .clk = {
  134. .name = "atclk",
  135. .id = -1,
  136. .parent = &clk_moutcore.clk,
  137. },
  138. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 16, .size = 3 },
  139. };
  140. static struct clksrc_clk clk_pclk_dbg = {
  141. .clk = {
  142. .name = "pclk_dbg",
  143. .id = -1,
  144. .parent = &clk_atclk.clk,
  145. },
  146. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 20, .size = 3 },
  147. };
  148. /* Core list of CMU_CORE side */
  149. static struct clk *clkset_corebus_list[] = {
  150. [0] = &clk_mout_mpll.clk,
  151. [1] = &clk_sclk_apll.clk,
  152. };
  153. static struct clksrc_sources clkset_mout_corebus = {
  154. .sources = clkset_corebus_list,
  155. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  156. };
  157. static struct clksrc_clk clk_mout_corebus = {
  158. .clk = {
  159. .name = "mout_corebus",
  160. .id = -1,
  161. },
  162. .sources = &clkset_mout_corebus,
  163. .reg_src = { .reg = S5P_CLKSRC_CORE, .shift = 4, .size = 1 },
  164. };
  165. static struct clksrc_clk clk_sclk_dmc = {
  166. .clk = {
  167. .name = "sclk_dmc",
  168. .id = -1,
  169. .parent = &clk_mout_corebus.clk,
  170. },
  171. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 12, .size = 3 },
  172. };
  173. static struct clksrc_clk clk_aclk_cored = {
  174. .clk = {
  175. .name = "aclk_cored",
  176. .id = -1,
  177. .parent = &clk_sclk_dmc.clk,
  178. },
  179. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 16, .size = 3 },
  180. };
  181. static struct clksrc_clk clk_aclk_corep = {
  182. .clk = {
  183. .name = "aclk_corep",
  184. .id = -1,
  185. .parent = &clk_aclk_cored.clk,
  186. },
  187. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 20, .size = 3 },
  188. };
  189. static struct clksrc_clk clk_aclk_acp = {
  190. .clk = {
  191. .name = "aclk_acp",
  192. .id = -1,
  193. .parent = &clk_mout_corebus.clk,
  194. },
  195. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 0, .size = 3 },
  196. };
  197. static struct clksrc_clk clk_pclk_acp = {
  198. .clk = {
  199. .name = "pclk_acp",
  200. .id = -1,
  201. .parent = &clk_aclk_acp.clk,
  202. },
  203. .reg_div = { .reg = S5P_CLKDIV_CORE0, .shift = 4, .size = 3 },
  204. };
  205. /* Core list of CMU_TOP side */
  206. static struct clk *clkset_aclk_top_list[] = {
  207. [0] = &clk_mout_mpll.clk,
  208. [1] = &clk_sclk_apll.clk,
  209. };
  210. static struct clksrc_sources clkset_aclk_200 = {
  211. .sources = clkset_aclk_top_list,
  212. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  213. };
  214. static struct clksrc_clk clk_aclk_200 = {
  215. .clk = {
  216. .name = "aclk_200",
  217. .id = -1,
  218. },
  219. .sources = &clkset_aclk_200,
  220. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  221. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  222. };
  223. static struct clksrc_sources clkset_aclk_100 = {
  224. .sources = clkset_aclk_top_list,
  225. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  226. };
  227. static struct clksrc_clk clk_aclk_100 = {
  228. .clk = {
  229. .name = "aclk_100",
  230. .id = -1,
  231. },
  232. .sources = &clkset_aclk_100,
  233. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  234. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  235. };
  236. static struct clksrc_sources clkset_aclk_160 = {
  237. .sources = clkset_aclk_top_list,
  238. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  239. };
  240. static struct clksrc_clk clk_aclk_160 = {
  241. .clk = {
  242. .name = "aclk_160",
  243. .id = -1,
  244. },
  245. .sources = &clkset_aclk_160,
  246. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  247. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  248. };
  249. static struct clksrc_sources clkset_aclk_133 = {
  250. .sources = clkset_aclk_top_list,
  251. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  252. };
  253. static struct clksrc_clk clk_aclk_133 = {
  254. .clk = {
  255. .name = "aclk_133",
  256. .id = -1,
  257. },
  258. .sources = &clkset_aclk_133,
  259. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  260. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  261. };
  262. static struct clk *clkset_vpllsrc_list[] = {
  263. [0] = &clk_fin_vpll,
  264. [1] = &clk_sclk_hdmi27m,
  265. };
  266. static struct clksrc_sources clkset_vpllsrc = {
  267. .sources = clkset_vpllsrc_list,
  268. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  269. };
  270. static struct clksrc_clk clk_vpllsrc = {
  271. .clk = {
  272. .name = "vpll_src",
  273. .id = -1,
  274. },
  275. .sources = &clkset_vpllsrc,
  276. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  277. };
  278. static struct clk *clkset_sclk_vpll_list[] = {
  279. [0] = &clk_vpllsrc.clk,
  280. [1] = &clk_fout_vpll,
  281. };
  282. static struct clksrc_sources clkset_sclk_vpll = {
  283. .sources = clkset_sclk_vpll_list,
  284. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  285. };
  286. static struct clksrc_clk clk_sclk_vpll = {
  287. .clk = {
  288. .name = "sclk_vpll",
  289. .id = -1,
  290. },
  291. .sources = &clkset_sclk_vpll,
  292. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  293. };
  294. static struct clk init_clocks_disable[] = {
  295. {
  296. .name = "timers",
  297. .id = -1,
  298. .parent = &clk_aclk_100.clk,
  299. .enable = s5pv310_clk_ip_peril_ctrl,
  300. .ctrlbit = (1<<24),
  301. }
  302. };
  303. static struct clk init_clocks[] = {
  304. {
  305. .name = "uart",
  306. .id = 0,
  307. .enable = s5pv310_clk_ip_peril_ctrl,
  308. .ctrlbit = (1 << 0),
  309. }, {
  310. .name = "uart",
  311. .id = 1,
  312. .enable = s5pv310_clk_ip_peril_ctrl,
  313. .ctrlbit = (1 << 1),
  314. }, {
  315. .name = "uart",
  316. .id = 2,
  317. .enable = s5pv310_clk_ip_peril_ctrl,
  318. .ctrlbit = (1 << 2),
  319. }, {
  320. .name = "uart",
  321. .id = 3,
  322. .enable = s5pv310_clk_ip_peril_ctrl,
  323. .ctrlbit = (1 << 3),
  324. }, {
  325. .name = "uart",
  326. .id = 4,
  327. .enable = s5pv310_clk_ip_peril_ctrl,
  328. .ctrlbit = (1 << 4),
  329. }, {
  330. .name = "uart",
  331. .id = 5,
  332. .enable = s5pv310_clk_ip_peril_ctrl,
  333. .ctrlbit = (1 << 5),
  334. }
  335. };
  336. static struct clk *clkset_group_list[] = {
  337. [0] = &clk_ext_xtal_mux,
  338. [1] = &clk_xusbxti,
  339. [2] = &clk_sclk_hdmi27m,
  340. [6] = &clk_mout_mpll.clk,
  341. [7] = &clk_mout_epll.clk,
  342. [8] = &clk_sclk_vpll.clk,
  343. };
  344. static struct clksrc_sources clkset_group = {
  345. .sources = clkset_group_list,
  346. .nr_sources = ARRAY_SIZE(clkset_group_list),
  347. };
  348. static struct clksrc_clk clksrcs[] = {
  349. {
  350. .clk = {
  351. .name = "uclk1",
  352. .id = 0,
  353. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  354. .ctrlbit = (1 << 0),
  355. },
  356. .sources = &clkset_group,
  357. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  358. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  359. }, {
  360. .clk = {
  361. .name = "uclk1",
  362. .id = 1,
  363. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  364. .ctrlbit = (1 << 4),
  365. },
  366. .sources = &clkset_group,
  367. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  368. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  369. }, {
  370. .clk = {
  371. .name = "uclk1",
  372. .id = 2,
  373. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  374. .ctrlbit = (1 << 8),
  375. },
  376. .sources = &clkset_group,
  377. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  378. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  379. }, {
  380. .clk = {
  381. .name = "uclk1",
  382. .id = 3,
  383. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  384. .ctrlbit = (1 << 12),
  385. },
  386. .sources = &clkset_group,
  387. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  388. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  389. }, {
  390. .clk = {
  391. .name = "sclk_pwm",
  392. .id = -1,
  393. .enable = s5pv310_clksrc_mask_peril0_ctrl,
  394. .ctrlbit = (1 << 24),
  395. },
  396. .sources = &clkset_group,
  397. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  398. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  399. },
  400. };
  401. /* Clock initialization code */
  402. static struct clksrc_clk *sysclks[] = {
  403. &clk_mout_apll,
  404. &clk_sclk_apll,
  405. &clk_mout_epll,
  406. &clk_mout_mpll,
  407. &clk_moutcore,
  408. &clk_coreclk,
  409. &clk_armclk,
  410. &clk_aclk_corem0,
  411. &clk_aclk_cores,
  412. &clk_aclk_corem1,
  413. &clk_periphclk,
  414. &clk_atclk,
  415. &clk_pclk_dbg,
  416. &clk_mout_corebus,
  417. &clk_sclk_dmc,
  418. &clk_aclk_cored,
  419. &clk_aclk_corep,
  420. &clk_aclk_acp,
  421. &clk_pclk_acp,
  422. &clk_vpllsrc,
  423. &clk_sclk_vpll,
  424. &clk_aclk_200,
  425. &clk_aclk_100,
  426. &clk_aclk_160,
  427. &clk_aclk_133,
  428. };
  429. void __init_or_cpufreq s5pv310_setup_clocks(void)
  430. {
  431. struct clk *xtal_clk;
  432. unsigned long apll;
  433. unsigned long mpll;
  434. unsigned long epll;
  435. unsigned long vpll;
  436. unsigned long vpllsrc;
  437. unsigned long xtal;
  438. unsigned long armclk;
  439. unsigned long aclk_corem0;
  440. unsigned long aclk_cores;
  441. unsigned long aclk_corem1;
  442. unsigned long periphclk;
  443. unsigned long sclk_dmc;
  444. unsigned long aclk_cored;
  445. unsigned long aclk_corep;
  446. unsigned long aclk_acp;
  447. unsigned long pclk_acp;
  448. unsigned int ptr;
  449. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  450. xtal_clk = clk_get(NULL, "xtal");
  451. BUG_ON(IS_ERR(xtal_clk));
  452. xtal = clk_get_rate(xtal_clk);
  453. clk_put(xtal_clk);
  454. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  455. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
  456. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
  457. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  458. __raw_readl(S5P_EPLL_CON1), pll_4600);
  459. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  460. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  461. __raw_readl(S5P_VPLL_CON1), pll_4650);
  462. clk_fout_apll.rate = apll;
  463. clk_fout_mpll.rate = mpll;
  464. clk_fout_epll.rate = epll;
  465. clk_fout_vpll.rate = vpll;
  466. printk(KERN_INFO "S5PV310: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  467. apll, mpll, epll, vpll);
  468. armclk = clk_get_rate(&clk_armclk.clk);
  469. aclk_corem0 = clk_get_rate(&clk_aclk_corem0.clk);
  470. aclk_cores = clk_get_rate(&clk_aclk_cores.clk);
  471. aclk_corem1 = clk_get_rate(&clk_aclk_corem1.clk);
  472. periphclk = clk_get_rate(&clk_periphclk.clk);
  473. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  474. aclk_cored = clk_get_rate(&clk_aclk_cored.clk);
  475. aclk_corep = clk_get_rate(&clk_aclk_corep.clk);
  476. aclk_acp = clk_get_rate(&clk_aclk_acp.clk);
  477. pclk_acp = clk_get_rate(&clk_pclk_acp.clk);
  478. printk(KERN_INFO "S5PV310: ARMCLK=%ld, COREM0=%ld, CORES=%ld\n"
  479. "COREM1=%ld, PERI=%ld, DMC=%ld, CORED=%ld\n"
  480. "COREP=%ld, ACLK_ACP=%ld, PCLK_ACP=%ld",
  481. armclk, aclk_corem0, aclk_cores, aclk_corem1,
  482. periphclk, sclk_dmc, aclk_cored, aclk_corep,
  483. aclk_acp, pclk_acp);
  484. clk_f.rate = armclk;
  485. clk_h.rate = sclk_dmc;
  486. clk_p.rate = periphclk;
  487. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  488. s3c_set_clksrc(&clksrcs[ptr], true);
  489. }
  490. static struct clk *clks[] __initdata = {
  491. /* Nothing here yet */
  492. };
  493. void __init s5pv310_register_clocks(void)
  494. {
  495. struct clk *clkp;
  496. int ret;
  497. int ptr;
  498. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  499. if (ret > 0)
  500. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  501. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  502. s3c_register_clksrc(sysclks[ptr], 1);
  503. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  504. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  505. clkp = init_clocks_disable;
  506. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  507. ret = s3c24xx_register_clock(clkp);
  508. if (ret < 0) {
  509. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  510. clkp->name, ret);
  511. }
  512. (clkp->enable)(clkp, 0);
  513. }
  514. s3c_pwmclk_init();
  515. }