clock.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static struct clksrc_clk clk_mout_apll = {
  31. .clk = {
  32. .name = "mout_apll",
  33. .id = -1,
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. .id = -1,
  42. },
  43. .sources = &clk_src_epll,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  45. };
  46. static struct clksrc_clk clk_mout_mpll = {
  47. .clk = {
  48. .name = "mout_mpll",
  49. .id = -1,
  50. },
  51. .sources = &clk_src_mpll,
  52. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  53. };
  54. static struct clk *clkset_armclk_list[] = {
  55. [0] = &clk_mout_apll.clk,
  56. [1] = &clk_mout_mpll.clk,
  57. };
  58. static struct clksrc_sources clkset_armclk = {
  59. .sources = clkset_armclk_list,
  60. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  61. };
  62. static struct clksrc_clk clk_armclk = {
  63. .clk = {
  64. .name = "armclk",
  65. .id = -1,
  66. },
  67. .sources = &clkset_armclk,
  68. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  69. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  70. };
  71. static struct clksrc_clk clk_hclk_msys = {
  72. .clk = {
  73. .name = "hclk_msys",
  74. .id = -1,
  75. .parent = &clk_armclk.clk,
  76. },
  77. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  78. };
  79. static struct clksrc_clk clk_pclk_msys = {
  80. .clk = {
  81. .name = "pclk_msys",
  82. .id = -1,
  83. .parent = &clk_hclk_msys.clk,
  84. },
  85. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  86. };
  87. static struct clksrc_clk clk_sclk_a2m = {
  88. .clk = {
  89. .name = "sclk_a2m",
  90. .id = -1,
  91. .parent = &clk_mout_apll.clk,
  92. },
  93. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  94. };
  95. static struct clk *clkset_hclk_sys_list[] = {
  96. [0] = &clk_mout_mpll.clk,
  97. [1] = &clk_sclk_a2m.clk,
  98. };
  99. static struct clksrc_sources clkset_hclk_sys = {
  100. .sources = clkset_hclk_sys_list,
  101. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  102. };
  103. static struct clksrc_clk clk_hclk_dsys = {
  104. .clk = {
  105. .name = "hclk_dsys",
  106. .id = -1,
  107. },
  108. .sources = &clkset_hclk_sys,
  109. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  111. };
  112. static struct clksrc_clk clk_pclk_dsys = {
  113. .clk = {
  114. .name = "pclk_dsys",
  115. .id = -1,
  116. .parent = &clk_hclk_dsys.clk,
  117. },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  119. };
  120. static struct clksrc_clk clk_hclk_psys = {
  121. .clk = {
  122. .name = "hclk_psys",
  123. .id = -1,
  124. },
  125. .sources = &clkset_hclk_sys,
  126. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  127. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  128. };
  129. static struct clksrc_clk clk_pclk_psys = {
  130. .clk = {
  131. .name = "pclk_psys",
  132. .id = -1,
  133. .parent = &clk_hclk_psys.clk,
  134. },
  135. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  136. };
  137. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  140. }
  141. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  144. }
  145. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  148. }
  149. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  152. }
  153. static int s5pv210_clk_ip4_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P_CLKGATE_IP4, clk, enable);
  156. }
  157. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  160. }
  161. static int s5pv210_clk_mask1_ctrl(struct clk *clk, int enable)
  162. {
  163. return s5p_gatectrl(S5P_CLK_SRC_MASK1, clk, enable);
  164. }
  165. static struct clk clk_sclk_hdmi27m = {
  166. .name = "sclk_hdmi27m",
  167. .id = -1,
  168. .rate = 27000000,
  169. };
  170. static struct clk clk_sclk_hdmiphy = {
  171. .name = "sclk_hdmiphy",
  172. .id = -1,
  173. };
  174. static struct clk clk_sclk_usbphy0 = {
  175. .name = "sclk_usbphy0",
  176. .id = -1,
  177. };
  178. static struct clk clk_sclk_usbphy1 = {
  179. .name = "sclk_usbphy1",
  180. .id = -1,
  181. };
  182. static struct clk clk_pcmcdclk0 = {
  183. .name = "pcmcdclk",
  184. .id = -1,
  185. };
  186. static struct clk clk_pcmcdclk1 = {
  187. .name = "pcmcdclk",
  188. .id = -1,
  189. };
  190. static struct clk clk_pcmcdclk2 = {
  191. .name = "pcmcdclk",
  192. .id = -1,
  193. };
  194. static struct clk *clkset_vpllsrc_list[] = {
  195. [0] = &clk_fin_vpll,
  196. [1] = &clk_sclk_hdmi27m,
  197. };
  198. static struct clksrc_sources clkset_vpllsrc = {
  199. .sources = clkset_vpllsrc_list,
  200. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  201. };
  202. static struct clksrc_clk clk_vpllsrc = {
  203. .clk = {
  204. .name = "vpll_src",
  205. .id = -1,
  206. .enable = s5pv210_clk_mask0_ctrl,
  207. .ctrlbit = (1 << 7),
  208. },
  209. .sources = &clkset_vpllsrc,
  210. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  211. };
  212. static struct clk *clkset_sclk_vpll_list[] = {
  213. [0] = &clk_vpllsrc.clk,
  214. [1] = &clk_fout_vpll,
  215. };
  216. static struct clksrc_sources clkset_sclk_vpll = {
  217. .sources = clkset_sclk_vpll_list,
  218. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  219. };
  220. static struct clksrc_clk clk_sclk_vpll = {
  221. .clk = {
  222. .name = "sclk_vpll",
  223. .id = -1,
  224. },
  225. .sources = &clkset_sclk_vpll,
  226. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  227. };
  228. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  229. {
  230. return clk_get_rate(clk->parent) / 2;
  231. }
  232. static struct clk_ops clk_hclk_imem_ops = {
  233. .get_rate = s5pv210_clk_imem_get_rate,
  234. };
  235. static struct clk init_clocks_disable[] = {
  236. {
  237. .name = "rot",
  238. .id = -1,
  239. .parent = &clk_hclk_dsys.clk,
  240. .enable = s5pv210_clk_ip0_ctrl,
  241. .ctrlbit = (1<<29),
  242. }, {
  243. .name = "otg",
  244. .id = -1,
  245. .parent = &clk_hclk_psys.clk,
  246. .enable = s5pv210_clk_ip1_ctrl,
  247. .ctrlbit = (1<<16),
  248. }, {
  249. .name = "usb-host",
  250. .id = -1,
  251. .parent = &clk_hclk_psys.clk,
  252. .enable = s5pv210_clk_ip1_ctrl,
  253. .ctrlbit = (1<<17),
  254. }, {
  255. .name = "lcd",
  256. .id = -1,
  257. .parent = &clk_hclk_dsys.clk,
  258. .enable = s5pv210_clk_ip1_ctrl,
  259. .ctrlbit = (1<<0),
  260. }, {
  261. .name = "cfcon",
  262. .id = 0,
  263. .parent = &clk_hclk_psys.clk,
  264. .enable = s5pv210_clk_ip1_ctrl,
  265. .ctrlbit = (1<<25),
  266. }, {
  267. .name = "hsmmc",
  268. .id = 0,
  269. .parent = &clk_hclk_psys.clk,
  270. .enable = s5pv210_clk_ip2_ctrl,
  271. .ctrlbit = (1<<16),
  272. }, {
  273. .name = "hsmmc",
  274. .id = 1,
  275. .parent = &clk_hclk_psys.clk,
  276. .enable = s5pv210_clk_ip2_ctrl,
  277. .ctrlbit = (1<<17),
  278. }, {
  279. .name = "hsmmc",
  280. .id = 2,
  281. .parent = &clk_hclk_psys.clk,
  282. .enable = s5pv210_clk_ip2_ctrl,
  283. .ctrlbit = (1<<18),
  284. }, {
  285. .name = "hsmmc",
  286. .id = 3,
  287. .parent = &clk_hclk_psys.clk,
  288. .enable = s5pv210_clk_ip2_ctrl,
  289. .ctrlbit = (1<<19),
  290. }, {
  291. .name = "systimer",
  292. .id = -1,
  293. .parent = &clk_pclk_psys.clk,
  294. .enable = s5pv210_clk_ip3_ctrl,
  295. .ctrlbit = (1<<16),
  296. }, {
  297. .name = "watchdog",
  298. .id = -1,
  299. .parent = &clk_pclk_psys.clk,
  300. .enable = s5pv210_clk_ip3_ctrl,
  301. .ctrlbit = (1<<22),
  302. }, {
  303. .name = "rtc",
  304. .id = -1,
  305. .parent = &clk_pclk_psys.clk,
  306. .enable = s5pv210_clk_ip3_ctrl,
  307. .ctrlbit = (1<<15),
  308. }, {
  309. .name = "i2c",
  310. .id = 0,
  311. .parent = &clk_pclk_psys.clk,
  312. .enable = s5pv210_clk_ip3_ctrl,
  313. .ctrlbit = (1<<7),
  314. }, {
  315. .name = "i2c",
  316. .id = 1,
  317. .parent = &clk_pclk_psys.clk,
  318. .enable = s5pv210_clk_ip3_ctrl,
  319. .ctrlbit = (1<<8),
  320. }, {
  321. .name = "i2c",
  322. .id = 2,
  323. .parent = &clk_pclk_psys.clk,
  324. .enable = s5pv210_clk_ip3_ctrl,
  325. .ctrlbit = (1<<9),
  326. }, {
  327. .name = "spi",
  328. .id = 0,
  329. .parent = &clk_pclk_psys.clk,
  330. .enable = s5pv210_clk_ip3_ctrl,
  331. .ctrlbit = (1<<12),
  332. }, {
  333. .name = "spi",
  334. .id = 1,
  335. .parent = &clk_pclk_psys.clk,
  336. .enable = s5pv210_clk_ip3_ctrl,
  337. .ctrlbit = (1<<13),
  338. }, {
  339. .name = "spi",
  340. .id = 2,
  341. .parent = &clk_pclk_psys.clk,
  342. .enable = s5pv210_clk_ip3_ctrl,
  343. .ctrlbit = (1<<14),
  344. }, {
  345. .name = "timers",
  346. .id = -1,
  347. .parent = &clk_pclk_psys.clk,
  348. .enable = s5pv210_clk_ip3_ctrl,
  349. .ctrlbit = (1<<23),
  350. }, {
  351. .name = "adc",
  352. .id = -1,
  353. .parent = &clk_pclk_psys.clk,
  354. .enable = s5pv210_clk_ip3_ctrl,
  355. .ctrlbit = (1<<24),
  356. }, {
  357. .name = "keypad",
  358. .id = -1,
  359. .parent = &clk_pclk_psys.clk,
  360. .enable = s5pv210_clk_ip3_ctrl,
  361. .ctrlbit = (1<<21),
  362. }, {
  363. .name = "i2s_v50",
  364. .id = 0,
  365. .parent = &clk_p,
  366. .enable = s5pv210_clk_ip3_ctrl,
  367. .ctrlbit = (1<<4),
  368. }, {
  369. .name = "i2s_v32",
  370. .id = 0,
  371. .parent = &clk_p,
  372. .enable = s5pv210_clk_ip3_ctrl,
  373. .ctrlbit = (1 << 5),
  374. }, {
  375. .name = "i2s_v32",
  376. .id = 1,
  377. .parent = &clk_p,
  378. .enable = s5pv210_clk_ip3_ctrl,
  379. .ctrlbit = (1 << 6),
  380. },
  381. };
  382. static struct clk init_clocks[] = {
  383. {
  384. .name = "hclk_imem",
  385. .id = -1,
  386. .parent = &clk_hclk_msys.clk,
  387. .ctrlbit = (1 << 5),
  388. .enable = s5pv210_clk_ip0_ctrl,
  389. .ops = &clk_hclk_imem_ops,
  390. }, {
  391. .name = "uart",
  392. .id = 0,
  393. .parent = &clk_pclk_psys.clk,
  394. .enable = s5pv210_clk_ip3_ctrl,
  395. .ctrlbit = (1 << 17),
  396. }, {
  397. .name = "uart",
  398. .id = 1,
  399. .parent = &clk_pclk_psys.clk,
  400. .enable = s5pv210_clk_ip3_ctrl,
  401. .ctrlbit = (1 << 18),
  402. }, {
  403. .name = "uart",
  404. .id = 2,
  405. .parent = &clk_pclk_psys.clk,
  406. .enable = s5pv210_clk_ip3_ctrl,
  407. .ctrlbit = (1 << 19),
  408. }, {
  409. .name = "uart",
  410. .id = 3,
  411. .parent = &clk_pclk_psys.clk,
  412. .enable = s5pv210_clk_ip3_ctrl,
  413. .ctrlbit = (1 << 20),
  414. },
  415. };
  416. static struct clk *clkset_uart_list[] = {
  417. [6] = &clk_mout_mpll.clk,
  418. [7] = &clk_mout_epll.clk,
  419. };
  420. static struct clksrc_sources clkset_uart = {
  421. .sources = clkset_uart_list,
  422. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  423. };
  424. static struct clk *clkset_group1_list[] = {
  425. [0] = &clk_sclk_a2m.clk,
  426. [1] = &clk_mout_mpll.clk,
  427. [2] = &clk_mout_epll.clk,
  428. [3] = &clk_sclk_vpll.clk,
  429. };
  430. static struct clksrc_sources clkset_group1 = {
  431. .sources = clkset_group1_list,
  432. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  433. };
  434. static struct clk *clkset_sclk_onenand_list[] = {
  435. [0] = &clk_hclk_psys.clk,
  436. [1] = &clk_hclk_dsys.clk,
  437. };
  438. static struct clksrc_sources clkset_sclk_onenand = {
  439. .sources = clkset_sclk_onenand_list,
  440. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  441. };
  442. static struct clk *clkset_sclk_dac_list[] = {
  443. [0] = &clk_sclk_vpll.clk,
  444. [1] = &clk_sclk_hdmiphy,
  445. };
  446. static struct clksrc_sources clkset_sclk_dac = {
  447. .sources = clkset_sclk_dac_list,
  448. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  449. };
  450. static struct clksrc_clk clk_sclk_dac = {
  451. .clk = {
  452. .name = "sclk_dac",
  453. .id = -1,
  454. .enable = s5pv210_clk_mask0_ctrl,
  455. .ctrlbit = (1 << 2),
  456. },
  457. .sources = &clkset_sclk_dac,
  458. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  459. };
  460. static struct clksrc_clk clk_sclk_pixel = {
  461. .clk = {
  462. .name = "sclk_pixel",
  463. .id = -1,
  464. .parent = &clk_sclk_vpll.clk,
  465. },
  466. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  467. };
  468. static struct clk *clkset_sclk_hdmi_list[] = {
  469. [0] = &clk_sclk_pixel.clk,
  470. [1] = &clk_sclk_hdmiphy,
  471. };
  472. static struct clksrc_sources clkset_sclk_hdmi = {
  473. .sources = clkset_sclk_hdmi_list,
  474. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  475. };
  476. static struct clksrc_clk clk_sclk_hdmi = {
  477. .clk = {
  478. .name = "sclk_hdmi",
  479. .id = -1,
  480. .enable = s5pv210_clk_mask0_ctrl,
  481. .ctrlbit = (1 << 0),
  482. },
  483. .sources = &clkset_sclk_hdmi,
  484. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  485. };
  486. static struct clk *clkset_sclk_mixer_list[] = {
  487. [0] = &clk_sclk_dac.clk,
  488. [1] = &clk_sclk_hdmi.clk,
  489. };
  490. static struct clksrc_sources clkset_sclk_mixer = {
  491. .sources = clkset_sclk_mixer_list,
  492. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  493. };
  494. static struct clk *clkset_sclk_audio0_list[] = {
  495. [0] = &clk_ext_xtal_mux,
  496. [1] = &clk_pcmcdclk0,
  497. [2] = &clk_sclk_hdmi27m,
  498. [3] = &clk_sclk_usbphy0,
  499. [4] = &clk_sclk_usbphy1,
  500. [5] = &clk_sclk_hdmiphy,
  501. [6] = &clk_mout_mpll.clk,
  502. [7] = &clk_mout_epll.clk,
  503. [8] = &clk_sclk_vpll.clk,
  504. };
  505. static struct clksrc_sources clkset_sclk_audio0 = {
  506. .sources = clkset_sclk_audio0_list,
  507. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  508. };
  509. static struct clksrc_clk clk_sclk_audio0 = {
  510. .clk = {
  511. .name = "sclk_audio",
  512. .id = 0,
  513. .enable = s5pv210_clk_mask0_ctrl,
  514. .ctrlbit = (1 << 24),
  515. },
  516. .sources = &clkset_sclk_audio0,
  517. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  518. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  519. };
  520. static struct clk *clkset_sclk_audio1_list[] = {
  521. [0] = &clk_ext_xtal_mux,
  522. [1] = &clk_pcmcdclk1,
  523. [2] = &clk_sclk_hdmi27m,
  524. [3] = &clk_sclk_usbphy0,
  525. [4] = &clk_sclk_usbphy1,
  526. [5] = &clk_sclk_hdmiphy,
  527. [6] = &clk_mout_mpll.clk,
  528. [7] = &clk_mout_epll.clk,
  529. [8] = &clk_sclk_vpll.clk,
  530. };
  531. static struct clksrc_sources clkset_sclk_audio1 = {
  532. .sources = clkset_sclk_audio1_list,
  533. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  534. };
  535. static struct clksrc_clk clk_sclk_audio1 = {
  536. .clk = {
  537. .name = "sclk_audio",
  538. .id = 1,
  539. .enable = s5pv210_clk_mask0_ctrl,
  540. .ctrlbit = (1 << 25),
  541. },
  542. .sources = &clkset_sclk_audio1,
  543. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  544. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  545. };
  546. static struct clk *clkset_sclk_audio2_list[] = {
  547. [0] = &clk_ext_xtal_mux,
  548. [1] = &clk_pcmcdclk0,
  549. [2] = &clk_sclk_hdmi27m,
  550. [3] = &clk_sclk_usbphy0,
  551. [4] = &clk_sclk_usbphy1,
  552. [5] = &clk_sclk_hdmiphy,
  553. [6] = &clk_mout_mpll.clk,
  554. [7] = &clk_mout_epll.clk,
  555. [8] = &clk_sclk_vpll.clk,
  556. };
  557. static struct clksrc_sources clkset_sclk_audio2 = {
  558. .sources = clkset_sclk_audio2_list,
  559. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  560. };
  561. static struct clksrc_clk clk_sclk_audio2 = {
  562. .clk = {
  563. .name = "sclk_audio",
  564. .id = 2,
  565. .enable = s5pv210_clk_mask0_ctrl,
  566. .ctrlbit = (1 << 26),
  567. },
  568. .sources = &clkset_sclk_audio2,
  569. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  570. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  571. };
  572. static struct clk *clkset_sclk_spdif_list[] = {
  573. [0] = &clk_sclk_audio0.clk,
  574. [1] = &clk_sclk_audio1.clk,
  575. [2] = &clk_sclk_audio2.clk,
  576. };
  577. static struct clksrc_sources clkset_sclk_spdif = {
  578. .sources = clkset_sclk_spdif_list,
  579. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  580. };
  581. static struct clk *clkset_group2_list[] = {
  582. [0] = &clk_ext_xtal_mux,
  583. [1] = &clk_xusbxti,
  584. [2] = &clk_sclk_hdmi27m,
  585. [3] = &clk_sclk_usbphy0,
  586. [4] = &clk_sclk_usbphy1,
  587. [5] = &clk_sclk_hdmiphy,
  588. [6] = &clk_mout_mpll.clk,
  589. [7] = &clk_mout_epll.clk,
  590. [8] = &clk_sclk_vpll.clk,
  591. };
  592. static struct clksrc_sources clkset_group2 = {
  593. .sources = clkset_group2_list,
  594. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  595. };
  596. static struct clksrc_clk clksrcs[] = {
  597. {
  598. .clk = {
  599. .name = "sclk_dmc",
  600. .id = -1,
  601. },
  602. .sources = &clkset_group1,
  603. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  604. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  605. }, {
  606. .clk = {
  607. .name = "sclk_onenand",
  608. .id = -1,
  609. },
  610. .sources = &clkset_sclk_onenand,
  611. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  612. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  613. }, {
  614. .clk = {
  615. .name = "uclk1",
  616. .id = 0,
  617. .enable = s5pv210_clk_mask0_ctrl,
  618. .ctrlbit = (1 << 12),
  619. },
  620. .sources = &clkset_uart,
  621. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  622. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  623. }, {
  624. .clk = {
  625. .name = "uclk1",
  626. .id = 1,
  627. .enable = s5pv210_clk_mask0_ctrl,
  628. .ctrlbit = (1 << 13),
  629. },
  630. .sources = &clkset_uart,
  631. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  632. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  633. }, {
  634. .clk = {
  635. .name = "uclk1",
  636. .id = 2,
  637. .enable = s5pv210_clk_mask0_ctrl,
  638. .ctrlbit = (1 << 14),
  639. },
  640. .sources = &clkset_uart,
  641. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  642. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  643. }, {
  644. .clk = {
  645. .name = "uclk1",
  646. .id = 3,
  647. .enable = s5pv210_clk_mask0_ctrl,
  648. .ctrlbit = (1 << 15),
  649. },
  650. .sources = &clkset_uart,
  651. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  652. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  653. }, {
  654. .clk = {
  655. .name = "sclk_mixer",
  656. .id = -1,
  657. .enable = s5pv210_clk_mask0_ctrl,
  658. .ctrlbit = (1 << 1),
  659. },
  660. .sources = &clkset_sclk_mixer,
  661. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  662. }, {
  663. .clk = {
  664. .name = "sclk_spdif",
  665. .id = -1,
  666. .enable = s5pv210_clk_mask0_ctrl,
  667. .ctrlbit = (1 << 27),
  668. },
  669. .sources = &clkset_sclk_spdif,
  670. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  671. }, {
  672. .clk = {
  673. .name = "sclk_fimc",
  674. .id = 0,
  675. .enable = s5pv210_clk_mask1_ctrl,
  676. .ctrlbit = (1 << 2),
  677. },
  678. .sources = &clkset_group2,
  679. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  680. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  681. }, {
  682. .clk = {
  683. .name = "sclk_fimc",
  684. .id = 1,
  685. .enable = s5pv210_clk_mask1_ctrl,
  686. .ctrlbit = (1 << 3),
  687. },
  688. .sources = &clkset_group2,
  689. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  690. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  691. }, {
  692. .clk = {
  693. .name = "sclk_fimc",
  694. .id = 2,
  695. .enable = s5pv210_clk_mask1_ctrl,
  696. .ctrlbit = (1 << 4),
  697. },
  698. .sources = &clkset_group2,
  699. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  700. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  701. }, {
  702. .clk = {
  703. .name = "sclk_cam",
  704. .id = 0,
  705. .enable = s5pv210_clk_mask0_ctrl,
  706. .ctrlbit = (1 << 3),
  707. },
  708. .sources = &clkset_group2,
  709. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  710. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  711. }, {
  712. .clk = {
  713. .name = "sclk_cam",
  714. .id = 1,
  715. .enable = s5pv210_clk_mask0_ctrl,
  716. .ctrlbit = (1 << 4),
  717. },
  718. .sources = &clkset_group2,
  719. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  720. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  721. }, {
  722. .clk = {
  723. .name = "sclk_fimd",
  724. .id = -1,
  725. .enable = s5pv210_clk_mask0_ctrl,
  726. .ctrlbit = (1 << 5),
  727. },
  728. .sources = &clkset_group2,
  729. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  730. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  731. }, {
  732. .clk = {
  733. .name = "sclk_mmc",
  734. .id = 0,
  735. .enable = s5pv210_clk_mask0_ctrl,
  736. .ctrlbit = (1 << 8),
  737. },
  738. .sources = &clkset_group2,
  739. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  740. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  741. }, {
  742. .clk = {
  743. .name = "sclk_mmc",
  744. .id = 1,
  745. .enable = s5pv210_clk_mask0_ctrl,
  746. .ctrlbit = (1 << 9),
  747. },
  748. .sources = &clkset_group2,
  749. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  750. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  751. }, {
  752. .clk = {
  753. .name = "sclk_mmc",
  754. .id = 2,
  755. .enable = s5pv210_clk_mask0_ctrl,
  756. .ctrlbit = (1 << 10),
  757. },
  758. .sources = &clkset_group2,
  759. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  760. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  761. }, {
  762. .clk = {
  763. .name = "sclk_mmc",
  764. .id = 3,
  765. .enable = s5pv210_clk_mask0_ctrl,
  766. .ctrlbit = (1 << 11),
  767. },
  768. .sources = &clkset_group2,
  769. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  770. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  771. }, {
  772. .clk = {
  773. .name = "sclk_mfc",
  774. .id = -1,
  775. .enable = s5pv210_clk_ip0_ctrl,
  776. .ctrlbit = (1 << 16),
  777. },
  778. .sources = &clkset_group1,
  779. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  780. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  781. }, {
  782. .clk = {
  783. .name = "sclk_g2d",
  784. .id = -1,
  785. .enable = s5pv210_clk_ip0_ctrl,
  786. .ctrlbit = (1 << 12),
  787. },
  788. .sources = &clkset_group1,
  789. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  790. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  791. }, {
  792. .clk = {
  793. .name = "sclk_g3d",
  794. .id = -1,
  795. .enable = s5pv210_clk_ip0_ctrl,
  796. .ctrlbit = (1 << 8),
  797. },
  798. .sources = &clkset_group1,
  799. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  800. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  801. }, {
  802. .clk = {
  803. .name = "sclk_csis",
  804. .id = -1,
  805. .enable = s5pv210_clk_mask0_ctrl,
  806. .ctrlbit = (1 << 6),
  807. },
  808. .sources = &clkset_group2,
  809. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  810. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  811. }, {
  812. .clk = {
  813. .name = "sclk_spi",
  814. .id = 0,
  815. .enable = s5pv210_clk_mask0_ctrl,
  816. .ctrlbit = (1 << 16),
  817. },
  818. .sources = &clkset_group2,
  819. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  820. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  821. }, {
  822. .clk = {
  823. .name = "sclk_spi",
  824. .id = 1,
  825. .enable = s5pv210_clk_mask0_ctrl,
  826. .ctrlbit = (1 << 17),
  827. },
  828. .sources = &clkset_group2,
  829. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  830. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  831. }, {
  832. .clk = {
  833. .name = "sclk_pwi",
  834. .id = -1,
  835. .enable = s5pv210_clk_mask0_ctrl,
  836. .ctrlbit = (1 << 29),
  837. },
  838. .sources = &clkset_group2,
  839. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  840. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  841. }, {
  842. .clk = {
  843. .name = "sclk_pwm",
  844. .id = -1,
  845. .enable = s5pv210_clk_mask0_ctrl,
  846. .ctrlbit = (1 << 19),
  847. },
  848. .sources = &clkset_group2,
  849. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  850. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  851. },
  852. };
  853. /* Clock initialisation code */
  854. static struct clksrc_clk *sysclks[] = {
  855. &clk_mout_apll,
  856. &clk_mout_epll,
  857. &clk_mout_mpll,
  858. &clk_armclk,
  859. &clk_hclk_msys,
  860. &clk_sclk_a2m,
  861. &clk_hclk_dsys,
  862. &clk_hclk_psys,
  863. &clk_pclk_msys,
  864. &clk_pclk_dsys,
  865. &clk_pclk_psys,
  866. &clk_vpllsrc,
  867. &clk_sclk_vpll,
  868. &clk_sclk_dac,
  869. &clk_sclk_pixel,
  870. &clk_sclk_hdmi,
  871. };
  872. void __init_or_cpufreq s5pv210_setup_clocks(void)
  873. {
  874. struct clk *xtal_clk;
  875. unsigned long xtal;
  876. unsigned long vpllsrc;
  877. unsigned long armclk;
  878. unsigned long hclk_msys;
  879. unsigned long hclk_dsys;
  880. unsigned long hclk_psys;
  881. unsigned long pclk_msys;
  882. unsigned long pclk_dsys;
  883. unsigned long pclk_psys;
  884. unsigned long apll;
  885. unsigned long mpll;
  886. unsigned long epll;
  887. unsigned long vpll;
  888. unsigned int ptr;
  889. u32 clkdiv0, clkdiv1;
  890. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  891. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  892. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  893. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  894. __func__, clkdiv0, clkdiv1);
  895. xtal_clk = clk_get(NULL, "xtal");
  896. BUG_ON(IS_ERR(xtal_clk));
  897. xtal = clk_get_rate(xtal_clk);
  898. clk_put(xtal_clk);
  899. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  900. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  901. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  902. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  903. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  904. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  905. clk_fout_apll.rate = apll;
  906. clk_fout_mpll.rate = mpll;
  907. clk_fout_epll.rate = epll;
  908. clk_fout_vpll.rate = vpll;
  909. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  910. apll, mpll, epll, vpll);
  911. armclk = clk_get_rate(&clk_armclk.clk);
  912. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  913. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  914. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  915. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  916. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  917. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  918. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  919. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  920. armclk, hclk_msys, hclk_dsys, hclk_psys,
  921. pclk_msys, pclk_dsys, pclk_psys);
  922. clk_f.rate = armclk;
  923. clk_h.rate = hclk_psys;
  924. clk_p.rate = pclk_psys;
  925. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  926. s3c_set_clksrc(&clksrcs[ptr], true);
  927. }
  928. static struct clk *clks[] __initdata = {
  929. &clk_sclk_hdmi27m,
  930. &clk_sclk_hdmiphy,
  931. &clk_sclk_usbphy0,
  932. &clk_sclk_usbphy1,
  933. &clk_pcmcdclk0,
  934. &clk_pcmcdclk1,
  935. &clk_pcmcdclk2,
  936. };
  937. void __init s5pv210_register_clocks(void)
  938. {
  939. struct clk *clkp;
  940. int ret;
  941. int ptr;
  942. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  943. if (ret > 0)
  944. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  945. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  946. s3c_register_clksrc(sysclks[ptr], 1);
  947. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  948. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  949. clkp = init_clocks_disable;
  950. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  951. ret = s3c24xx_register_clock(clkp);
  952. if (ret < 0) {
  953. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  954. clkp->name, ret);
  955. }
  956. (clkp->enable)(clkp, 0);
  957. }
  958. s3c_pwmclk_init();
  959. }