dev-spi.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /* linux/arch/arm/mach-s5pc100/dev-spi.c
  2. *
  3. * Copyright (C) 2010 Samsung Electronics Co. Ltd.
  4. * Jaswinder Singh <jassi.brar@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/dma-mapping.h>
  12. #include <linux/gpio.h>
  13. #include <mach/dma.h>
  14. #include <mach/map.h>
  15. #include <mach/spi-clocks.h>
  16. #include <plat/s3c64xx-spi.h>
  17. #include <plat/gpio-cfg.h>
  18. #include <plat/irqs.h>
  19. static char *spi_src_clks[] = {
  20. [S5PC100_SPI_SRCCLK_PCLK] = "pclk",
  21. [S5PC100_SPI_SRCCLK_48M] = "spi_48m",
  22. [S5PC100_SPI_SRCCLK_SPIBUS] = "spi_bus",
  23. };
  24. /* SPI Controller platform_devices */
  25. /* Since we emulate multi-cs capability, we do not touch the CS.
  26. * The emulated CS is toggled by board specific mechanism, as it can
  27. * be either some immediate GPIO or some signal out of some other
  28. * chip in between ... or some yet another way.
  29. * We simply do not assume anything about CS.
  30. */
  31. static int s5pc100_spi_cfg_gpio(struct platform_device *pdev)
  32. {
  33. switch (pdev->id) {
  34. case 0:
  35. s3c_gpio_cfgpin(S5PC100_GPB(0), S3C_GPIO_SFN(2));
  36. s3c_gpio_cfgpin(S5PC100_GPB(1), S3C_GPIO_SFN(2));
  37. s3c_gpio_cfgpin(S5PC100_GPB(2), S3C_GPIO_SFN(2));
  38. s3c_gpio_setpull(S5PC100_GPB(0), S3C_GPIO_PULL_UP);
  39. s3c_gpio_setpull(S5PC100_GPB(1), S3C_GPIO_PULL_UP);
  40. s3c_gpio_setpull(S5PC100_GPB(2), S3C_GPIO_PULL_UP);
  41. break;
  42. case 1:
  43. s3c_gpio_cfgpin(S5PC100_GPB(4), S3C_GPIO_SFN(2));
  44. s3c_gpio_cfgpin(S5PC100_GPB(5), S3C_GPIO_SFN(2));
  45. s3c_gpio_cfgpin(S5PC100_GPB(6), S3C_GPIO_SFN(2));
  46. s3c_gpio_setpull(S5PC100_GPB(4), S3C_GPIO_PULL_UP);
  47. s3c_gpio_setpull(S5PC100_GPB(5), S3C_GPIO_PULL_UP);
  48. s3c_gpio_setpull(S5PC100_GPB(6), S3C_GPIO_PULL_UP);
  49. break;
  50. case 2:
  51. s3c_gpio_cfgpin(S5PC100_GPG3(0), S3C_GPIO_SFN(3));
  52. s3c_gpio_cfgpin(S5PC100_GPG3(2), S3C_GPIO_SFN(3));
  53. s3c_gpio_cfgpin(S5PC100_GPG3(3), S3C_GPIO_SFN(3));
  54. s3c_gpio_setpull(S5PC100_GPG3(0), S3C_GPIO_PULL_UP);
  55. s3c_gpio_setpull(S5PC100_GPG3(2), S3C_GPIO_PULL_UP);
  56. s3c_gpio_setpull(S5PC100_GPG3(3), S3C_GPIO_PULL_UP);
  57. break;
  58. default:
  59. dev_err(&pdev->dev, "Invalid SPI Controller number!");
  60. return -EINVAL;
  61. }
  62. return 0;
  63. }
  64. static struct resource s5pc100_spi0_resource[] = {
  65. [0] = {
  66. .start = S5PC100_PA_SPI0,
  67. .end = S5PC100_PA_SPI0 + 0x100 - 1,
  68. .flags = IORESOURCE_MEM,
  69. },
  70. [1] = {
  71. .start = DMACH_SPI0_TX,
  72. .end = DMACH_SPI0_TX,
  73. .flags = IORESOURCE_DMA,
  74. },
  75. [2] = {
  76. .start = DMACH_SPI0_RX,
  77. .end = DMACH_SPI0_RX,
  78. .flags = IORESOURCE_DMA,
  79. },
  80. [3] = {
  81. .start = IRQ_SPI0,
  82. .end = IRQ_SPI0,
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. };
  86. static struct s3c64xx_spi_info s5pc100_spi0_pdata = {
  87. .cfg_gpio = s5pc100_spi_cfg_gpio,
  88. .fifo_lvl_mask = 0x7f,
  89. .rx_lvl_offset = 13,
  90. .high_speed = 1,
  91. };
  92. static u64 spi_dmamask = DMA_BIT_MASK(32);
  93. struct platform_device s5pc100_device_spi0 = {
  94. .name = "s3c64xx-spi",
  95. .id = 0,
  96. .num_resources = ARRAY_SIZE(s5pc100_spi0_resource),
  97. .resource = s5pc100_spi0_resource,
  98. .dev = {
  99. .dma_mask = &spi_dmamask,
  100. .coherent_dma_mask = DMA_BIT_MASK(32),
  101. .platform_data = &s5pc100_spi0_pdata,
  102. },
  103. };
  104. static struct resource s5pc100_spi1_resource[] = {
  105. [0] = {
  106. .start = S5PC100_PA_SPI1,
  107. .end = S5PC100_PA_SPI1 + 0x100 - 1,
  108. .flags = IORESOURCE_MEM,
  109. },
  110. [1] = {
  111. .start = DMACH_SPI1_TX,
  112. .end = DMACH_SPI1_TX,
  113. .flags = IORESOURCE_DMA,
  114. },
  115. [2] = {
  116. .start = DMACH_SPI1_RX,
  117. .end = DMACH_SPI1_RX,
  118. .flags = IORESOURCE_DMA,
  119. },
  120. [3] = {
  121. .start = IRQ_SPI1,
  122. .end = IRQ_SPI1,
  123. .flags = IORESOURCE_IRQ,
  124. },
  125. };
  126. static struct s3c64xx_spi_info s5pc100_spi1_pdata = {
  127. .cfg_gpio = s5pc100_spi_cfg_gpio,
  128. .fifo_lvl_mask = 0x7f,
  129. .rx_lvl_offset = 13,
  130. .high_speed = 1,
  131. };
  132. struct platform_device s5pc100_device_spi1 = {
  133. .name = "s3c64xx-spi",
  134. .id = 1,
  135. .num_resources = ARRAY_SIZE(s5pc100_spi1_resource),
  136. .resource = s5pc100_spi1_resource,
  137. .dev = {
  138. .dma_mask = &spi_dmamask,
  139. .coherent_dma_mask = DMA_BIT_MASK(32),
  140. .platform_data = &s5pc100_spi1_pdata,
  141. },
  142. };
  143. static struct resource s5pc100_spi2_resource[] = {
  144. [0] = {
  145. .start = S5PC100_PA_SPI2,
  146. .end = S5PC100_PA_SPI2 + 0x100 - 1,
  147. .flags = IORESOURCE_MEM,
  148. },
  149. [1] = {
  150. .start = DMACH_SPI2_TX,
  151. .end = DMACH_SPI2_TX,
  152. .flags = IORESOURCE_DMA,
  153. },
  154. [2] = {
  155. .start = DMACH_SPI2_RX,
  156. .end = DMACH_SPI2_RX,
  157. .flags = IORESOURCE_DMA,
  158. },
  159. [3] = {
  160. .start = IRQ_SPI2,
  161. .end = IRQ_SPI2,
  162. .flags = IORESOURCE_IRQ,
  163. },
  164. };
  165. static struct s3c64xx_spi_info s5pc100_spi2_pdata = {
  166. .cfg_gpio = s5pc100_spi_cfg_gpio,
  167. .fifo_lvl_mask = 0x7f,
  168. .rx_lvl_offset = 13,
  169. .high_speed = 1,
  170. };
  171. struct platform_device s5pc100_device_spi2 = {
  172. .name = "s3c64xx-spi",
  173. .id = 2,
  174. .num_resources = ARRAY_SIZE(s5pc100_spi2_resource),
  175. .resource = s5pc100_spi2_resource,
  176. .dev = {
  177. .dma_mask = &spi_dmamask,
  178. .coherent_dma_mask = DMA_BIT_MASK(32),
  179. .platform_data = &s5pc100_spi2_pdata,
  180. },
  181. };
  182. void __init s5pc100_spi_set_info(int cntrlr, int src_clk_nr, int num_cs)
  183. {
  184. struct s3c64xx_spi_info *pd;
  185. /* Reject invalid configuration */
  186. if (!num_cs || src_clk_nr < 0
  187. || src_clk_nr > S5PC100_SPI_SRCCLK_SPIBUS) {
  188. printk(KERN_ERR "%s: Invalid SPI configuration\n", __func__);
  189. return;
  190. }
  191. switch (cntrlr) {
  192. case 0:
  193. pd = &s5pc100_spi0_pdata;
  194. break;
  195. case 1:
  196. pd = &s5pc100_spi1_pdata;
  197. break;
  198. case 2:
  199. pd = &s5pc100_spi2_pdata;
  200. break;
  201. default:
  202. printk(KERN_ERR "%s: Invalid SPI controller(%d)\n",
  203. __func__, cntrlr);
  204. return;
  205. }
  206. pd->num_cs = num_cs;
  207. pd->src_clk_nr = src_clk_nr;
  208. pd->src_clk_name = spi_src_clks[src_clk_nr];
  209. }