clock.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358
  1. /* linux/arch/arm/mach-s5pc100/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PC100 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <mach/map.h>
  20. #include <plat/cpu-freq.h>
  21. #include <mach/regs-clock.h>
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/pll.h>
  25. #include <plat/s5p-clock.h>
  26. #include <plat/clock-clksrc.h>
  27. #include <plat/s5pc100.h>
  28. static struct clk s5p_clk_otgphy = {
  29. .name = "otg_phy",
  30. .id = -1,
  31. };
  32. static struct clk *clk_src_mout_href_list[] = {
  33. [0] = &s5p_clk_27m,
  34. [1] = &clk_fin_hpll,
  35. };
  36. static struct clksrc_sources clk_src_mout_href = {
  37. .sources = clk_src_mout_href_list,
  38. .nr_sources = ARRAY_SIZE(clk_src_mout_href_list),
  39. };
  40. static struct clksrc_clk clk_mout_href = {
  41. .clk = {
  42. .name = "mout_href",
  43. .id = -1,
  44. },
  45. .sources = &clk_src_mout_href,
  46. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  47. };
  48. static struct clk *clk_src_mout_48m_list[] = {
  49. [0] = &clk_xusbxti,
  50. [1] = &s5p_clk_otgphy,
  51. };
  52. static struct clksrc_sources clk_src_mout_48m = {
  53. .sources = clk_src_mout_48m_list,
  54. .nr_sources = ARRAY_SIZE(clk_src_mout_48m_list),
  55. };
  56. static struct clksrc_clk clk_mout_48m = {
  57. .clk = {
  58. .name = "mout_48m",
  59. .id = -1,
  60. },
  61. .sources = &clk_src_mout_48m,
  62. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 1 },
  63. };
  64. static struct clksrc_clk clk_mout_mpll = {
  65. .clk = {
  66. .name = "mout_mpll",
  67. .id = -1,
  68. },
  69. .sources = &clk_src_mpll,
  70. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  71. };
  72. static struct clksrc_clk clk_mout_apll = {
  73. .clk = {
  74. .name = "mout_apll",
  75. .id = -1,
  76. },
  77. .sources = &clk_src_apll,
  78. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  79. };
  80. static struct clksrc_clk clk_mout_epll = {
  81. .clk = {
  82. .name = "mout_epll",
  83. .id = -1,
  84. },
  85. .sources = &clk_src_epll,
  86. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  87. };
  88. static struct clk *clk_src_mout_hpll_list[] = {
  89. [0] = &s5p_clk_27m,
  90. };
  91. static struct clksrc_sources clk_src_mout_hpll = {
  92. .sources = clk_src_mout_hpll_list,
  93. .nr_sources = ARRAY_SIZE(clk_src_mout_hpll_list),
  94. };
  95. static struct clksrc_clk clk_mout_hpll = {
  96. .clk = {
  97. .name = "mout_hpll",
  98. .id = -1,
  99. },
  100. .sources = &clk_src_mout_hpll,
  101. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  102. };
  103. static struct clksrc_clk clk_div_apll = {
  104. .clk = {
  105. .name = "div_apll",
  106. .id = -1,
  107. .parent = &clk_mout_apll.clk,
  108. },
  109. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 1 },
  110. };
  111. static struct clksrc_clk clk_div_arm = {
  112. .clk = {
  113. .name = "div_arm",
  114. .id = -1,
  115. .parent = &clk_div_apll.clk,
  116. },
  117. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  118. };
  119. static struct clksrc_clk clk_div_d0_bus = {
  120. .clk = {
  121. .name = "div_d0_bus",
  122. .id = -1,
  123. .parent = &clk_div_arm.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  126. };
  127. static struct clksrc_clk clk_div_pclkd0 = {
  128. .clk = {
  129. .name = "div_pclkd0",
  130. .id = -1,
  131. .parent = &clk_div_d0_bus.clk,
  132. },
  133. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  134. };
  135. static struct clksrc_clk clk_div_secss = {
  136. .clk = {
  137. .name = "div_secss",
  138. .id = -1,
  139. .parent = &clk_div_d0_bus.clk,
  140. },
  141. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 3 },
  142. };
  143. static struct clksrc_clk clk_div_apll2 = {
  144. .clk = {
  145. .name = "div_apll2",
  146. .id = -1,
  147. .parent = &clk_mout_apll.clk,
  148. },
  149. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 3 },
  150. };
  151. static struct clk *clk_src_mout_am_list[] = {
  152. [0] = &clk_mout_mpll.clk,
  153. [1] = &clk_div_apll2.clk,
  154. };
  155. struct clksrc_sources clk_src_mout_am = {
  156. .sources = clk_src_mout_am_list,
  157. .nr_sources = ARRAY_SIZE(clk_src_mout_am_list),
  158. };
  159. static struct clksrc_clk clk_mout_am = {
  160. .clk = {
  161. .name = "mout_am",
  162. .id = -1,
  163. },
  164. .sources = &clk_src_mout_am,
  165. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  166. };
  167. static struct clksrc_clk clk_div_d1_bus = {
  168. .clk = {
  169. .name = "div_d1_bus",
  170. .id = -1,
  171. .parent = &clk_mout_am.clk,
  172. },
  173. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 3 },
  174. };
  175. static struct clksrc_clk clk_div_mpll2 = {
  176. .clk = {
  177. .name = "div_mpll2",
  178. .id = -1,
  179. .parent = &clk_mout_am.clk,
  180. },
  181. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 8, .size = 1 },
  182. };
  183. static struct clksrc_clk clk_div_mpll = {
  184. .clk = {
  185. .name = "div_mpll",
  186. .id = -1,
  187. .parent = &clk_mout_am.clk,
  188. },
  189. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 4, .size = 2 },
  190. };
  191. static struct clk *clk_src_mout_onenand_list[] = {
  192. [0] = &clk_div_d0_bus.clk,
  193. [1] = &clk_div_d1_bus.clk,
  194. };
  195. struct clksrc_sources clk_src_mout_onenand = {
  196. .sources = clk_src_mout_onenand_list,
  197. .nr_sources = ARRAY_SIZE(clk_src_mout_onenand_list),
  198. };
  199. static struct clksrc_clk clk_mout_onenand = {
  200. .clk = {
  201. .name = "mout_onenand",
  202. .id = -1,
  203. },
  204. .sources = &clk_src_mout_onenand,
  205. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  206. };
  207. static struct clksrc_clk clk_div_onenand = {
  208. .clk = {
  209. .name = "div_onenand",
  210. .id = -1,
  211. .parent = &clk_mout_onenand.clk,
  212. },
  213. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 2 },
  214. };
  215. static struct clksrc_clk clk_div_pclkd1 = {
  216. .clk = {
  217. .name = "div_pclkd1",
  218. .id = -1,
  219. .parent = &clk_div_d1_bus.clk,
  220. },
  221. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 3 },
  222. };
  223. static struct clksrc_clk clk_div_cam = {
  224. .clk = {
  225. .name = "div_cam",
  226. .id = -1,
  227. .parent = &clk_div_mpll2.clk,
  228. },
  229. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 24, .size = 5 },
  230. };
  231. static struct clksrc_clk clk_div_hdmi = {
  232. .clk = {
  233. .name = "div_hdmi",
  234. .id = -1,
  235. .parent = &clk_mout_hpll.clk,
  236. },
  237. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 28, .size = 4 },
  238. };
  239. static int s5pc100_epll_enable(struct clk *clk, int enable)
  240. {
  241. unsigned int ctrlbit = clk->ctrlbit;
  242. unsigned int epll_con = __raw_readl(S5P_EPLL_CON) & ~ctrlbit;
  243. if (enable)
  244. __raw_writel(epll_con | ctrlbit, S5P_EPLL_CON);
  245. else
  246. __raw_writel(epll_con, S5P_EPLL_CON);
  247. return 0;
  248. }
  249. static unsigned long s5pc100_epll_get_rate(struct clk *clk)
  250. {
  251. return clk->rate;
  252. }
  253. static u32 epll_div[][4] = {
  254. { 32750000, 131, 3, 4 },
  255. { 32768000, 131, 3, 4 },
  256. { 36000000, 72, 3, 3 },
  257. { 45000000, 90, 3, 3 },
  258. { 45158000, 90, 3, 3 },
  259. { 45158400, 90, 3, 3 },
  260. { 48000000, 96, 3, 3 },
  261. { 49125000, 131, 4, 3 },
  262. { 49152000, 131, 4, 3 },
  263. { 60000000, 120, 3, 3 },
  264. { 67737600, 226, 5, 3 },
  265. { 67738000, 226, 5, 3 },
  266. { 73800000, 246, 5, 3 },
  267. { 73728000, 246, 5, 3 },
  268. { 72000000, 144, 3, 3 },
  269. { 84000000, 168, 3, 3 },
  270. { 96000000, 96, 3, 2 },
  271. { 144000000, 144, 3, 2 },
  272. { 192000000, 96, 3, 1 }
  273. };
  274. static int s5pc100_epll_set_rate(struct clk *clk, unsigned long rate)
  275. {
  276. unsigned int epll_con;
  277. unsigned int i;
  278. if (clk->rate == rate) /* Return if nothing changed */
  279. return 0;
  280. epll_con = __raw_readl(S5P_EPLL_CON);
  281. epll_con &= ~(PLL65XX_MDIV_MASK | PLL65XX_PDIV_MASK | PLL65XX_SDIV_MASK);
  282. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  283. if (epll_div[i][0] == rate) {
  284. epll_con |= (epll_div[i][1] << PLL65XX_MDIV_SHIFT) |
  285. (epll_div[i][2] << PLL65XX_PDIV_SHIFT) |
  286. (epll_div[i][3] << PLL65XX_SDIV_SHIFT);
  287. break;
  288. }
  289. }
  290. if (i == ARRAY_SIZE(epll_div)) {
  291. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  292. return -EINVAL;
  293. }
  294. __raw_writel(epll_con, S5P_EPLL_CON);
  295. clk->rate = rate;
  296. return 0;
  297. }
  298. static struct clk_ops s5pc100_epll_ops = {
  299. .get_rate = s5pc100_epll_get_rate,
  300. .set_rate = s5pc100_epll_set_rate,
  301. };
  302. static int s5pc100_d0_0_ctrl(struct clk *clk, int enable)
  303. {
  304. return s5p_gatectrl(S5P_CLKGATE_D00, clk, enable);
  305. }
  306. static int s5pc100_d0_1_ctrl(struct clk *clk, int enable)
  307. {
  308. return s5p_gatectrl(S5P_CLKGATE_D01, clk, enable);
  309. }
  310. static int s5pc100_d0_2_ctrl(struct clk *clk, int enable)
  311. {
  312. return s5p_gatectrl(S5P_CLKGATE_D02, clk, enable);
  313. }
  314. static int s5pc100_d1_0_ctrl(struct clk *clk, int enable)
  315. {
  316. return s5p_gatectrl(S5P_CLKGATE_D10, clk, enable);
  317. }
  318. static int s5pc100_d1_1_ctrl(struct clk *clk, int enable)
  319. {
  320. return s5p_gatectrl(S5P_CLKGATE_D11, clk, enable);
  321. }
  322. static int s5pc100_d1_2_ctrl(struct clk *clk, int enable)
  323. {
  324. return s5p_gatectrl(S5P_CLKGATE_D12, clk, enable);
  325. }
  326. static int s5pc100_d1_3_ctrl(struct clk *clk, int enable)
  327. {
  328. return s5p_gatectrl(S5P_CLKGATE_D13, clk, enable);
  329. }
  330. static int s5pc100_d1_4_ctrl(struct clk *clk, int enable)
  331. {
  332. return s5p_gatectrl(S5P_CLKGATE_D14, clk, enable);
  333. }
  334. static int s5pc100_d1_5_ctrl(struct clk *clk, int enable)
  335. {
  336. return s5p_gatectrl(S5P_CLKGATE_D15, clk, enable);
  337. }
  338. static int s5pc100_sclk0_ctrl(struct clk *clk, int enable)
  339. {
  340. return s5p_gatectrl(S5P_CLKGATE_SCLK0, clk, enable);
  341. }
  342. static int s5pc100_sclk1_ctrl(struct clk *clk, int enable)
  343. {
  344. return s5p_gatectrl(S5P_CLKGATE_SCLK1, clk, enable);
  345. }
  346. /*
  347. * The following clocks will be disabled during clock initialization. It is
  348. * recommended to keep the following clocks disabled until the driver requests
  349. * for enabling the clock.
  350. */
  351. static struct clk init_clocks_disable[] = {
  352. {
  353. .name = "cssys",
  354. .id = -1,
  355. .parent = &clk_div_d0_bus.clk,
  356. .enable = s5pc100_d0_0_ctrl,
  357. .ctrlbit = (1 << 6),
  358. }, {
  359. .name = "secss",
  360. .id = -1,
  361. .parent = &clk_div_d0_bus.clk,
  362. .enable = s5pc100_d0_0_ctrl,
  363. .ctrlbit = (1 << 5),
  364. }, {
  365. .name = "g2d",
  366. .id = -1,
  367. .parent = &clk_div_d0_bus.clk,
  368. .enable = s5pc100_d0_0_ctrl,
  369. .ctrlbit = (1 << 4),
  370. }, {
  371. .name = "mdma",
  372. .id = -1,
  373. .parent = &clk_div_d0_bus.clk,
  374. .enable = s5pc100_d0_0_ctrl,
  375. .ctrlbit = (1 << 3),
  376. }, {
  377. .name = "cfcon",
  378. .id = -1,
  379. .parent = &clk_div_d0_bus.clk,
  380. .enable = s5pc100_d0_0_ctrl,
  381. .ctrlbit = (1 << 2),
  382. }, {
  383. .name = "nfcon",
  384. .id = -1,
  385. .parent = &clk_div_d0_bus.clk,
  386. .enable = s5pc100_d0_1_ctrl,
  387. .ctrlbit = (1 << 3),
  388. }, {
  389. .name = "onenandc",
  390. .id = -1,
  391. .parent = &clk_div_d0_bus.clk,
  392. .enable = s5pc100_d0_1_ctrl,
  393. .ctrlbit = (1 << 2),
  394. }, {
  395. .name = "sdm",
  396. .id = -1,
  397. .parent = &clk_div_d0_bus.clk,
  398. .enable = s5pc100_d0_2_ctrl,
  399. .ctrlbit = (1 << 2),
  400. }, {
  401. .name = "seckey",
  402. .id = -1,
  403. .parent = &clk_div_d0_bus.clk,
  404. .enable = s5pc100_d0_2_ctrl,
  405. .ctrlbit = (1 << 1),
  406. }, {
  407. .name = "hsmmc",
  408. .id = 2,
  409. .parent = &clk_div_d1_bus.clk,
  410. .enable = s5pc100_d1_0_ctrl,
  411. .ctrlbit = (1 << 7),
  412. }, {
  413. .name = "hsmmc",
  414. .id = 1,
  415. .parent = &clk_div_d1_bus.clk,
  416. .enable = s5pc100_d1_0_ctrl,
  417. .ctrlbit = (1 << 6),
  418. }, {
  419. .name = "hsmmc",
  420. .id = 0,
  421. .parent = &clk_div_d1_bus.clk,
  422. .enable = s5pc100_d1_0_ctrl,
  423. .ctrlbit = (1 << 5),
  424. }, {
  425. .name = "modemif",
  426. .id = -1,
  427. .parent = &clk_div_d1_bus.clk,
  428. .enable = s5pc100_d1_0_ctrl,
  429. .ctrlbit = (1 << 4),
  430. }, {
  431. .name = "otg",
  432. .id = -1,
  433. .parent = &clk_div_d1_bus.clk,
  434. .enable = s5pc100_d1_0_ctrl,
  435. .ctrlbit = (1 << 3),
  436. }, {
  437. .name = "usbhost",
  438. .id = -1,
  439. .parent = &clk_div_d1_bus.clk,
  440. .enable = s5pc100_d1_0_ctrl,
  441. .ctrlbit = (1 << 2),
  442. }, {
  443. .name = "pdma",
  444. .id = 1,
  445. .parent = &clk_div_d1_bus.clk,
  446. .enable = s5pc100_d1_0_ctrl,
  447. .ctrlbit = (1 << 1),
  448. }, {
  449. .name = "pdma",
  450. .id = 0,
  451. .parent = &clk_div_d1_bus.clk,
  452. .enable = s5pc100_d1_0_ctrl,
  453. .ctrlbit = (1 << 0),
  454. }, {
  455. .name = "lcd",
  456. .id = -1,
  457. .parent = &clk_div_d1_bus.clk,
  458. .enable = s5pc100_d1_1_ctrl,
  459. .ctrlbit = (1 << 0),
  460. }, {
  461. .name = "rotator",
  462. .id = -1,
  463. .parent = &clk_div_d1_bus.clk,
  464. .enable = s5pc100_d1_1_ctrl,
  465. .ctrlbit = (1 << 1),
  466. }, {
  467. .name = "fimc",
  468. .id = 0,
  469. .parent = &clk_div_d1_bus.clk,
  470. .enable = s5pc100_d1_1_ctrl,
  471. .ctrlbit = (1 << 2),
  472. }, {
  473. .name = "fimc",
  474. .id = 1,
  475. .parent = &clk_div_d1_bus.clk,
  476. .enable = s5pc100_d1_1_ctrl,
  477. .ctrlbit = (1 << 3),
  478. }, {
  479. .name = "fimc",
  480. .id = 2,
  481. .parent = &clk_div_d1_bus.clk,
  482. .enable = s5pc100_d1_1_ctrl,
  483. .ctrlbit = (1 << 4),
  484. }, {
  485. .name = "jpeg",
  486. .id = -1,
  487. .parent = &clk_div_d1_bus.clk,
  488. .enable = s5pc100_d1_1_ctrl,
  489. .ctrlbit = (1 << 5),
  490. }, {
  491. .name = "mipi-dsim",
  492. .id = -1,
  493. .parent = &clk_div_d1_bus.clk,
  494. .enable = s5pc100_d1_1_ctrl,
  495. .ctrlbit = (1 << 6),
  496. }, {
  497. .name = "mipi-csis",
  498. .id = -1,
  499. .parent = &clk_div_d1_bus.clk,
  500. .enable = s5pc100_d1_1_ctrl,
  501. .ctrlbit = (1 << 7),
  502. }, {
  503. .name = "g3d",
  504. .id = 0,
  505. .parent = &clk_div_d1_bus.clk,
  506. .enable = s5pc100_d1_0_ctrl,
  507. .ctrlbit = (1 << 8),
  508. }, {
  509. .name = "tv",
  510. .id = -1,
  511. .parent = &clk_div_d1_bus.clk,
  512. .enable = s5pc100_d1_2_ctrl,
  513. .ctrlbit = (1 << 0),
  514. }, {
  515. .name = "vp",
  516. .id = -1,
  517. .parent = &clk_div_d1_bus.clk,
  518. .enable = s5pc100_d1_2_ctrl,
  519. .ctrlbit = (1 << 1),
  520. }, {
  521. .name = "mixer",
  522. .id = -1,
  523. .parent = &clk_div_d1_bus.clk,
  524. .enable = s5pc100_d1_2_ctrl,
  525. .ctrlbit = (1 << 2),
  526. }, {
  527. .name = "hdmi",
  528. .id = -1,
  529. .parent = &clk_div_d1_bus.clk,
  530. .enable = s5pc100_d1_2_ctrl,
  531. .ctrlbit = (1 << 3),
  532. }, {
  533. .name = "mfc",
  534. .id = -1,
  535. .parent = &clk_div_d1_bus.clk,
  536. .enable = s5pc100_d1_2_ctrl,
  537. .ctrlbit = (1 << 4),
  538. }, {
  539. .name = "apc",
  540. .id = -1,
  541. .parent = &clk_div_d1_bus.clk,
  542. .enable = s5pc100_d1_3_ctrl,
  543. .ctrlbit = (1 << 2),
  544. }, {
  545. .name = "iec",
  546. .id = -1,
  547. .parent = &clk_div_d1_bus.clk,
  548. .enable = s5pc100_d1_3_ctrl,
  549. .ctrlbit = (1 << 3),
  550. }, {
  551. .name = "systimer",
  552. .id = -1,
  553. .parent = &clk_div_d1_bus.clk,
  554. .enable = s5pc100_d1_3_ctrl,
  555. .ctrlbit = (1 << 7),
  556. }, {
  557. .name = "watchdog",
  558. .id = -1,
  559. .parent = &clk_div_d1_bus.clk,
  560. .enable = s5pc100_d1_3_ctrl,
  561. .ctrlbit = (1 << 8),
  562. }, {
  563. .name = "rtc",
  564. .id = -1,
  565. .parent = &clk_div_d1_bus.clk,
  566. .enable = s5pc100_d1_3_ctrl,
  567. .ctrlbit = (1 << 9),
  568. }, {
  569. .name = "i2c",
  570. .id = 0,
  571. .parent = &clk_div_d1_bus.clk,
  572. .enable = s5pc100_d1_4_ctrl,
  573. .ctrlbit = (1 << 4),
  574. }, {
  575. .name = "i2c",
  576. .id = 1,
  577. .parent = &clk_div_d1_bus.clk,
  578. .enable = s5pc100_d1_4_ctrl,
  579. .ctrlbit = (1 << 5),
  580. }, {
  581. .name = "spi",
  582. .id = 0,
  583. .parent = &clk_div_d1_bus.clk,
  584. .enable = s5pc100_d1_4_ctrl,
  585. .ctrlbit = (1 << 6),
  586. }, {
  587. .name = "spi",
  588. .id = 1,
  589. .parent = &clk_div_d1_bus.clk,
  590. .enable = s5pc100_d1_4_ctrl,
  591. .ctrlbit = (1 << 7),
  592. }, {
  593. .name = "spi",
  594. .id = 2,
  595. .parent = &clk_div_d1_bus.clk,
  596. .enable = s5pc100_d1_4_ctrl,
  597. .ctrlbit = (1 << 8),
  598. }, {
  599. .name = "irda",
  600. .id = -1,
  601. .parent = &clk_div_d1_bus.clk,
  602. .enable = s5pc100_d1_4_ctrl,
  603. .ctrlbit = (1 << 9),
  604. }, {
  605. .name = "ccan",
  606. .id = 0,
  607. .parent = &clk_div_d1_bus.clk,
  608. .enable = s5pc100_d1_4_ctrl,
  609. .ctrlbit = (1 << 10),
  610. }, {
  611. .name = "ccan",
  612. .id = 1,
  613. .parent = &clk_div_d1_bus.clk,
  614. .enable = s5pc100_d1_4_ctrl,
  615. .ctrlbit = (1 << 11),
  616. }, {
  617. .name = "hsitx",
  618. .id = -1,
  619. .parent = &clk_div_d1_bus.clk,
  620. .enable = s5pc100_d1_4_ctrl,
  621. .ctrlbit = (1 << 12),
  622. }, {
  623. .name = "hsirx",
  624. .id = -1,
  625. .parent = &clk_div_d1_bus.clk,
  626. .enable = s5pc100_d1_4_ctrl,
  627. .ctrlbit = (1 << 13),
  628. }, {
  629. .name = "iis",
  630. .id = 0,
  631. .parent = &clk_div_d1_bus.clk,
  632. .enable = s5pc100_d1_5_ctrl,
  633. .ctrlbit = (1 << 0),
  634. }, {
  635. .name = "iis",
  636. .id = 1,
  637. .parent = &clk_div_d1_bus.clk,
  638. .enable = s5pc100_d1_5_ctrl,
  639. .ctrlbit = (1 << 1),
  640. }, {
  641. .name = "iis",
  642. .id = 2,
  643. .parent = &clk_div_d1_bus.clk,
  644. .enable = s5pc100_d1_5_ctrl,
  645. .ctrlbit = (1 << 2),
  646. }, {
  647. .name = "ac97",
  648. .id = -1,
  649. .parent = &clk_div_d1_bus.clk,
  650. .enable = s5pc100_d1_5_ctrl,
  651. .ctrlbit = (1 << 3),
  652. }, {
  653. .name = "pcm",
  654. .id = 0,
  655. .parent = &clk_div_d1_bus.clk,
  656. .enable = s5pc100_d1_5_ctrl,
  657. .ctrlbit = (1 << 4),
  658. }, {
  659. .name = "pcm",
  660. .id = 1,
  661. .parent = &clk_div_d1_bus.clk,
  662. .enable = s5pc100_d1_5_ctrl,
  663. .ctrlbit = (1 << 5),
  664. }, {
  665. .name = "spdif",
  666. .id = -1,
  667. .parent = &clk_div_d1_bus.clk,
  668. .enable = s5pc100_d1_5_ctrl,
  669. .ctrlbit = (1 << 6),
  670. }, {
  671. .name = "adc",
  672. .id = -1,
  673. .parent = &clk_div_d1_bus.clk,
  674. .enable = s5pc100_d1_5_ctrl,
  675. .ctrlbit = (1 << 7),
  676. }, {
  677. .name = "keypad",
  678. .id = -1,
  679. .parent = &clk_div_d1_bus.clk,
  680. .enable = s5pc100_d1_5_ctrl,
  681. .ctrlbit = (1 << 8),
  682. }, {
  683. .name = "spi_48m",
  684. .id = 0,
  685. .parent = &clk_mout_48m.clk,
  686. .enable = s5pc100_sclk0_ctrl,
  687. .ctrlbit = (1 << 7),
  688. }, {
  689. .name = "spi_48m",
  690. .id = 1,
  691. .parent = &clk_mout_48m.clk,
  692. .enable = s5pc100_sclk0_ctrl,
  693. .ctrlbit = (1 << 8),
  694. }, {
  695. .name = "spi_48m",
  696. .id = 2,
  697. .parent = &clk_mout_48m.clk,
  698. .enable = s5pc100_sclk0_ctrl,
  699. .ctrlbit = (1 << 9),
  700. }, {
  701. .name = "mmc_48m",
  702. .id = 0,
  703. .parent = &clk_mout_48m.clk,
  704. .enable = s5pc100_sclk0_ctrl,
  705. .ctrlbit = (1 << 15),
  706. }, {
  707. .name = "mmc_48m",
  708. .id = 1,
  709. .parent = &clk_mout_48m.clk,
  710. .enable = s5pc100_sclk0_ctrl,
  711. .ctrlbit = (1 << 16),
  712. }, {
  713. .name = "mmc_48m",
  714. .id = 2,
  715. .parent = &clk_mout_48m.clk,
  716. .enable = s5pc100_sclk0_ctrl,
  717. .ctrlbit = (1 << 17),
  718. },
  719. };
  720. static struct clk clk_vclk54m = {
  721. .name = "vclk_54m",
  722. .id = -1,
  723. .rate = 54000000,
  724. };
  725. static struct clk clk_i2scdclk0 = {
  726. .name = "i2s_cdclk0",
  727. .id = -1,
  728. };
  729. static struct clk clk_i2scdclk1 = {
  730. .name = "i2s_cdclk1",
  731. .id = -1,
  732. };
  733. static struct clk clk_i2scdclk2 = {
  734. .name = "i2s_cdclk2",
  735. .id = -1,
  736. };
  737. static struct clk clk_pcmcdclk0 = {
  738. .name = "pcm_cdclk0",
  739. .id = -1,
  740. };
  741. static struct clk clk_pcmcdclk1 = {
  742. .name = "pcm_cdclk1",
  743. .id = -1,
  744. };
  745. static struct clk *clk_src_group1_list[] = {
  746. [0] = &clk_mout_epll.clk,
  747. [1] = &clk_div_mpll2.clk,
  748. [2] = &clk_fin_epll,
  749. [3] = &clk_mout_hpll.clk,
  750. };
  751. struct clksrc_sources clk_src_group1 = {
  752. .sources = clk_src_group1_list,
  753. .nr_sources = ARRAY_SIZE(clk_src_group1_list),
  754. };
  755. static struct clk *clk_src_group2_list[] = {
  756. [0] = &clk_mout_epll.clk,
  757. [1] = &clk_div_mpll.clk,
  758. };
  759. struct clksrc_sources clk_src_group2 = {
  760. .sources = clk_src_group2_list,
  761. .nr_sources = ARRAY_SIZE(clk_src_group2_list),
  762. };
  763. static struct clk *clk_src_group3_list[] = {
  764. [0] = &clk_mout_epll.clk,
  765. [1] = &clk_div_mpll.clk,
  766. [2] = &clk_fin_epll,
  767. [3] = &clk_i2scdclk0,
  768. [4] = &clk_pcmcdclk0,
  769. [5] = &clk_mout_hpll.clk,
  770. };
  771. struct clksrc_sources clk_src_group3 = {
  772. .sources = clk_src_group3_list,
  773. .nr_sources = ARRAY_SIZE(clk_src_group3_list),
  774. };
  775. static struct clk *clk_src_group4_list[] = {
  776. [0] = &clk_mout_epll.clk,
  777. [1] = &clk_div_mpll.clk,
  778. [2] = &clk_fin_epll,
  779. [3] = &clk_i2scdclk1,
  780. [4] = &clk_pcmcdclk1,
  781. [5] = &clk_mout_hpll.clk,
  782. };
  783. struct clksrc_sources clk_src_group4 = {
  784. .sources = clk_src_group4_list,
  785. .nr_sources = ARRAY_SIZE(clk_src_group4_list),
  786. };
  787. static struct clk *clk_src_group5_list[] = {
  788. [0] = &clk_mout_epll.clk,
  789. [1] = &clk_div_mpll.clk,
  790. [2] = &clk_fin_epll,
  791. [3] = &clk_i2scdclk2,
  792. [4] = &clk_mout_hpll.clk,
  793. };
  794. struct clksrc_sources clk_src_group5 = {
  795. .sources = clk_src_group5_list,
  796. .nr_sources = ARRAY_SIZE(clk_src_group5_list),
  797. };
  798. static struct clk *clk_src_group6_list[] = {
  799. [0] = &s5p_clk_27m,
  800. [1] = &clk_vclk54m,
  801. [2] = &clk_div_hdmi.clk,
  802. };
  803. struct clksrc_sources clk_src_group6 = {
  804. .sources = clk_src_group6_list,
  805. .nr_sources = ARRAY_SIZE(clk_src_group6_list),
  806. };
  807. static struct clk *clk_src_group7_list[] = {
  808. [0] = &clk_mout_epll.clk,
  809. [1] = &clk_div_mpll.clk,
  810. [2] = &clk_mout_hpll.clk,
  811. [3] = &clk_vclk54m,
  812. };
  813. struct clksrc_sources clk_src_group7 = {
  814. .sources = clk_src_group7_list,
  815. .nr_sources = ARRAY_SIZE(clk_src_group7_list),
  816. };
  817. static struct clk *clk_src_mmc0_list[] = {
  818. [0] = &clk_mout_epll.clk,
  819. [1] = &clk_div_mpll.clk,
  820. [2] = &clk_fin_epll,
  821. };
  822. struct clksrc_sources clk_src_mmc0 = {
  823. .sources = clk_src_mmc0_list,
  824. .nr_sources = ARRAY_SIZE(clk_src_mmc0_list),
  825. };
  826. static struct clk *clk_src_mmc12_list[] = {
  827. [0] = &clk_mout_epll.clk,
  828. [1] = &clk_div_mpll.clk,
  829. [2] = &clk_fin_epll,
  830. [3] = &clk_mout_hpll.clk,
  831. };
  832. struct clksrc_sources clk_src_mmc12 = {
  833. .sources = clk_src_mmc12_list,
  834. .nr_sources = ARRAY_SIZE(clk_src_mmc12_list),
  835. };
  836. static struct clk *clk_src_irda_usb_list[] = {
  837. [0] = &clk_mout_epll.clk,
  838. [1] = &clk_div_mpll.clk,
  839. [2] = &clk_fin_epll,
  840. [3] = &clk_mout_hpll.clk,
  841. };
  842. struct clksrc_sources clk_src_irda_usb = {
  843. .sources = clk_src_irda_usb_list,
  844. .nr_sources = ARRAY_SIZE(clk_src_irda_usb_list),
  845. };
  846. static struct clk *clk_src_pwi_list[] = {
  847. [0] = &clk_fin_epll,
  848. [1] = &clk_mout_epll.clk,
  849. [2] = &clk_div_mpll.clk,
  850. };
  851. struct clksrc_sources clk_src_pwi = {
  852. .sources = clk_src_pwi_list,
  853. .nr_sources = ARRAY_SIZE(clk_src_pwi_list),
  854. };
  855. static struct clksrc_clk clksrcs[] = {
  856. {
  857. .clk = {
  858. .name = "sclk_spi",
  859. .id = 0,
  860. .ctrlbit = (1 << 4),
  861. .enable = s5pc100_sclk0_ctrl,
  862. },
  863. .sources = &clk_src_group1,
  864. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 2 },
  865. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  866. }, {
  867. .clk = {
  868. .name = "sclk_spi",
  869. .id = 1,
  870. .ctrlbit = (1 << 5),
  871. .enable = s5pc100_sclk0_ctrl,
  872. },
  873. .sources = &clk_src_group1,
  874. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 2 },
  875. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  876. }, {
  877. .clk = {
  878. .name = "sclk_spi",
  879. .id = 2,
  880. .ctrlbit = (1 << 6),
  881. .enable = s5pc100_sclk0_ctrl,
  882. },
  883. .sources = &clk_src_group1,
  884. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 2 },
  885. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 12, .size = 4 },
  886. }, {
  887. .clk = {
  888. .name = "uclk1",
  889. .id = -1,
  890. .ctrlbit = (1 << 3),
  891. .enable = s5pc100_sclk0_ctrl,
  892. },
  893. .sources = &clk_src_group2,
  894. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  895. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  896. }, {
  897. .clk = {
  898. .name = "sclk_mixer",
  899. .id = -1,
  900. .ctrlbit = (1 << 6),
  901. .enable = s5pc100_sclk0_ctrl,
  902. },
  903. .sources = &clk_src_group6,
  904. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 28, .size = 2 },
  905. }, {
  906. .clk = {
  907. .name = "sclk_audio",
  908. .id = 0,
  909. .ctrlbit = (1 << 8),
  910. .enable = s5pc100_sclk1_ctrl,
  911. },
  912. .sources = &clk_src_group3,
  913. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 3 },
  914. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  915. }, {
  916. .clk = {
  917. .name = "sclk_audio",
  918. .id = 1,
  919. .ctrlbit = (1 << 9),
  920. .enable = s5pc100_sclk1_ctrl,
  921. },
  922. .sources = &clk_src_group4,
  923. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 3 },
  924. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  925. }, {
  926. .clk = {
  927. .name = "sclk_audio",
  928. .id = 2,
  929. .ctrlbit = (1 << 10),
  930. .enable = s5pc100_sclk1_ctrl,
  931. },
  932. .sources = &clk_src_group5,
  933. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 3 },
  934. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  935. }, {
  936. .clk = {
  937. .name = "sclk_lcd",
  938. .id = -1,
  939. .ctrlbit = (1 << 0),
  940. .enable = s5pc100_sclk1_ctrl,
  941. },
  942. .sources = &clk_src_group7,
  943. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 12, .size = 2 },
  944. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  945. }, {
  946. .clk = {
  947. .name = "sclk_fimc",
  948. .id = 0,
  949. .ctrlbit = (1 << 1),
  950. .enable = s5pc100_sclk1_ctrl,
  951. },
  952. .sources = &clk_src_group7,
  953. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 16, .size = 2 },
  954. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  955. }, {
  956. .clk = {
  957. .name = "sclk_fimc",
  958. .id = 1,
  959. .ctrlbit = (1 << 2),
  960. .enable = s5pc100_sclk1_ctrl,
  961. },
  962. .sources = &clk_src_group7,
  963. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 20, .size = 2 },
  964. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  965. }, {
  966. .clk = {
  967. .name = "sclk_fimc",
  968. .id = 2,
  969. .ctrlbit = (1 << 3),
  970. .enable = s5pc100_sclk1_ctrl,
  971. },
  972. .sources = &clk_src_group7,
  973. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 24, .size = 2 },
  974. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 24, .size = 4 },
  975. }, {
  976. .clk = {
  977. .name = "sclk_mmc",
  978. .id = 0,
  979. .ctrlbit = (1 << 12),
  980. .enable = s5pc100_sclk1_ctrl,
  981. },
  982. .sources = &clk_src_mmc0,
  983. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  984. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 0, .size = 4 },
  985. }, {
  986. .clk = {
  987. .name = "sclk_mmc",
  988. .id = 1,
  989. .ctrlbit = (1 << 13),
  990. .enable = s5pc100_sclk1_ctrl,
  991. },
  992. .sources = &clk_src_mmc12,
  993. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  994. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 4, .size = 4 },
  995. }, {
  996. .clk = {
  997. .name = "sclk_mmc",
  998. .id = 2,
  999. .ctrlbit = (1 << 14),
  1000. .enable = s5pc100_sclk1_ctrl,
  1001. },
  1002. .sources = &clk_src_mmc12,
  1003. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  1004. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  1005. }, {
  1006. .clk = {
  1007. .name = "sclk_irda",
  1008. .id = 2,
  1009. .ctrlbit = (1 << 10),
  1010. .enable = s5pc100_sclk0_ctrl,
  1011. },
  1012. .sources = &clk_src_irda_usb,
  1013. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  1014. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  1015. }, {
  1016. .clk = {
  1017. .name = "sclk_irda",
  1018. .id = -1,
  1019. .ctrlbit = (1 << 10),
  1020. .enable = s5pc100_sclk0_ctrl,
  1021. },
  1022. .sources = &clk_src_mmc12,
  1023. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 2 },
  1024. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 16, .size = 4 },
  1025. }, {
  1026. .clk = {
  1027. .name = "sclk_pwi",
  1028. .id = -1,
  1029. .ctrlbit = (1 << 1),
  1030. .enable = s5pc100_sclk0_ctrl,
  1031. },
  1032. .sources = &clk_src_pwi,
  1033. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 0, .size = 2 },
  1034. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 3 },
  1035. }, {
  1036. .clk = {
  1037. .name = "sclk_uhost",
  1038. .id = -1,
  1039. .ctrlbit = (1 << 11),
  1040. .enable = s5pc100_sclk0_ctrl,
  1041. },
  1042. .sources = &clk_src_irda_usb,
  1043. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 2 },
  1044. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 20, .size = 4 },
  1045. },
  1046. };
  1047. /* Clock initialisation code */
  1048. static struct clksrc_clk *sysclks[] = {
  1049. &clk_mout_apll,
  1050. &clk_mout_epll,
  1051. &clk_mout_mpll,
  1052. &clk_mout_hpll,
  1053. &clk_mout_href,
  1054. &clk_mout_48m,
  1055. &clk_div_apll,
  1056. &clk_div_arm,
  1057. &clk_div_d0_bus,
  1058. &clk_div_pclkd0,
  1059. &clk_div_secss,
  1060. &clk_div_apll2,
  1061. &clk_mout_am,
  1062. &clk_div_d1_bus,
  1063. &clk_div_mpll2,
  1064. &clk_div_mpll,
  1065. &clk_mout_onenand,
  1066. &clk_div_onenand,
  1067. &clk_div_pclkd1,
  1068. &clk_div_cam,
  1069. &clk_div_hdmi,
  1070. };
  1071. void __init_or_cpufreq s5pc100_setup_clocks(void)
  1072. {
  1073. unsigned long xtal;
  1074. unsigned long arm;
  1075. unsigned long hclkd0;
  1076. unsigned long hclkd1;
  1077. unsigned long pclkd0;
  1078. unsigned long pclkd1;
  1079. unsigned long apll;
  1080. unsigned long mpll;
  1081. unsigned long epll;
  1082. unsigned long hpll;
  1083. unsigned int ptr;
  1084. /* Set S5PC100 functions for clk_fout_epll */
  1085. clk_fout_epll.enable = s5pc100_epll_enable;
  1086. clk_fout_epll.ops = &s5pc100_epll_ops;
  1087. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1088. xtal = clk_get_rate(&clk_xtal);
  1089. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1090. apll = s5p_get_pll65xx(xtal, __raw_readl(S5P_APLL_CON));
  1091. mpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_MPLL_CON));
  1092. epll = s5p_get_pll65xx(xtal, __raw_readl(S5P_EPLL_CON));
  1093. hpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_HPLL_CON));
  1094. printk(KERN_INFO "S5PC100: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz, E=%ld.%ldMHz, H=%ld.%ldMHz\n",
  1095. print_mhz(apll), print_mhz(mpll), print_mhz(epll), print_mhz(hpll));
  1096. clk_fout_apll.rate = apll;
  1097. clk_fout_mpll.rate = mpll;
  1098. clk_fout_epll.rate = epll;
  1099. clk_mout_hpll.clk.rate = hpll;
  1100. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1101. s3c_set_clksrc(&clksrcs[ptr], true);
  1102. arm = clk_get_rate(&clk_div_arm.clk);
  1103. hclkd0 = clk_get_rate(&clk_div_d0_bus.clk);
  1104. pclkd0 = clk_get_rate(&clk_div_pclkd0.clk);
  1105. hclkd1 = clk_get_rate(&clk_div_d1_bus.clk);
  1106. pclkd1 = clk_get_rate(&clk_div_pclkd1.clk);
  1107. printk(KERN_INFO "S5PC100: HCLKD0=%ld.%ldMHz, HCLKD1=%ld.%ldMHz, PCLKD0=%ld.%ldMHz, PCLKD1=%ld.%ldMHz\n",
  1108. print_mhz(hclkd0), print_mhz(hclkd1), print_mhz(pclkd0), print_mhz(pclkd1));
  1109. clk_f.rate = arm;
  1110. clk_h.rate = hclkd1;
  1111. clk_p.rate = pclkd1;
  1112. }
  1113. /*
  1114. * The following clocks will be enabled during clock initialization.
  1115. */
  1116. static struct clk init_clocks[] = {
  1117. {
  1118. .name = "tzic",
  1119. .id = -1,
  1120. .parent = &clk_div_d0_bus.clk,
  1121. .enable = s5pc100_d0_0_ctrl,
  1122. .ctrlbit = (1 << 1),
  1123. }, {
  1124. .name = "intc",
  1125. .id = -1,
  1126. .parent = &clk_div_d0_bus.clk,
  1127. .enable = s5pc100_d0_0_ctrl,
  1128. .ctrlbit = (1 << 0),
  1129. }, {
  1130. .name = "ebi",
  1131. .id = -1,
  1132. .parent = &clk_div_d0_bus.clk,
  1133. .enable = s5pc100_d0_1_ctrl,
  1134. .ctrlbit = (1 << 5),
  1135. }, {
  1136. .name = "intmem",
  1137. .id = -1,
  1138. .parent = &clk_div_d0_bus.clk,
  1139. .enable = s5pc100_d0_1_ctrl,
  1140. .ctrlbit = (1 << 4),
  1141. }, {
  1142. .name = "sromc",
  1143. .id = -1,
  1144. .parent = &clk_div_d0_bus.clk,
  1145. .enable = s5pc100_d0_1_ctrl,
  1146. .ctrlbit = (1 << 1),
  1147. }, {
  1148. .name = "dmc",
  1149. .id = -1,
  1150. .parent = &clk_div_d0_bus.clk,
  1151. .enable = s5pc100_d0_1_ctrl,
  1152. .ctrlbit = (1 << 0),
  1153. }, {
  1154. .name = "chipid",
  1155. .id = -1,
  1156. .parent = &clk_div_d0_bus.clk,
  1157. .enable = s5pc100_d0_1_ctrl,
  1158. .ctrlbit = (1 << 0),
  1159. }, {
  1160. .name = "gpio",
  1161. .id = -1,
  1162. .parent = &clk_div_d1_bus.clk,
  1163. .enable = s5pc100_d1_3_ctrl,
  1164. .ctrlbit = (1 << 1),
  1165. }, {
  1166. .name = "uart",
  1167. .id = 0,
  1168. .parent = &clk_div_d1_bus.clk,
  1169. .enable = s5pc100_d1_4_ctrl,
  1170. .ctrlbit = (1 << 0),
  1171. }, {
  1172. .name = "uart",
  1173. .id = 1,
  1174. .parent = &clk_div_d1_bus.clk,
  1175. .enable = s5pc100_d1_4_ctrl,
  1176. .ctrlbit = (1 << 1),
  1177. }, {
  1178. .name = "uart",
  1179. .id = 2,
  1180. .parent = &clk_div_d1_bus.clk,
  1181. .enable = s5pc100_d1_4_ctrl,
  1182. .ctrlbit = (1 << 2),
  1183. }, {
  1184. .name = "uart",
  1185. .id = 3,
  1186. .parent = &clk_div_d1_bus.clk,
  1187. .enable = s5pc100_d1_4_ctrl,
  1188. .ctrlbit = (1 << 3),
  1189. }, {
  1190. .name = "timers",
  1191. .id = -1,
  1192. .parent = &clk_div_d1_bus.clk,
  1193. .enable = s5pc100_d1_3_ctrl,
  1194. .ctrlbit = (1 << 6),
  1195. },
  1196. };
  1197. static struct clk *clks[] __initdata = {
  1198. &clk_ext,
  1199. &clk_i2scdclk0,
  1200. &clk_i2scdclk1,
  1201. &clk_i2scdclk2,
  1202. &clk_pcmcdclk0,
  1203. &clk_pcmcdclk1,
  1204. };
  1205. void __init s5pc100_register_clocks(void)
  1206. {
  1207. struct clk *clkp;
  1208. int ret;
  1209. int ptr;
  1210. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1211. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1212. s3c_register_clksrc(sysclks[ptr], 1);
  1213. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1214. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1215. clkp = init_clocks_disable;
  1216. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  1217. ret = s3c24xx_register_clock(clkp);
  1218. if (ret < 0) {
  1219. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  1220. clkp->name, ret);
  1221. }
  1222. (clkp->enable)(clkp, 0);
  1223. }
  1224. s3c_pwmclk_init();
  1225. }