clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846
  1. /* linux/arch/arm/mach-s5p6440/clock.c
  2. *
  3. * Copyright (c) 2009 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5P6440 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <plat/cpu-freq.h>
  24. #include <mach/regs-clock.h>
  25. #include <plat/clock.h>
  26. #include <plat/cpu.h>
  27. #include <plat/clock-clksrc.h>
  28. #include <plat/s5p-clock.h>
  29. #include <plat/pll.h>
  30. #include <plat/s5p6440.h>
  31. /* APLL Mux output clock */
  32. static struct clksrc_clk clk_mout_apll = {
  33. .clk = {
  34. .name = "mout_apll",
  35. .id = -1,
  36. },
  37. .sources = &clk_src_apll,
  38. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  39. };
  40. static int s5p6440_epll_enable(struct clk *clk, int enable)
  41. {
  42. unsigned int ctrlbit = clk->ctrlbit;
  43. unsigned int epll_con = __raw_readl(S5P_EPLL_CON) & ~ctrlbit;
  44. if (enable)
  45. __raw_writel(epll_con | ctrlbit, S5P_EPLL_CON);
  46. else
  47. __raw_writel(epll_con, S5P_EPLL_CON);
  48. return 0;
  49. }
  50. static unsigned long s5p6440_epll_get_rate(struct clk *clk)
  51. {
  52. return clk->rate;
  53. }
  54. static u32 epll_div[][5] = {
  55. { 36000000, 0, 48, 1, 4 },
  56. { 48000000, 0, 32, 1, 3 },
  57. { 60000000, 0, 40, 1, 3 },
  58. { 72000000, 0, 48, 1, 3 },
  59. { 84000000, 0, 28, 1, 2 },
  60. { 96000000, 0, 32, 1, 2 },
  61. { 32768000, 45264, 43, 1, 4 },
  62. { 45158000, 6903, 30, 1, 3 },
  63. { 49152000, 50332, 32, 1, 3 },
  64. { 67738000, 10398, 45, 1, 3 },
  65. { 73728000, 9961, 49, 1, 3 }
  66. };
  67. static int s5p6440_epll_set_rate(struct clk *clk, unsigned long rate)
  68. {
  69. unsigned int epll_con, epll_con_k;
  70. unsigned int i;
  71. if (clk->rate == rate) /* Return if nothing changed */
  72. return 0;
  73. epll_con = __raw_readl(S5P_EPLL_CON);
  74. epll_con_k = __raw_readl(S5P_EPLL_CON_K);
  75. epll_con_k &= ~(PLL90XX_KDIV_MASK);
  76. epll_con &= ~(PLL90XX_MDIV_MASK | PLL90XX_PDIV_MASK | PLL90XX_SDIV_MASK);
  77. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  78. if (epll_div[i][0] == rate) {
  79. epll_con_k |= (epll_div[i][1] << PLL90XX_KDIV_SHIFT);
  80. epll_con |= (epll_div[i][2] << PLL90XX_MDIV_SHIFT) |
  81. (epll_div[i][3] << PLL90XX_PDIV_SHIFT) |
  82. (epll_div[i][4] << PLL90XX_SDIV_SHIFT);
  83. break;
  84. }
  85. }
  86. if (i == ARRAY_SIZE(epll_div)) {
  87. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  88. return -EINVAL;
  89. }
  90. __raw_writel(epll_con, S5P_EPLL_CON);
  91. __raw_writel(epll_con_k, S5P_EPLL_CON_K);
  92. clk->rate = rate;
  93. return 0;
  94. }
  95. static struct clk_ops s5p6440_epll_ops = {
  96. .get_rate = s5p6440_epll_get_rate,
  97. .set_rate = s5p6440_epll_set_rate,
  98. };
  99. static struct clksrc_clk clk_mout_epll = {
  100. .clk = {
  101. .name = "mout_epll",
  102. .id = -1,
  103. },
  104. .sources = &clk_src_epll,
  105. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 2, .size = 1 },
  106. };
  107. static struct clksrc_clk clk_mout_mpll = {
  108. .clk = {
  109. .name = "mout_mpll",
  110. .id = -1,
  111. },
  112. .sources = &clk_src_mpll,
  113. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 1, .size = 1 },
  114. };
  115. enum perf_level {
  116. L0 = 532*1000,
  117. L1 = 266*1000,
  118. L2 = 133*1000,
  119. };
  120. static const u32 clock_table[][3] = {
  121. /*{ARM_CLK, DIVarm, DIVhclk}*/
  122. {L0 * 1000, (0 << ARM_DIV_RATIO_SHIFT), (3 << S5P_CLKDIV0_HCLK_SHIFT)},
  123. {L1 * 1000, (1 << ARM_DIV_RATIO_SHIFT), (1 << S5P_CLKDIV0_HCLK_SHIFT)},
  124. {L2 * 1000, (3 << ARM_DIV_RATIO_SHIFT), (0 << S5P_CLKDIV0_HCLK_SHIFT)},
  125. };
  126. static unsigned long s5p6440_armclk_get_rate(struct clk *clk)
  127. {
  128. unsigned long rate = clk_get_rate(clk->parent);
  129. u32 clkdiv;
  130. /* divisor mask starts at bit0, so no need to shift */
  131. clkdiv = __raw_readl(ARM_CLK_DIV) & ARM_DIV_MASK;
  132. return rate / (clkdiv + 1);
  133. }
  134. static unsigned long s5p6440_armclk_round_rate(struct clk *clk,
  135. unsigned long rate)
  136. {
  137. u32 iter;
  138. for (iter = 1 ; iter < ARRAY_SIZE(clock_table) ; iter++) {
  139. if (rate > clock_table[iter][0])
  140. return clock_table[iter-1][0];
  141. }
  142. return clock_table[ARRAY_SIZE(clock_table) - 1][0];
  143. }
  144. static int s5p6440_armclk_set_rate(struct clk *clk, unsigned long rate)
  145. {
  146. u32 round_tmp;
  147. u32 iter;
  148. u32 clk_div0_tmp;
  149. u32 cur_rate = clk->ops->get_rate(clk);
  150. unsigned long flags;
  151. round_tmp = clk->ops->round_rate(clk, rate);
  152. if (round_tmp == cur_rate)
  153. return 0;
  154. for (iter = 0 ; iter < ARRAY_SIZE(clock_table) ; iter++) {
  155. if (round_tmp == clock_table[iter][0])
  156. break;
  157. }
  158. if (iter >= ARRAY_SIZE(clock_table))
  159. iter = ARRAY_SIZE(clock_table) - 1;
  160. local_irq_save(flags);
  161. if (cur_rate > round_tmp) {
  162. /* Frequency Down */
  163. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) & ~(ARM_DIV_MASK);
  164. clk_div0_tmp |= clock_table[iter][1];
  165. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  166. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) &
  167. ~(S5P_CLKDIV0_HCLK_MASK);
  168. clk_div0_tmp |= clock_table[iter][2];
  169. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  170. } else {
  171. /* Frequency Up */
  172. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) &
  173. ~(S5P_CLKDIV0_HCLK_MASK);
  174. clk_div0_tmp |= clock_table[iter][2];
  175. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  176. clk_div0_tmp = __raw_readl(ARM_CLK_DIV) & ~(ARM_DIV_MASK);
  177. clk_div0_tmp |= clock_table[iter][1];
  178. __raw_writel(clk_div0_tmp, ARM_CLK_DIV);
  179. }
  180. local_irq_restore(flags);
  181. clk->rate = clock_table[iter][0];
  182. return 0;
  183. }
  184. static struct clk_ops s5p6440_clkarm_ops = {
  185. .get_rate = s5p6440_armclk_get_rate,
  186. .set_rate = s5p6440_armclk_set_rate,
  187. .round_rate = s5p6440_armclk_round_rate,
  188. };
  189. static struct clksrc_clk clk_armclk = {
  190. .clk = {
  191. .name = "armclk",
  192. .id = 1,
  193. .parent = &clk_mout_apll.clk,
  194. .ops = &s5p6440_clkarm_ops,
  195. },
  196. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 4 },
  197. };
  198. static struct clksrc_clk clk_dout_mpll = {
  199. .clk = {
  200. .name = "dout_mpll",
  201. .id = -1,
  202. .parent = &clk_mout_mpll.clk,
  203. },
  204. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 1 },
  205. };
  206. static struct clksrc_clk clk_hclk = {
  207. .clk = {
  208. .name = "clk_hclk",
  209. .id = -1,
  210. .parent = &clk_armclk.clk,
  211. },
  212. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 4 },
  213. };
  214. static struct clksrc_clk clk_pclk = {
  215. .clk = {
  216. .name = "clk_pclk",
  217. .id = -1,
  218. .parent = &clk_hclk.clk,
  219. },
  220. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 4 },
  221. };
  222. static struct clk *clkset_hclklow_list[] = {
  223. &clk_mout_apll.clk,
  224. &clk_mout_mpll.clk,
  225. };
  226. static struct clksrc_sources clkset_hclklow = {
  227. .sources = clkset_hclklow_list,
  228. .nr_sources = ARRAY_SIZE(clkset_hclklow_list),
  229. };
  230. static struct clksrc_clk clk_hclk_low = {
  231. .clk = {
  232. .name = "hclk_low",
  233. .id = -1,
  234. },
  235. .sources = &clkset_hclklow,
  236. .reg_src = { .reg = S5P_SYS_OTHERS, .shift = 6, .size = 1 },
  237. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  238. };
  239. static struct clksrc_clk clk_pclk_low = {
  240. .clk = {
  241. .name = "pclk_low",
  242. .id = -1,
  243. .parent = &clk_hclk_low.clk,
  244. },
  245. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  246. };
  247. int s5p6440_clk48m_ctrl(struct clk *clk, int enable)
  248. {
  249. unsigned long flags;
  250. u32 val;
  251. /* can't rely on clock lock, this register has other usages */
  252. local_irq_save(flags);
  253. val = __raw_readl(S5P_OTHERS);
  254. if (enable)
  255. val |= S5P_OTHERS_USB_SIG_MASK;
  256. else
  257. val &= ~S5P_OTHERS_USB_SIG_MASK;
  258. __raw_writel(val, S5P_OTHERS);
  259. local_irq_restore(flags);
  260. return 0;
  261. }
  262. static int s5p6440_pclk_ctrl(struct clk *clk, int enable)
  263. {
  264. return s5p_gatectrl(S5P_CLK_GATE_PCLK, clk, enable);
  265. }
  266. static int s5p6440_hclk0_ctrl(struct clk *clk, int enable)
  267. {
  268. return s5p_gatectrl(S5P_CLK_GATE_HCLK0, clk, enable);
  269. }
  270. static int s5p6440_hclk1_ctrl(struct clk *clk, int enable)
  271. {
  272. return s5p_gatectrl(S5P_CLK_GATE_HCLK1, clk, enable);
  273. }
  274. static int s5p6440_sclk_ctrl(struct clk *clk, int enable)
  275. {
  276. return s5p_gatectrl(S5P_CLK_GATE_SCLK0, clk, enable);
  277. }
  278. static int s5p6440_sclk1_ctrl(struct clk *clk, int enable)
  279. {
  280. return s5p_gatectrl(S5P_CLK_GATE_SCLK1, clk, enable);
  281. }
  282. static int s5p6440_mem_ctrl(struct clk *clk, int enable)
  283. {
  284. return s5p_gatectrl(S5P_CLK_GATE_MEM0, clk, enable);
  285. }
  286. /*
  287. * The following clocks will be disabled during clock initialization. It is
  288. * recommended to keep the following clocks disabled until the driver requests
  289. * for enabling the clock.
  290. */
  291. static struct clk init_clocks_disable[] = {
  292. {
  293. .name = "nand",
  294. .id = -1,
  295. .parent = &clk_hclk.clk,
  296. .enable = s5p6440_mem_ctrl,
  297. .ctrlbit = S5P_CLKCON_MEM0_HCLK_NFCON,
  298. }, {
  299. .name = "adc",
  300. .id = -1,
  301. .parent = &clk_pclk_low.clk,
  302. .enable = s5p6440_pclk_ctrl,
  303. .ctrlbit = S5P_CLKCON_PCLK_TSADC,
  304. }, {
  305. .name = "i2c",
  306. .id = -1,
  307. .parent = &clk_pclk_low.clk,
  308. .enable = s5p6440_pclk_ctrl,
  309. .ctrlbit = S5P_CLKCON_PCLK_IIC0,
  310. }, {
  311. .name = "i2s_v40",
  312. .id = 0,
  313. .parent = &clk_pclk_low.clk,
  314. .enable = s5p6440_pclk_ctrl,
  315. .ctrlbit = S5P_CLKCON_PCLK_IIS2,
  316. }, {
  317. .name = "spi",
  318. .id = 0,
  319. .parent = &clk_pclk_low.clk,
  320. .enable = s5p6440_pclk_ctrl,
  321. .ctrlbit = S5P_CLKCON_PCLK_SPI0,
  322. }, {
  323. .name = "spi",
  324. .id = 1,
  325. .parent = &clk_pclk_low.clk,
  326. .enable = s5p6440_pclk_ctrl,
  327. .ctrlbit = S5P_CLKCON_PCLK_SPI1,
  328. }, {
  329. .name = "sclk_spi_48",
  330. .id = 0,
  331. .parent = &clk_48m,
  332. .enable = s5p6440_sclk_ctrl,
  333. .ctrlbit = S5P_CLKCON_SCLK0_SPI0_48,
  334. }, {
  335. .name = "sclk_spi_48",
  336. .id = 1,
  337. .parent = &clk_48m,
  338. .enable = s5p6440_sclk_ctrl,
  339. .ctrlbit = S5P_CLKCON_SCLK0_SPI1_48,
  340. }, {
  341. .name = "mmc_48m",
  342. .id = 0,
  343. .parent = &clk_48m,
  344. .enable = s5p6440_sclk_ctrl,
  345. .ctrlbit = S5P_CLKCON_SCLK0_MMC0_48,
  346. }, {
  347. .name = "mmc_48m",
  348. .id = 1,
  349. .parent = &clk_48m,
  350. .enable = s5p6440_sclk_ctrl,
  351. .ctrlbit = S5P_CLKCON_SCLK0_MMC1_48,
  352. }, {
  353. .name = "mmc_48m",
  354. .id = 2,
  355. .parent = &clk_48m,
  356. .enable = s5p6440_sclk_ctrl,
  357. .ctrlbit = S5P_CLKCON_SCLK0_MMC2_48,
  358. }, {
  359. .name = "otg",
  360. .id = -1,
  361. .parent = &clk_hclk_low.clk,
  362. .enable = s5p6440_hclk0_ctrl,
  363. .ctrlbit = S5P_CLKCON_HCLK0_USB
  364. }, {
  365. .name = "post",
  366. .id = -1,
  367. .parent = &clk_hclk_low.clk,
  368. .enable = s5p6440_hclk0_ctrl,
  369. .ctrlbit = S5P_CLKCON_HCLK0_POST0
  370. }, {
  371. .name = "lcd",
  372. .id = -1,
  373. .parent = &clk_hclk_low.clk,
  374. .enable = s5p6440_hclk1_ctrl,
  375. .ctrlbit = S5P_CLKCON_HCLK1_DISPCON,
  376. }, {
  377. .name = "hsmmc",
  378. .id = 0,
  379. .parent = &clk_hclk_low.clk,
  380. .enable = s5p6440_hclk0_ctrl,
  381. .ctrlbit = S5P_CLKCON_HCLK0_HSMMC0,
  382. }, {
  383. .name = "hsmmc",
  384. .id = 1,
  385. .parent = &clk_hclk_low.clk,
  386. .enable = s5p6440_hclk0_ctrl,
  387. .ctrlbit = S5P_CLKCON_HCLK0_HSMMC1,
  388. }, {
  389. .name = "hsmmc",
  390. .id = 2,
  391. .parent = &clk_hclk_low.clk,
  392. .enable = s5p6440_hclk0_ctrl,
  393. .ctrlbit = S5P_CLKCON_HCLK0_HSMMC2,
  394. }, {
  395. .name = "rtc",
  396. .id = -1,
  397. .parent = &clk_pclk_low.clk,
  398. .enable = s5p6440_pclk_ctrl,
  399. .ctrlbit = S5P_CLKCON_PCLK_RTC,
  400. }, {
  401. .name = "watchdog",
  402. .id = -1,
  403. .parent = &clk_pclk_low.clk,
  404. .enable = s5p6440_pclk_ctrl,
  405. .ctrlbit = S5P_CLKCON_PCLK_WDT,
  406. }, {
  407. .name = "timers",
  408. .id = -1,
  409. .parent = &clk_pclk_low.clk,
  410. .enable = s5p6440_pclk_ctrl,
  411. .ctrlbit = S5P_CLKCON_PCLK_PWM,
  412. }, {
  413. .name = "hclk_fimgvg",
  414. .id = -1,
  415. .parent = &clk_hclk.clk,
  416. .enable = s5p6440_hclk1_ctrl,
  417. .ctrlbit = (1 << 2),
  418. }, {
  419. .name = "tsi",
  420. .id = -1,
  421. .parent = &clk_hclk_low.clk,
  422. .enable = s5p6440_hclk1_ctrl,
  423. .ctrlbit = (1 << 0),
  424. }, {
  425. .name = "pclk_fimgvg",
  426. .id = -1,
  427. .parent = &clk_pclk.clk,
  428. .enable = s5p6440_pclk_ctrl,
  429. .ctrlbit = (1 << 31),
  430. }, {
  431. .name = "dmc0",
  432. .id = -1,
  433. .parent = &clk_pclk.clk,
  434. .enable = s5p6440_pclk_ctrl,
  435. .ctrlbit = (1 << 30),
  436. }, {
  437. .name = "etm",
  438. .id = -1,
  439. .parent = &clk_pclk.clk,
  440. .enable = s5p6440_pclk_ctrl,
  441. .ctrlbit = (1 << 29),
  442. }, {
  443. .name = "dsim",
  444. .id = -1,
  445. .parent = &clk_pclk_low.clk,
  446. .enable = s5p6440_pclk_ctrl,
  447. .ctrlbit = (1 << 28),
  448. }, {
  449. .name = "gps",
  450. .id = -1,
  451. .parent = &clk_pclk_low.clk,
  452. .enable = s5p6440_pclk_ctrl,
  453. .ctrlbit = (1 << 25),
  454. }, {
  455. .name = "pcm",
  456. .id = -1,
  457. .parent = &clk_pclk_low.clk,
  458. .enable = s5p6440_pclk_ctrl,
  459. .ctrlbit = (1 << 8),
  460. }, {
  461. .name = "irom",
  462. .id = -1,
  463. .parent = &clk_hclk.clk,
  464. .enable = s5p6440_hclk0_ctrl,
  465. .ctrlbit = (1 << 25),
  466. }, {
  467. .name = "dma",
  468. .id = -1,
  469. .parent = &clk_hclk_low.clk,
  470. .enable = s5p6440_hclk0_ctrl,
  471. .ctrlbit = (1 << 12),
  472. }, {
  473. .name = "2d",
  474. .id = -1,
  475. .parent = &clk_hclk.clk,
  476. .enable = s5p6440_hclk0_ctrl,
  477. .ctrlbit = (1 << 8),
  478. },
  479. };
  480. /*
  481. * The following clocks will be enabled during clock initialization.
  482. */
  483. static struct clk init_clocks[] = {
  484. {
  485. .name = "gpio",
  486. .id = -1,
  487. .parent = &clk_pclk_low.clk,
  488. .enable = s5p6440_pclk_ctrl,
  489. .ctrlbit = S5P_CLKCON_PCLK_GPIO,
  490. }, {
  491. .name = "uart",
  492. .id = 0,
  493. .parent = &clk_pclk_low.clk,
  494. .enable = s5p6440_pclk_ctrl,
  495. .ctrlbit = S5P_CLKCON_PCLK_UART0,
  496. }, {
  497. .name = "uart",
  498. .id = 1,
  499. .parent = &clk_pclk_low.clk,
  500. .enable = s5p6440_pclk_ctrl,
  501. .ctrlbit = S5P_CLKCON_PCLK_UART1,
  502. }, {
  503. .name = "uart",
  504. .id = 2,
  505. .parent = &clk_pclk_low.clk,
  506. .enable = s5p6440_pclk_ctrl,
  507. .ctrlbit = S5P_CLKCON_PCLK_UART2,
  508. }, {
  509. .name = "uart",
  510. .id = 3,
  511. .parent = &clk_pclk_low.clk,
  512. .enable = s5p6440_pclk_ctrl,
  513. .ctrlbit = S5P_CLKCON_PCLK_UART3,
  514. }, {
  515. .name = "mem",
  516. .id = -1,
  517. .parent = &clk_hclk.clk,
  518. .enable = s5p6440_hclk0_ctrl,
  519. .ctrlbit = (1 << 21),
  520. }, {
  521. .name = "intc",
  522. .id = -1,
  523. .parent = &clk_hclk.clk,
  524. .enable = s5p6440_hclk0_ctrl,
  525. .ctrlbit = (1 << 1),
  526. },
  527. };
  528. static struct clk clk_iis_cd_v40 = {
  529. .name = "iis_cdclk_v40",
  530. .id = -1,
  531. };
  532. static struct clk clk_pcm_cd = {
  533. .name = "pcm_cdclk",
  534. .id = -1,
  535. };
  536. static struct clk *clkset_group1_list[] = {
  537. &clk_mout_epll.clk,
  538. &clk_dout_mpll.clk,
  539. &clk_fin_epll,
  540. };
  541. static struct clksrc_sources clkset_group1 = {
  542. .sources = clkset_group1_list,
  543. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  544. };
  545. static struct clk *clkset_uart_list[] = {
  546. &clk_mout_epll.clk,
  547. &clk_dout_mpll.clk,
  548. };
  549. static struct clksrc_sources clkset_uart = {
  550. .sources = clkset_uart_list,
  551. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  552. };
  553. static struct clk *clkset_audio_list[] = {
  554. &clk_mout_epll.clk,
  555. &clk_dout_mpll.clk,
  556. &clk_fin_epll,
  557. &clk_iis_cd_v40,
  558. &clk_pcm_cd,
  559. };
  560. static struct clksrc_sources clkset_audio = {
  561. .sources = clkset_audio_list,
  562. .nr_sources = ARRAY_SIZE(clkset_audio_list),
  563. };
  564. static struct clksrc_clk clksrcs[] = {
  565. {
  566. .clk = {
  567. .name = "mmc_bus",
  568. .id = 0,
  569. .ctrlbit = S5P_CLKCON_SCLK0_MMC0,
  570. .enable = s5p6440_sclk_ctrl,
  571. },
  572. .sources = &clkset_group1,
  573. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 18, .size = 2 },
  574. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4 },
  575. }, {
  576. .clk = {
  577. .name = "mmc_bus",
  578. .id = 1,
  579. .ctrlbit = S5P_CLKCON_SCLK0_MMC1,
  580. .enable = s5p6440_sclk_ctrl,
  581. },
  582. .sources = &clkset_group1,
  583. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 2 },
  584. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 4, .size = 4 },
  585. }, {
  586. .clk = {
  587. .name = "mmc_bus",
  588. .id = 2,
  589. .ctrlbit = S5P_CLKCON_SCLK0_MMC2,
  590. .enable = s5p6440_sclk_ctrl,
  591. },
  592. .sources = &clkset_group1,
  593. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 22, .size = 2 },
  594. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 8, .size = 4 },
  595. }, {
  596. .clk = {
  597. .name = "uclk1",
  598. .id = -1,
  599. .ctrlbit = S5P_CLKCON_SCLK0_UART,
  600. .enable = s5p6440_sclk_ctrl,
  601. },
  602. .sources = &clkset_uart,
  603. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 13, .size = 1 },
  604. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 16, .size = 4 },
  605. }, {
  606. .clk = {
  607. .name = "spi_epll",
  608. .id = 0,
  609. .ctrlbit = S5P_CLKCON_SCLK0_SPI0,
  610. .enable = s5p6440_sclk_ctrl,
  611. },
  612. .sources = &clkset_group1,
  613. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 14, .size = 2 },
  614. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  615. }, {
  616. .clk = {
  617. .name = "spi_epll",
  618. .id = 1,
  619. .ctrlbit = S5P_CLKCON_SCLK0_SPI1,
  620. .enable = s5p6440_sclk_ctrl,
  621. },
  622. .sources = &clkset_group1,
  623. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 2 },
  624. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  625. }, {
  626. .clk = {
  627. .name = "sclk_post",
  628. .id = -1,
  629. .ctrlbit = (1 << 10),
  630. .enable = s5p6440_sclk_ctrl,
  631. },
  632. .sources = &clkset_group1,
  633. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 26, .size = 2 },
  634. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  635. }, {
  636. .clk = {
  637. .name = "sclk_dispcon",
  638. .id = -1,
  639. .ctrlbit = (1 << 1),
  640. .enable = s5p6440_sclk1_ctrl,
  641. },
  642. .sources = &clkset_group1,
  643. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 2 },
  644. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 0, .size = 4 },
  645. }, {
  646. .clk = {
  647. .name = "sclk_fimgvg",
  648. .id = -1,
  649. .ctrlbit = (1 << 2),
  650. .enable = s5p6440_sclk1_ctrl,
  651. },
  652. .sources = &clkset_group1,
  653. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 2 },
  654. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 4, .size = 4 },
  655. }, {
  656. .clk = {
  657. .name = "sclk_audio2",
  658. .id = -1,
  659. .ctrlbit = (1 << 11),
  660. .enable = s5p6440_sclk_ctrl,
  661. },
  662. .sources = &clkset_audio,
  663. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 3 },
  664. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 24, .size = 4 },
  665. },
  666. };
  667. /* Clock initialisation code */
  668. static struct clksrc_clk *sysclks[] = {
  669. &clk_mout_apll,
  670. &clk_mout_epll,
  671. &clk_mout_mpll,
  672. &clk_dout_mpll,
  673. &clk_armclk,
  674. &clk_hclk,
  675. &clk_pclk,
  676. &clk_hclk_low,
  677. &clk_pclk_low,
  678. };
  679. void __init_or_cpufreq s5p6440_setup_clocks(void)
  680. {
  681. struct clk *xtal_clk;
  682. unsigned long xtal;
  683. unsigned long fclk;
  684. unsigned long hclk;
  685. unsigned long hclk_low;
  686. unsigned long pclk;
  687. unsigned long pclk_low;
  688. unsigned long epll;
  689. unsigned long apll;
  690. unsigned long mpll;
  691. unsigned int ptr;
  692. /* Set S5P6440 functions for clk_fout_epll */
  693. clk_fout_epll.enable = s5p6440_epll_enable;
  694. clk_fout_epll.ops = &s5p6440_epll_ops;
  695. clk_48m.enable = s5p6440_clk48m_ctrl;
  696. xtal_clk = clk_get(NULL, "ext_xtal");
  697. BUG_ON(IS_ERR(xtal_clk));
  698. xtal = clk_get_rate(xtal_clk);
  699. clk_put(xtal_clk);
  700. epll = s5p_get_pll90xx(xtal, __raw_readl(S5P_EPLL_CON),
  701. __raw_readl(S5P_EPLL_CON_K));
  702. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  703. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4502);
  704. clk_fout_mpll.rate = mpll;
  705. clk_fout_epll.rate = epll;
  706. clk_fout_apll.rate = apll;
  707. printk(KERN_INFO "S5P6440: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz," \
  708. " E=%ld.%ldMHz\n",
  709. print_mhz(apll), print_mhz(mpll), print_mhz(epll));
  710. fclk = clk_get_rate(&clk_armclk.clk);
  711. hclk = clk_get_rate(&clk_hclk.clk);
  712. pclk = clk_get_rate(&clk_pclk.clk);
  713. hclk_low = clk_get_rate(&clk_hclk_low.clk);
  714. pclk_low = clk_get_rate(&clk_pclk_low.clk);
  715. printk(KERN_INFO "S5P6440: HCLK=%ld.%ldMHz, HCLK_LOW=%ld.%ldMHz," \
  716. " PCLK=%ld.%ldMHz, PCLK_LOW=%ld.%ldMHz\n",
  717. print_mhz(hclk), print_mhz(hclk_low),
  718. print_mhz(pclk), print_mhz(pclk_low));
  719. clk_f.rate = fclk;
  720. clk_h.rate = hclk;
  721. clk_p.rate = pclk;
  722. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  723. s3c_set_clksrc(&clksrcs[ptr], true);
  724. }
  725. static struct clk *clks[] __initdata = {
  726. &clk_ext,
  727. &clk_iis_cd_v40,
  728. &clk_pcm_cd,
  729. };
  730. void __init s5p6440_register_clocks(void)
  731. {
  732. struct clk *clkp;
  733. int ret;
  734. int ptr;
  735. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  736. if (ret > 0)
  737. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  738. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  739. s3c_register_clksrc(sysclks[ptr], 1);
  740. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  741. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  742. clkp = init_clocks_disable;
  743. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  744. ret = s3c24xx_register_clock(clkp);
  745. if (ret < 0) {
  746. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  747. clkp->name, ret);
  748. }
  749. (clkp->enable)(clkp, 0);
  750. }
  751. s3c_pwmclk_init();
  752. }