pm.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /* linux/arch/arm/plat-s3c64xx/pm.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX CPU PM support.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/suspend.h>
  16. #include <linux/serial_core.h>
  17. #include <linux/io.h>
  18. #include <mach/map.h>
  19. #include <mach/irqs.h>
  20. #include <plat/pm.h>
  21. #include <plat/wakeup-mask.h>
  22. #include <mach/regs-sys.h>
  23. #include <mach/regs-gpio.h>
  24. #include <mach/regs-clock.h>
  25. #include <mach/regs-syscon-power.h>
  26. #include <mach/regs-gpio-memport.h>
  27. #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
  28. #include <mach/gpio-bank-n.h>
  29. void s3c_pm_debug_smdkled(u32 set, u32 clear)
  30. {
  31. unsigned long flags;
  32. u32 reg;
  33. local_irq_save(flags);
  34. reg = __raw_readl(S3C64XX_GPNCON);
  35. reg &= ~(S3C64XX_GPN_CONMASK(12) | S3C64XX_GPN_CONMASK(13) |
  36. S3C64XX_GPN_CONMASK(14) | S3C64XX_GPN_CONMASK(15));
  37. reg |= S3C64XX_GPN_OUTPUT(12) | S3C64XX_GPN_OUTPUT(13) |
  38. S3C64XX_GPN_OUTPUT(14) | S3C64XX_GPN_OUTPUT(15);
  39. __raw_writel(reg, S3C64XX_GPNCON);
  40. reg = __raw_readl(S3C64XX_GPNDAT);
  41. reg &= ~(clear << 12);
  42. reg |= set << 12;
  43. __raw_writel(reg, S3C64XX_GPNDAT);
  44. local_irq_restore(flags);
  45. }
  46. #endif
  47. static struct sleep_save core_save[] = {
  48. SAVE_ITEM(S3C_APLL_LOCK),
  49. SAVE_ITEM(S3C_MPLL_LOCK),
  50. SAVE_ITEM(S3C_EPLL_LOCK),
  51. SAVE_ITEM(S3C_CLK_SRC),
  52. SAVE_ITEM(S3C_CLK_DIV0),
  53. SAVE_ITEM(S3C_CLK_DIV1),
  54. SAVE_ITEM(S3C_CLK_DIV2),
  55. SAVE_ITEM(S3C_CLK_OUT),
  56. SAVE_ITEM(S3C_HCLK_GATE),
  57. SAVE_ITEM(S3C_PCLK_GATE),
  58. SAVE_ITEM(S3C_SCLK_GATE),
  59. SAVE_ITEM(S3C_MEM0_GATE),
  60. SAVE_ITEM(S3C_EPLL_CON1),
  61. SAVE_ITEM(S3C_EPLL_CON0),
  62. SAVE_ITEM(S3C64XX_MEM0DRVCON),
  63. SAVE_ITEM(S3C64XX_MEM1DRVCON),
  64. #ifndef CONFIG_CPU_FREQ
  65. SAVE_ITEM(S3C_APLL_CON),
  66. SAVE_ITEM(S3C_MPLL_CON),
  67. #endif
  68. };
  69. static struct sleep_save misc_save[] = {
  70. SAVE_ITEM(S3C64XX_AHB_CON0),
  71. SAVE_ITEM(S3C64XX_AHB_CON1),
  72. SAVE_ITEM(S3C64XX_AHB_CON2),
  73. SAVE_ITEM(S3C64XX_SPCON),
  74. SAVE_ITEM(S3C64XX_MEM0CONSTOP),
  75. SAVE_ITEM(S3C64XX_MEM1CONSTOP),
  76. SAVE_ITEM(S3C64XX_MEM0CONSLP0),
  77. SAVE_ITEM(S3C64XX_MEM0CONSLP1),
  78. SAVE_ITEM(S3C64XX_MEM1CONSLP),
  79. };
  80. void s3c_pm_configure_extint(void)
  81. {
  82. __raw_writel(s3c_irqwake_eintmask, S3C64XX_EINT_MASK);
  83. }
  84. void s3c_pm_restore_core(void)
  85. {
  86. __raw_writel(0, S3C64XX_EINT_MASK);
  87. s3c_pm_debug_smdkled(1 << 2, 0);
  88. s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
  89. s3c_pm_do_restore(misc_save, ARRAY_SIZE(misc_save));
  90. }
  91. void s3c_pm_save_core(void)
  92. {
  93. s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
  94. s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
  95. }
  96. /* since both s3c6400 and s3c6410 share the same sleep pm calls, we
  97. * put the per-cpu code in here until any new cpu comes along and changes
  98. * this.
  99. */
  100. static void s3c64xx_cpu_suspend(void)
  101. {
  102. unsigned long tmp;
  103. /* set our standby method to sleep */
  104. tmp = __raw_readl(S3C64XX_PWR_CFG);
  105. tmp &= ~S3C64XX_PWRCFG_CFG_WFI_MASK;
  106. tmp |= S3C64XX_PWRCFG_CFG_WFI_SLEEP;
  107. __raw_writel(tmp, S3C64XX_PWR_CFG);
  108. /* clear any old wakeup */
  109. __raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT),
  110. S3C64XX_WAKEUP_STAT);
  111. /* set the LED state to 0110 over sleep */
  112. s3c_pm_debug_smdkled(3 << 1, 0xf);
  113. /* issue the standby signal into the pm unit. Note, we
  114. * issue a write-buffer drain just in case */
  115. tmp = 0;
  116. asm("b 1f\n\t"
  117. ".align 5\n\t"
  118. "1:\n\t"
  119. "mcr p15, 0, %0, c7, c10, 5\n\t"
  120. "mcr p15, 0, %0, c7, c10, 4\n\t"
  121. "mcr p15, 0, %0, c7, c0, 4" :: "r" (tmp));
  122. /* we should never get past here */
  123. panic("sleep resumed to originator?");
  124. }
  125. /* mapping of interrupts to parts of the wakeup mask */
  126. static struct samsung_wakeup_mask wake_irqs[] = {
  127. { .irq = IRQ_RTC_ALARM, .bit = S3C64XX_PWRCFG_RTC_ALARM_DISABLE, },
  128. { .irq = IRQ_RTC_TIC, .bit = S3C64XX_PWRCFG_RTC_TICK_DISABLE, },
  129. { .irq = IRQ_PENDN, .bit = S3C64XX_PWRCFG_TS_DISABLE, },
  130. { .irq = IRQ_HSMMC0, .bit = S3C64XX_PWRCFG_MMC0_DISABLE, },
  131. { .irq = IRQ_HSMMC1, .bit = S3C64XX_PWRCFG_MMC1_DISABLE, },
  132. { .irq = IRQ_HSMMC2, .bit = S3C64XX_PWRCFG_MMC2_DISABLE, },
  133. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_BATF_DISABLE},
  134. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_MSM_DISABLE },
  135. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_HSI_DISABLE },
  136. { .irq = NO_WAKEUP_IRQ, .bit = S3C64XX_PWRCFG_MSM_DISABLE },
  137. };
  138. static void s3c64xx_pm_prepare(void)
  139. {
  140. samsung_sync_wakemask(S3C64XX_PWR_CFG,
  141. wake_irqs, ARRAY_SIZE(wake_irqs));
  142. /* store address of resume. */
  143. __raw_writel(virt_to_phys(s3c_cpu_resume), S3C64XX_INFORM0);
  144. /* ensure previous wakeup state is cleared before sleeping */
  145. __raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT), S3C64XX_WAKEUP_STAT);
  146. }
  147. static int s3c64xx_pm_init(void)
  148. {
  149. pm_cpu_prep = s3c64xx_pm_prepare;
  150. pm_cpu_sleep = s3c64xx_cpu_suspend;
  151. pm_uart_udivslot = 1;
  152. return 0;
  153. }
  154. arch_initcall(s3c64xx_pm_init);