serial.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*
  2. * arch/arm/mach-omap2/serial.c
  3. *
  4. * OMAP2 serial support.
  5. *
  6. * Copyright (C) 2005-2008 Nokia Corporation
  7. * Author: Paul Mundt <paul.mundt@nokia.com>
  8. *
  9. * Major rework for PM support by Kevin Hilman
  10. *
  11. * Based off of arch/arm/mach-omap/omap1/serial.c
  12. *
  13. * Copyright (C) 2009 Texas Instruments
  14. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com
  15. *
  16. * This file is subject to the terms and conditions of the GNU General Public
  17. * License. See the file "COPYING" in the main directory of this archive
  18. * for more details.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/serial_8250.h>
  23. #include <linux/serial_reg.h>
  24. #include <linux/clk.h>
  25. #include <linux/io.h>
  26. #include <linux/delay.h>
  27. #include <plat/common.h>
  28. #include <plat/board.h>
  29. #include <plat/clock.h>
  30. #include <plat/control.h>
  31. #include "prm.h"
  32. #include "pm.h"
  33. #include "prm-regbits-34xx.h"
  34. #define UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV 0x52
  35. #define UART_OMAP_WER 0x17 /* Wake-up enable register */
  36. #define UART_ERRATA_FIFO_FULL_ABORT (0x1 << 0)
  37. #define UART_ERRATA_i202_MDR1_ACCESS (0x1 << 1)
  38. /*
  39. * NOTE: By default the serial timeout is disabled as it causes lost characters
  40. * over the serial ports. This means that the UART clocks will stay on until
  41. * disabled via sysfs. This also causes that any deeper omap sleep states are
  42. * blocked.
  43. */
  44. #define DEFAULT_TIMEOUT 0
  45. struct omap_uart_state {
  46. int num;
  47. int can_sleep;
  48. struct timer_list timer;
  49. u32 timeout;
  50. void __iomem *wk_st;
  51. void __iomem *wk_en;
  52. u32 wk_mask;
  53. u32 padconf;
  54. struct clk *ick;
  55. struct clk *fck;
  56. int clocked;
  57. struct plat_serial8250_port *p;
  58. struct list_head node;
  59. struct platform_device pdev;
  60. u32 errata;
  61. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  62. int context_valid;
  63. /* Registers to be saved/restored for OFF-mode */
  64. u16 dll;
  65. u16 dlh;
  66. u16 ier;
  67. u16 sysc;
  68. u16 scr;
  69. u16 wer;
  70. u16 mcr;
  71. #endif
  72. };
  73. static LIST_HEAD(uart_list);
  74. static struct plat_serial8250_port serial_platform_data0[] = {
  75. {
  76. .irq = 72,
  77. .flags = UPF_BOOT_AUTOCONF,
  78. .iotype = UPIO_MEM,
  79. .regshift = 2,
  80. .uartclk = OMAP24XX_BASE_BAUD * 16,
  81. }, {
  82. .flags = 0
  83. }
  84. };
  85. static struct plat_serial8250_port serial_platform_data1[] = {
  86. {
  87. .irq = 73,
  88. .flags = UPF_BOOT_AUTOCONF,
  89. .iotype = UPIO_MEM,
  90. .regshift = 2,
  91. .uartclk = OMAP24XX_BASE_BAUD * 16,
  92. }, {
  93. .flags = 0
  94. }
  95. };
  96. static struct plat_serial8250_port serial_platform_data2[] = {
  97. {
  98. .irq = 74,
  99. .flags = UPF_BOOT_AUTOCONF,
  100. .iotype = UPIO_MEM,
  101. .regshift = 2,
  102. .uartclk = OMAP24XX_BASE_BAUD * 16,
  103. }, {
  104. .flags = 0
  105. }
  106. };
  107. static struct plat_serial8250_port serial_platform_data3[] = {
  108. {
  109. .irq = 70,
  110. .flags = UPF_BOOT_AUTOCONF,
  111. .iotype = UPIO_MEM,
  112. .regshift = 2,
  113. .uartclk = OMAP24XX_BASE_BAUD * 16,
  114. }, {
  115. .flags = 0
  116. }
  117. };
  118. void __init omap2_set_globals_uart(struct omap_globals *omap2_globals)
  119. {
  120. serial_platform_data0[0].mapbase = omap2_globals->uart1_phys;
  121. serial_platform_data1[0].mapbase = omap2_globals->uart2_phys;
  122. serial_platform_data2[0].mapbase = omap2_globals->uart3_phys;
  123. serial_platform_data3[0].mapbase = omap2_globals->uart4_phys;
  124. }
  125. static inline unsigned int __serial_read_reg(struct uart_port *up,
  126. int offset)
  127. {
  128. offset <<= up->regshift;
  129. return (unsigned int)__raw_readb(up->membase + offset);
  130. }
  131. static inline unsigned int serial_read_reg(struct plat_serial8250_port *up,
  132. int offset)
  133. {
  134. offset <<= up->regshift;
  135. return (unsigned int)__raw_readb(up->membase + offset);
  136. }
  137. static inline void __serial_write_reg(struct uart_port *up, int offset,
  138. int value)
  139. {
  140. offset <<= up->regshift;
  141. __raw_writeb(value, up->membase + offset);
  142. }
  143. static inline void serial_write_reg(struct plat_serial8250_port *p, int offset,
  144. int value)
  145. {
  146. offset <<= p->regshift;
  147. __raw_writeb(value, p->membase + offset);
  148. }
  149. /*
  150. * Internal UARTs need to be initialized for the 8250 autoconfig to work
  151. * properly. Note that the TX watermark initialization may not be needed
  152. * once the 8250.c watermark handling code is merged.
  153. */
  154. static inline void __init omap_uart_reset(struct omap_uart_state *uart)
  155. {
  156. struct plat_serial8250_port *p = uart->p;
  157. serial_write_reg(p, UART_OMAP_MDR1, 0x07);
  158. serial_write_reg(p, UART_OMAP_SCR, 0x08);
  159. serial_write_reg(p, UART_OMAP_MDR1, 0x00);
  160. serial_write_reg(p, UART_OMAP_SYSC, (0x02 << 3) | (1 << 2) | (1 << 0));
  161. }
  162. #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
  163. /*
  164. * Work Around for Errata i202 (3430 - 1.12, 3630 - 1.6)
  165. * The access to uart register after MDR1 Access
  166. * causes UART to corrupt data.
  167. *
  168. * Need a delay =
  169. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  170. * give 10 times as much
  171. */
  172. static void omap_uart_mdr1_errataset(struct omap_uart_state *uart, u8 mdr1_val,
  173. u8 fcr_val)
  174. {
  175. struct plat_serial8250_port *p = uart->p;
  176. u8 timeout = 255;
  177. serial_write_reg(p, UART_OMAP_MDR1, mdr1_val);
  178. udelay(2);
  179. serial_write_reg(p, UART_FCR, fcr_val | UART_FCR_CLEAR_XMIT |
  180. UART_FCR_CLEAR_RCVR);
  181. /*
  182. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  183. * TX_FIFO_E bit is 1.
  184. */
  185. while (UART_LSR_THRE != (serial_read_reg(p, UART_LSR) &
  186. (UART_LSR_THRE | UART_LSR_DR))) {
  187. timeout--;
  188. if (!timeout) {
  189. /* Should *never* happen. we warn and carry on */
  190. dev_crit(&uart->pdev.dev, "Errata i202: timedout %x\n",
  191. serial_read_reg(p, UART_LSR));
  192. break;
  193. }
  194. udelay(1);
  195. }
  196. }
  197. static void omap_uart_save_context(struct omap_uart_state *uart)
  198. {
  199. u16 lcr = 0;
  200. struct plat_serial8250_port *p = uart->p;
  201. if (!enable_off_mode)
  202. return;
  203. lcr = serial_read_reg(p, UART_LCR);
  204. serial_write_reg(p, UART_LCR, 0xBF);
  205. uart->dll = serial_read_reg(p, UART_DLL);
  206. uart->dlh = serial_read_reg(p, UART_DLM);
  207. serial_write_reg(p, UART_LCR, lcr);
  208. uart->ier = serial_read_reg(p, UART_IER);
  209. uart->sysc = serial_read_reg(p, UART_OMAP_SYSC);
  210. uart->scr = serial_read_reg(p, UART_OMAP_SCR);
  211. uart->wer = serial_read_reg(p, UART_OMAP_WER);
  212. serial_write_reg(p, UART_LCR, 0x80);
  213. uart->mcr = serial_read_reg(p, UART_MCR);
  214. serial_write_reg(p, UART_LCR, lcr);
  215. uart->context_valid = 1;
  216. }
  217. static void omap_uart_restore_context(struct omap_uart_state *uart)
  218. {
  219. u16 efr = 0;
  220. struct plat_serial8250_port *p = uart->p;
  221. if (!enable_off_mode)
  222. return;
  223. if (!uart->context_valid)
  224. return;
  225. uart->context_valid = 0;
  226. if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
  227. omap_uart_mdr1_errataset(uart, 0x07, 0xA0);
  228. else
  229. serial_write_reg(p, UART_OMAP_MDR1, 0x7);
  230. serial_write_reg(p, UART_LCR, 0xBF); /* Config B mode */
  231. efr = serial_read_reg(p, UART_EFR);
  232. serial_write_reg(p, UART_EFR, UART_EFR_ECB);
  233. serial_write_reg(p, UART_LCR, 0x0); /* Operational mode */
  234. serial_write_reg(p, UART_IER, 0x0);
  235. serial_write_reg(p, UART_LCR, 0xBF); /* Config B mode */
  236. serial_write_reg(p, UART_DLL, uart->dll);
  237. serial_write_reg(p, UART_DLM, uart->dlh);
  238. serial_write_reg(p, UART_LCR, 0x0); /* Operational mode */
  239. serial_write_reg(p, UART_IER, uart->ier);
  240. serial_write_reg(p, UART_LCR, 0x80);
  241. serial_write_reg(p, UART_MCR, uart->mcr);
  242. serial_write_reg(p, UART_LCR, 0xBF); /* Config B mode */
  243. serial_write_reg(p, UART_EFR, efr);
  244. serial_write_reg(p, UART_LCR, UART_LCR_WLEN8);
  245. serial_write_reg(p, UART_OMAP_SCR, uart->scr);
  246. serial_write_reg(p, UART_OMAP_WER, uart->wer);
  247. serial_write_reg(p, UART_OMAP_SYSC, uart->sysc);
  248. if (uart->errata & UART_ERRATA_i202_MDR1_ACCESS)
  249. omap_uart_mdr1_errataset(uart, 0x00, 0xA1);
  250. else
  251. serial_write_reg(p, UART_OMAP_MDR1, 0x00); /* UART 16x mode */
  252. }
  253. #else
  254. static inline void omap_uart_save_context(struct omap_uart_state *uart) {}
  255. static inline void omap_uart_restore_context(struct omap_uart_state *uart) {}
  256. #endif /* CONFIG_PM && CONFIG_ARCH_OMAP3 */
  257. static inline void omap_uart_enable_clocks(struct omap_uart_state *uart)
  258. {
  259. if (uart->clocked)
  260. return;
  261. clk_enable(uart->ick);
  262. clk_enable(uart->fck);
  263. uart->clocked = 1;
  264. omap_uart_restore_context(uart);
  265. }
  266. #ifdef CONFIG_PM
  267. static inline void omap_uart_disable_clocks(struct omap_uart_state *uart)
  268. {
  269. if (!uart->clocked)
  270. return;
  271. omap_uart_save_context(uart);
  272. uart->clocked = 0;
  273. clk_disable(uart->ick);
  274. clk_disable(uart->fck);
  275. }
  276. static void omap_uart_enable_wakeup(struct omap_uart_state *uart)
  277. {
  278. /* Set wake-enable bit */
  279. if (uart->wk_en && uart->wk_mask) {
  280. u32 v = __raw_readl(uart->wk_en);
  281. v |= uart->wk_mask;
  282. __raw_writel(v, uart->wk_en);
  283. }
  284. /* Ensure IOPAD wake-enables are set */
  285. if (cpu_is_omap34xx() && uart->padconf) {
  286. u16 v = omap_ctrl_readw(uart->padconf);
  287. v |= OMAP3_PADCONF_WAKEUPENABLE0;
  288. omap_ctrl_writew(v, uart->padconf);
  289. }
  290. }
  291. static void omap_uart_disable_wakeup(struct omap_uart_state *uart)
  292. {
  293. /* Clear wake-enable bit */
  294. if (uart->wk_en && uart->wk_mask) {
  295. u32 v = __raw_readl(uart->wk_en);
  296. v &= ~uart->wk_mask;
  297. __raw_writel(v, uart->wk_en);
  298. }
  299. /* Ensure IOPAD wake-enables are cleared */
  300. if (cpu_is_omap34xx() && uart->padconf) {
  301. u16 v = omap_ctrl_readw(uart->padconf);
  302. v &= ~OMAP3_PADCONF_WAKEUPENABLE0;
  303. omap_ctrl_writew(v, uart->padconf);
  304. }
  305. }
  306. static void omap_uart_smart_idle_enable(struct omap_uart_state *uart,
  307. int enable)
  308. {
  309. struct plat_serial8250_port *p = uart->p;
  310. u16 sysc;
  311. sysc = serial_read_reg(p, UART_OMAP_SYSC) & 0x7;
  312. if (enable)
  313. sysc |= 0x2 << 3;
  314. else
  315. sysc |= 0x1 << 3;
  316. serial_write_reg(p, UART_OMAP_SYSC, sysc);
  317. }
  318. static void omap_uart_block_sleep(struct omap_uart_state *uart)
  319. {
  320. omap_uart_enable_clocks(uart);
  321. omap_uart_smart_idle_enable(uart, 0);
  322. uart->can_sleep = 0;
  323. if (uart->timeout)
  324. mod_timer(&uart->timer, jiffies + uart->timeout);
  325. else
  326. del_timer(&uart->timer);
  327. }
  328. static void omap_uart_allow_sleep(struct omap_uart_state *uart)
  329. {
  330. if (device_may_wakeup(&uart->pdev.dev))
  331. omap_uart_enable_wakeup(uart);
  332. else
  333. omap_uart_disable_wakeup(uart);
  334. if (!uart->clocked)
  335. return;
  336. omap_uart_smart_idle_enable(uart, 1);
  337. uart->can_sleep = 1;
  338. del_timer(&uart->timer);
  339. }
  340. static void omap_uart_idle_timer(unsigned long data)
  341. {
  342. struct omap_uart_state *uart = (struct omap_uart_state *)data;
  343. omap_uart_allow_sleep(uart);
  344. }
  345. void omap_uart_prepare_idle(int num)
  346. {
  347. struct omap_uart_state *uart;
  348. list_for_each_entry(uart, &uart_list, node) {
  349. if (num == uart->num && uart->can_sleep) {
  350. omap_uart_disable_clocks(uart);
  351. return;
  352. }
  353. }
  354. }
  355. void omap_uart_resume_idle(int num)
  356. {
  357. struct omap_uart_state *uart;
  358. list_for_each_entry(uart, &uart_list, node) {
  359. if (num == uart->num) {
  360. omap_uart_enable_clocks(uart);
  361. /* Check for IO pad wakeup */
  362. if (cpu_is_omap34xx() && uart->padconf) {
  363. u16 p = omap_ctrl_readw(uart->padconf);
  364. if (p & OMAP3_PADCONF_WAKEUPEVENT0)
  365. omap_uart_block_sleep(uart);
  366. }
  367. /* Check for normal UART wakeup */
  368. if (__raw_readl(uart->wk_st) & uart->wk_mask)
  369. omap_uart_block_sleep(uart);
  370. return;
  371. }
  372. }
  373. }
  374. void omap_uart_prepare_suspend(void)
  375. {
  376. struct omap_uart_state *uart;
  377. list_for_each_entry(uart, &uart_list, node) {
  378. omap_uart_allow_sleep(uart);
  379. }
  380. }
  381. int omap_uart_can_sleep(void)
  382. {
  383. struct omap_uart_state *uart;
  384. int can_sleep = 1;
  385. list_for_each_entry(uart, &uart_list, node) {
  386. if (!uart->clocked)
  387. continue;
  388. if (!uart->can_sleep) {
  389. can_sleep = 0;
  390. continue;
  391. }
  392. /* This UART can now safely sleep. */
  393. omap_uart_allow_sleep(uart);
  394. }
  395. return can_sleep;
  396. }
  397. /**
  398. * omap_uart_interrupt()
  399. *
  400. * This handler is used only to detect that *any* UART interrupt has
  401. * occurred. It does _nothing_ to handle the interrupt. Rather,
  402. * any UART interrupt will trigger the inactivity timer so the
  403. * UART will not idle or sleep for its timeout period.
  404. *
  405. **/
  406. static irqreturn_t omap_uart_interrupt(int irq, void *dev_id)
  407. {
  408. struct omap_uart_state *uart = dev_id;
  409. omap_uart_block_sleep(uart);
  410. return IRQ_NONE;
  411. }
  412. static void omap_uart_idle_init(struct omap_uart_state *uart)
  413. {
  414. struct plat_serial8250_port *p = uart->p;
  415. int ret;
  416. uart->can_sleep = 0;
  417. uart->timeout = DEFAULT_TIMEOUT;
  418. setup_timer(&uart->timer, omap_uart_idle_timer,
  419. (unsigned long) uart);
  420. if (uart->timeout)
  421. mod_timer(&uart->timer, jiffies + uart->timeout);
  422. omap_uart_smart_idle_enable(uart, 0);
  423. if (cpu_is_omap34xx()) {
  424. u32 mod = (uart->num == 2) ? OMAP3430_PER_MOD : CORE_MOD;
  425. u32 wk_mask = 0;
  426. u32 padconf = 0;
  427. uart->wk_en = OMAP34XX_PRM_REGADDR(mod, PM_WKEN1);
  428. uart->wk_st = OMAP34XX_PRM_REGADDR(mod, PM_WKST1);
  429. switch (uart->num) {
  430. case 0:
  431. wk_mask = OMAP3430_ST_UART1_MASK;
  432. padconf = 0x182;
  433. break;
  434. case 1:
  435. wk_mask = OMAP3430_ST_UART2_MASK;
  436. padconf = 0x17a;
  437. break;
  438. case 2:
  439. wk_mask = OMAP3430_ST_UART3_MASK;
  440. padconf = 0x19e;
  441. break;
  442. }
  443. uart->wk_mask = wk_mask;
  444. uart->padconf = padconf;
  445. } else if (cpu_is_omap24xx()) {
  446. u32 wk_mask = 0;
  447. if (cpu_is_omap2430()) {
  448. uart->wk_en = OMAP2430_PRM_REGADDR(CORE_MOD, PM_WKEN1);
  449. uart->wk_st = OMAP2430_PRM_REGADDR(CORE_MOD, PM_WKST1);
  450. } else if (cpu_is_omap2420()) {
  451. uart->wk_en = OMAP2420_PRM_REGADDR(CORE_MOD, PM_WKEN1);
  452. uart->wk_st = OMAP2420_PRM_REGADDR(CORE_MOD, PM_WKST1);
  453. }
  454. switch (uart->num) {
  455. case 0:
  456. wk_mask = OMAP24XX_ST_UART1_MASK;
  457. break;
  458. case 1:
  459. wk_mask = OMAP24XX_ST_UART2_MASK;
  460. break;
  461. case 2:
  462. wk_mask = OMAP24XX_ST_UART3_MASK;
  463. break;
  464. }
  465. uart->wk_mask = wk_mask;
  466. } else {
  467. uart->wk_en = NULL;
  468. uart->wk_st = NULL;
  469. uart->wk_mask = 0;
  470. uart->padconf = 0;
  471. }
  472. p->irqflags |= IRQF_SHARED;
  473. ret = request_irq(p->irq, omap_uart_interrupt, IRQF_SHARED,
  474. "serial idle", (void *)uart);
  475. WARN_ON(ret);
  476. }
  477. void omap_uart_enable_irqs(int enable)
  478. {
  479. int ret;
  480. struct omap_uart_state *uart;
  481. list_for_each_entry(uart, &uart_list, node) {
  482. if (enable)
  483. ret = request_irq(uart->p->irq, omap_uart_interrupt,
  484. IRQF_SHARED, "serial idle", (void *)uart);
  485. else
  486. free_irq(uart->p->irq, (void *)uart);
  487. }
  488. }
  489. static ssize_t sleep_timeout_show(struct device *dev,
  490. struct device_attribute *attr,
  491. char *buf)
  492. {
  493. struct platform_device *pdev = container_of(dev,
  494. struct platform_device, dev);
  495. struct omap_uart_state *uart = container_of(pdev,
  496. struct omap_uart_state, pdev);
  497. return sprintf(buf, "%u\n", uart->timeout / HZ);
  498. }
  499. static ssize_t sleep_timeout_store(struct device *dev,
  500. struct device_attribute *attr,
  501. const char *buf, size_t n)
  502. {
  503. struct platform_device *pdev = container_of(dev,
  504. struct platform_device, dev);
  505. struct omap_uart_state *uart = container_of(pdev,
  506. struct omap_uart_state, pdev);
  507. unsigned int value;
  508. if (sscanf(buf, "%u", &value) != 1) {
  509. dev_err(dev, "sleep_timeout_store: Invalid value\n");
  510. return -EINVAL;
  511. }
  512. uart->timeout = value * HZ;
  513. if (uart->timeout)
  514. mod_timer(&uart->timer, jiffies + uart->timeout);
  515. else
  516. /* A zero value means disable timeout feature */
  517. omap_uart_block_sleep(uart);
  518. return n;
  519. }
  520. static DEVICE_ATTR(sleep_timeout, 0644, sleep_timeout_show,
  521. sleep_timeout_store);
  522. #define DEV_CREATE_FILE(dev, attr) WARN_ON(device_create_file(dev, attr))
  523. #else
  524. static inline void omap_uart_idle_init(struct omap_uart_state *uart) {}
  525. #define DEV_CREATE_FILE(dev, attr)
  526. #endif /* CONFIG_PM */
  527. static struct omap_uart_state omap_uart[] = {
  528. {
  529. .pdev = {
  530. .name = "serial8250",
  531. .id = PLAT8250_DEV_PLATFORM,
  532. .dev = {
  533. .platform_data = serial_platform_data0,
  534. },
  535. },
  536. }, {
  537. .pdev = {
  538. .name = "serial8250",
  539. .id = PLAT8250_DEV_PLATFORM1,
  540. .dev = {
  541. .platform_data = serial_platform_data1,
  542. },
  543. },
  544. }, {
  545. .pdev = {
  546. .name = "serial8250",
  547. .id = PLAT8250_DEV_PLATFORM2,
  548. .dev = {
  549. .platform_data = serial_platform_data2,
  550. },
  551. },
  552. },
  553. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  554. {
  555. .pdev = {
  556. .name = "serial8250",
  557. .id = 3,
  558. .dev = {
  559. .platform_data = serial_platform_data3,
  560. },
  561. },
  562. },
  563. #endif
  564. };
  565. /*
  566. * Override the default 8250 read handler: mem_serial_in()
  567. * Empty RX fifo read causes an abort on omap3630 and omap4
  568. * This function makes sure that an empty rx fifo is not read on these silicons
  569. * (OMAP1/2/3430 are not affected)
  570. */
  571. static unsigned int serial_in_override(struct uart_port *up, int offset)
  572. {
  573. if (UART_RX == offset) {
  574. unsigned int lsr;
  575. lsr = __serial_read_reg(up, UART_LSR);
  576. if (!(lsr & UART_LSR_DR))
  577. return -EPERM;
  578. }
  579. return __serial_read_reg(up, offset);
  580. }
  581. static void serial_out_override(struct uart_port *up, int offset, int value)
  582. {
  583. unsigned int status, tmout = 10000;
  584. status = __serial_read_reg(up, UART_LSR);
  585. while (!(status & UART_LSR_THRE)) {
  586. /* Wait up to 10ms for the character(s) to be sent. */
  587. if (--tmout == 0)
  588. break;
  589. udelay(1);
  590. status = __serial_read_reg(up, UART_LSR);
  591. }
  592. __serial_write_reg(up, offset, value);
  593. }
  594. void __init omap_serial_early_init(void)
  595. {
  596. int i, nr_ports;
  597. char name[16];
  598. if (!(cpu_is_omap3630() || cpu_is_omap4430()))
  599. nr_ports = 3;
  600. else
  601. nr_ports = ARRAY_SIZE(omap_uart);
  602. /*
  603. * Make sure the serial ports are muxed on at this point.
  604. * You have to mux them off in device drivers later on
  605. * if not needed.
  606. */
  607. for (i = 0; i < nr_ports; i++) {
  608. struct omap_uart_state *uart = &omap_uart[i];
  609. struct platform_device *pdev = &uart->pdev;
  610. struct device *dev = &pdev->dev;
  611. struct plat_serial8250_port *p = dev->platform_data;
  612. /* Don't map zero-based physical address */
  613. if (p->mapbase == 0) {
  614. dev_warn(dev, "no physical address for uart#%d,"
  615. " so skipping early_init...\n", i);
  616. continue;
  617. }
  618. /*
  619. * Module 4KB + L4 interconnect 4KB
  620. * Static mapping, never released
  621. */
  622. p->membase = ioremap(p->mapbase, SZ_8K);
  623. if (!p->membase) {
  624. dev_err(dev, "ioremap failed for uart%i\n", i + 1);
  625. continue;
  626. }
  627. sprintf(name, "uart%d_ick", i + 1);
  628. uart->ick = clk_get(NULL, name);
  629. if (IS_ERR(uart->ick)) {
  630. dev_err(dev, "Could not get uart%d_ick\n", i + 1);
  631. uart->ick = NULL;
  632. }
  633. sprintf(name, "uart%d_fck", i+1);
  634. uart->fck = clk_get(NULL, name);
  635. if (IS_ERR(uart->fck)) {
  636. dev_err(dev, "Could not get uart%d_fck\n", i + 1);
  637. uart->fck = NULL;
  638. }
  639. /* FIXME: Remove this once the clkdev is ready */
  640. if (!cpu_is_omap44xx()) {
  641. if (!uart->ick || !uart->fck)
  642. continue;
  643. }
  644. uart->num = i;
  645. p->private_data = uart;
  646. uart->p = p;
  647. if (cpu_is_omap44xx())
  648. p->irq += 32;
  649. }
  650. }
  651. /**
  652. * omap_serial_init_port() - initialize single serial port
  653. * @port: serial port number (0-3)
  654. *
  655. * This function initialies serial driver for given @port only.
  656. * Platforms can call this function instead of omap_serial_init()
  657. * if they don't plan to use all available UARTs as serial ports.
  658. *
  659. * Don't mix calls to omap_serial_init_port() and omap_serial_init(),
  660. * use only one of the two.
  661. */
  662. void __init omap_serial_init_port(int port)
  663. {
  664. struct omap_uart_state *uart;
  665. struct platform_device *pdev;
  666. struct device *dev;
  667. BUG_ON(port < 0);
  668. BUG_ON(port >= ARRAY_SIZE(omap_uart));
  669. uart = &omap_uart[port];
  670. pdev = &uart->pdev;
  671. dev = &pdev->dev;
  672. /* Don't proceed if there's no clocks available */
  673. if (unlikely(!uart->ick || !uart->fck)) {
  674. WARN(1, "%s: can't init uart%d, no clocks available\n",
  675. kobject_name(&dev->kobj), port);
  676. return;
  677. }
  678. omap_uart_enable_clocks(uart);
  679. omap_uart_reset(uart);
  680. omap_uart_idle_init(uart);
  681. list_add_tail(&uart->node, &uart_list);
  682. if (WARN_ON(platform_device_register(pdev)))
  683. return;
  684. if ((cpu_is_omap34xx() && uart->padconf) ||
  685. (uart->wk_en && uart->wk_mask)) {
  686. device_init_wakeup(dev, true);
  687. DEV_CREATE_FILE(dev, &dev_attr_sleep_timeout);
  688. }
  689. /*
  690. * omap44xx: Never read empty UART fifo
  691. * omap3xxx: Never read empty UART fifo on UARTs
  692. * with IP rev >=0x52
  693. */
  694. if (cpu_is_omap44xx())
  695. uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
  696. else if ((serial_read_reg(uart->p, UART_OMAP_MVER) & 0xFF)
  697. >= UART_OMAP_NO_EMPTY_FIFO_READ_IP_REV)
  698. uart->errata |= UART_ERRATA_FIFO_FULL_ABORT;
  699. if (uart->errata & UART_ERRATA_FIFO_FULL_ABORT) {
  700. uart->p->serial_in = serial_in_override;
  701. uart->p->serial_out = serial_out_override;
  702. }
  703. /* Enable the MDR1 errata for OMAP3 */
  704. if (cpu_is_omap34xx())
  705. uart->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  706. }
  707. /**
  708. * omap_serial_init() - intialize all supported serial ports
  709. *
  710. * Initializes all available UARTs as serial ports. Platforms
  711. * can call this function when they want to have default behaviour
  712. * for serial ports (e.g initialize them all as serial ports).
  713. */
  714. void __init omap_serial_init(void)
  715. {
  716. int i, nr_ports;
  717. if (!(cpu_is_omap3630() || cpu_is_omap4430()))
  718. nr_ports = 3;
  719. else
  720. nr_ports = ARRAY_SIZE(omap_uart);
  721. for (i = 0; i < nr_ports; i++)
  722. omap_serial_init_port(i);
  723. }