prm.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_H
  2. #define __ARCH_ARM_MACH_OMAP2_PRM_H
  3. /*
  4. * OMAP2/3 Power/Reset Management (PRM) register definitions
  5. *
  6. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  7. * Copyright (C) 2009 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "prcm-common.h"
  16. #define OMAP2420_PRM_REGADDR(module, reg) \
  17. OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE + (module) + (reg))
  18. #define OMAP2430_PRM_REGADDR(module, reg) \
  19. OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE + (module) + (reg))
  20. #define OMAP34XX_PRM_REGADDR(module, reg) \
  21. OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
  22. #define OMAP44XX_PRM_REGADDR(module, reg) \
  23. OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE + (module) + (reg))
  24. #define OMAP44XX_PRCM_MPU_REGADDR(module, reg) \
  25. OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE + (module) + (reg))
  26. #include "prm44xx.h"
  27. /*
  28. * Architecture-specific global PRM registers
  29. * Use __raw_{read,write}l() with these registers.
  30. *
  31. * With a few exceptions, these are the register names beginning with
  32. * PRCM_* on 24xx, and PRM_* on 34xx. (The exceptions are the
  33. * IRQSTATUS and IRQENABLE bits.)
  34. *
  35. */
  36. #define OMAP2_PRCM_REVISION_OFFSET 0x0000
  37. #define OMAP2420_PRCM_REVISION OMAP2420_PRM_REGADDR(OCP_MOD, 0x0000)
  38. #define OMAP2_PRCM_SYSCONFIG_OFFSET 0x0010
  39. #define OMAP2420_PRCM_SYSCONFIG OMAP2420_PRM_REGADDR(OCP_MOD, 0x0010)
  40. #define OMAP2_PRCM_IRQSTATUS_MPU_OFFSET 0x0018
  41. #define OMAP2420_PRCM_IRQSTATUS_MPU OMAP2420_PRM_REGADDR(OCP_MOD, 0x0018)
  42. #define OMAP2_PRCM_IRQENABLE_MPU_OFFSET 0x001c
  43. #define OMAP2420_PRCM_IRQENABLE_MPU OMAP2420_PRM_REGADDR(OCP_MOD, 0x001c)
  44. #define OMAP2_PRCM_VOLTCTRL_OFFSET 0x0050
  45. #define OMAP2420_PRCM_VOLTCTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0050)
  46. #define OMAP2_PRCM_VOLTST_OFFSET 0x0054
  47. #define OMAP2420_PRCM_VOLTST OMAP2420_PRM_REGADDR(OCP_MOD, 0x0054)
  48. #define OMAP2_PRCM_CLKSRC_CTRL_OFFSET 0x0060
  49. #define OMAP2420_PRCM_CLKSRC_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0060)
  50. #define OMAP2_PRCM_CLKOUT_CTRL_OFFSET 0x0070
  51. #define OMAP2420_PRCM_CLKOUT_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0070)
  52. #define OMAP2_PRCM_CLKEMUL_CTRL_OFFSET 0x0078
  53. #define OMAP2420_PRCM_CLKEMUL_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0078)
  54. #define OMAP2_PRCM_CLKCFG_CTRL_OFFSET 0x0080
  55. #define OMAP2420_PRCM_CLKCFG_CTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0080)
  56. #define OMAP2_PRCM_CLKCFG_STATUS_OFFSET 0x0084
  57. #define OMAP2420_PRCM_CLKCFG_STATUS OMAP2420_PRM_REGADDR(OCP_MOD, 0x0084)
  58. #define OMAP2_PRCM_VOLTSETUP_OFFSET 0x0090
  59. #define OMAP2420_PRCM_VOLTSETUP OMAP2420_PRM_REGADDR(OCP_MOD, 0x0090)
  60. #define OMAP2_PRCM_CLKSSETUP_OFFSET 0x0094
  61. #define OMAP2420_PRCM_CLKSSETUP OMAP2420_PRM_REGADDR(OCP_MOD, 0x0094)
  62. #define OMAP2_PRCM_POLCTRL_OFFSET 0x0098
  63. #define OMAP2420_PRCM_POLCTRL OMAP2420_PRM_REGADDR(OCP_MOD, 0x0098)
  64. #define OMAP2430_PRCM_REVISION OMAP2430_PRM_REGADDR(OCP_MOD, 0x0000)
  65. #define OMAP2430_PRCM_SYSCONFIG OMAP2430_PRM_REGADDR(OCP_MOD, 0x0010)
  66. #define OMAP2430_PRCM_IRQSTATUS_MPU OMAP2430_PRM_REGADDR(OCP_MOD, 0x0018)
  67. #define OMAP2430_PRCM_IRQENABLE_MPU OMAP2430_PRM_REGADDR(OCP_MOD, 0x001c)
  68. #define OMAP2430_PRCM_VOLTCTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0050)
  69. #define OMAP2430_PRCM_VOLTST OMAP2430_PRM_REGADDR(OCP_MOD, 0x0054)
  70. #define OMAP2430_PRCM_CLKSRC_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0060)
  71. #define OMAP2430_PRCM_CLKOUT_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0070)
  72. #define OMAP2430_PRCM_CLKEMUL_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0078)
  73. #define OMAP2430_PRCM_CLKCFG_CTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0080)
  74. #define OMAP2430_PRCM_CLKCFG_STATUS OMAP2430_PRM_REGADDR(OCP_MOD, 0x0084)
  75. #define OMAP2430_PRCM_VOLTSETUP OMAP2430_PRM_REGADDR(OCP_MOD, 0x0090)
  76. #define OMAP2430_PRCM_CLKSSETUP OMAP2430_PRM_REGADDR(OCP_MOD, 0x0094)
  77. #define OMAP2430_PRCM_POLCTRL OMAP2430_PRM_REGADDR(OCP_MOD, 0x0098)
  78. #define OMAP3_PRM_REVISION_OFFSET 0x0004
  79. #define OMAP3430_PRM_REVISION OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0004)
  80. #define OMAP3_PRM_SYSCONFIG_OFFSET 0x0014
  81. #define OMAP3430_PRM_SYSCONFIG OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0014)
  82. #define OMAP3_PRM_IRQSTATUS_MPU_OFFSET 0x0018
  83. #define OMAP3430_PRM_IRQSTATUS_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0018)
  84. #define OMAP3_PRM_IRQENABLE_MPU_OFFSET 0x001c
  85. #define OMAP3430_PRM_IRQENABLE_MPU OMAP34XX_PRM_REGADDR(OCP_MOD, 0x001c)
  86. #define OMAP3_PRM_VC_SMPS_SA_OFFSET 0x0020
  87. #define OMAP3430_PRM_VC_SMPS_SA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
  88. #define OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET 0x0024
  89. #define OMAP3430_PRM_VC_SMPS_VOL_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
  90. #define OMAP3_PRM_VC_SMPS_CMD_RA_OFFSET 0x0028
  91. #define OMAP3430_PRM_VC_SMPS_CMD_RA OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
  92. #define OMAP3_PRM_VC_CMD_VAL_0_OFFSET 0x002c
  93. #define OMAP3430_PRM_VC_CMD_VAL_0 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
  94. #define OMAP3_PRM_VC_CMD_VAL_1_OFFSET 0x0030
  95. #define OMAP3430_PRM_VC_CMD_VAL_1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
  96. #define OMAP3_PRM_VC_CH_CONF_OFFSET 0x0034
  97. #define OMAP3430_PRM_VC_CH_CONF OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
  98. #define OMAP3_PRM_VC_I2C_CFG_OFFSET 0x0038
  99. #define OMAP3430_PRM_VC_I2C_CFG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
  100. #define OMAP3_PRM_VC_BYPASS_VAL_OFFSET 0x003c
  101. #define OMAP3430_PRM_VC_BYPASS_VAL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
  102. #define OMAP3_PRM_RSTCTRL_OFFSET 0x0050
  103. #define OMAP3430_PRM_RSTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
  104. #define OMAP3_PRM_RSTTIME_OFFSET 0x0054
  105. #define OMAP3430_PRM_RSTTIME OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
  106. #define OMAP3_PRM_RSTST_OFFSET 0x0058
  107. #define OMAP3430_PRM_RSTST OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
  108. #define OMAP3_PRM_VOLTCTRL_OFFSET 0x0060
  109. #define OMAP3430_PRM_VOLTCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
  110. #define OMAP3_PRM_SRAM_PCHARGE_OFFSET 0x0064
  111. #define OMAP3430_PRM_SRAM_PCHARGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
  112. #define OMAP3_PRM_CLKSRC_CTRL_OFFSET 0x0070
  113. #define OMAP3430_PRM_CLKSRC_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
  114. #define OMAP3_PRM_VOLTSETUP1_OFFSET 0x0090
  115. #define OMAP3430_PRM_VOLTSETUP1 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
  116. #define OMAP3_PRM_VOLTOFFSET_OFFSET 0x0094
  117. #define OMAP3430_PRM_VOLTOFFSET OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
  118. #define OMAP3_PRM_CLKSETUP_OFFSET 0x0098
  119. #define OMAP3430_PRM_CLKSETUP OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
  120. #define OMAP3_PRM_POLCTRL_OFFSET 0x009c
  121. #define OMAP3430_PRM_POLCTRL OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
  122. #define OMAP3_PRM_VOLTSETUP2_OFFSET 0x00a0
  123. #define OMAP3430_PRM_VOLTSETUP2 OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
  124. #define OMAP3_PRM_VP1_CONFIG_OFFSET 0x00b0
  125. #define OMAP3430_PRM_VP1_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
  126. #define OMAP3_PRM_VP1_VSTEPMIN_OFFSET 0x00b4
  127. #define OMAP3430_PRM_VP1_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
  128. #define OMAP3_PRM_VP1_VSTEPMAX_OFFSET 0x00b8
  129. #define OMAP3430_PRM_VP1_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
  130. #define OMAP3_PRM_VP1_VLIMITTO_OFFSET 0x00bc
  131. #define OMAP3430_PRM_VP1_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
  132. #define OMAP3_PRM_VP1_VOLTAGE_OFFSET 0x00c0
  133. #define OMAP3430_PRM_VP1_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
  134. #define OMAP3_PRM_VP1_STATUS_OFFSET 0x00c4
  135. #define OMAP3430_PRM_VP1_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
  136. #define OMAP3_PRM_VP2_CONFIG_OFFSET 0x00d0
  137. #define OMAP3430_PRM_VP2_CONFIG OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
  138. #define OMAP3_PRM_VP2_VSTEPMIN_OFFSET 0x00d4
  139. #define OMAP3430_PRM_VP2_VSTEPMIN OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
  140. #define OMAP3_PRM_VP2_VSTEPMAX_OFFSET 0x00d8
  141. #define OMAP3430_PRM_VP2_VSTEPMAX OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
  142. #define OMAP3_PRM_VP2_VLIMITTO_OFFSET 0x00dc
  143. #define OMAP3430_PRM_VP2_VLIMITTO OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
  144. #define OMAP3_PRM_VP2_VOLTAGE_OFFSET 0x00e0
  145. #define OMAP3430_PRM_VP2_VOLTAGE OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
  146. #define OMAP3_PRM_VP2_STATUS_OFFSET 0x00e4
  147. #define OMAP3430_PRM_VP2_STATUS OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
  148. #define OMAP3_PRM_CLKSEL_OFFSET 0x0040
  149. #define OMAP3430_PRM_CLKSEL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
  150. #define OMAP3_PRM_CLKOUT_CTRL_OFFSET 0x0070
  151. #define OMAP3430_PRM_CLKOUT_CTRL OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  152. /*
  153. * Module specific PRM registers from PRM_BASE + domain offset
  154. *
  155. * Use prm_{read,write}_mod_reg() with these registers.
  156. *
  157. * With a few exceptions, these are the register names beginning with
  158. * {PM,RM}_* on both architectures. (The exceptions are the IRQSTATUS
  159. * and IRQENABLE bits.)
  160. *
  161. */
  162. /* Registers appearing on both 24xx and 34xx */
  163. #define OMAP2_RM_RSTCTRL 0x0050
  164. #define OMAP2_RM_RSTTIME 0x0054
  165. #define OMAP2_RM_RSTST 0x0058
  166. #define OMAP2_PM_PWSTCTRL 0x00e0
  167. #define OMAP2_PM_PWSTST 0x00e4
  168. #define PM_WKEN 0x00a0
  169. #define PM_WKEN1 PM_WKEN
  170. #define PM_WKST 0x00b0
  171. #define PM_WKST1 PM_WKST
  172. #define PM_WKDEP 0x00c8
  173. #define PM_EVGENCTRL 0x00d4
  174. #define PM_EVGENONTIM 0x00d8
  175. #define PM_EVGENOFFTIM 0x00dc
  176. /* Omap2 specific registers */
  177. #define OMAP24XX_PM_WKEN2 0x00a4
  178. #define OMAP24XX_PM_WKST2 0x00b4
  179. #define OMAP24XX_PRCM_IRQSTATUS_DSP 0x00f0 /* IVA mod */
  180. #define OMAP24XX_PRCM_IRQENABLE_DSP 0x00f4 /* IVA mod */
  181. #define OMAP24XX_PRCM_IRQSTATUS_IVA 0x00f8
  182. #define OMAP24XX_PRCM_IRQENABLE_IVA 0x00fc
  183. /* Omap3 specific registers */
  184. #define OMAP3430ES2_PM_WKEN3 0x00f0
  185. #define OMAP3430ES2_PM_WKST3 0x00b8
  186. #define OMAP3430_PM_MPUGRPSEL 0x00a4
  187. #define OMAP3430_PM_MPUGRPSEL1 OMAP3430_PM_MPUGRPSEL
  188. #define OMAP3430ES2_PM_MPUGRPSEL3 0x00f8
  189. #define OMAP3430_PM_IVAGRPSEL 0x00a8
  190. #define OMAP3430_PM_IVAGRPSEL1 OMAP3430_PM_IVAGRPSEL
  191. #define OMAP3430ES2_PM_IVAGRPSEL3 0x00f4
  192. #define OMAP3430_PM_PREPWSTST 0x00e8
  193. #define OMAP3430_PRM_IRQSTATUS_IVA2 0x00f8
  194. #define OMAP3430_PRM_IRQENABLE_IVA2 0x00fc
  195. /* Omap4 specific registers */
  196. #define OMAP4_RM_RSTCTRL 0x0000
  197. #define OMAP4_RM_RSTTIME 0x0004
  198. #define OMAP4_RM_RSTST 0x0008
  199. #define OMAP4_PM_PWSTCTRL 0x0000
  200. #define OMAP4_PM_PWSTST 0x0004
  201. #ifndef __ASSEMBLER__
  202. /* Power/reset management domain register get/set */
  203. extern u32 prm_read_mod_reg(s16 module, u16 idx);
  204. extern void prm_write_mod_reg(u32 val, s16 module, u16 idx);
  205. extern u32 prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
  206. /* Read-modify-write bits in a PRM register (by domain) */
  207. static inline u32 prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  208. {
  209. return prm_rmw_mod_reg_bits(bits, bits, module, idx);
  210. }
  211. static inline u32 prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  212. {
  213. return prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  214. }
  215. #endif
  216. /*
  217. * Bits common to specific registers
  218. *
  219. * The 3430 register and bit names are generally used,
  220. * since they tend to make more sense
  221. */
  222. /* PM_EVGENONTIM_MPU */
  223. /* Named PM_EVEGENONTIM_MPU on the 24XX */
  224. #define OMAP_ONTIMEVAL_SHIFT 0
  225. #define OMAP_ONTIMEVAL_MASK (0xffffffff << 0)
  226. /* PM_EVGENOFFTIM_MPU */
  227. /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
  228. #define OMAP_OFFTIMEVAL_SHIFT 0
  229. #define OMAP_OFFTIMEVAL_MASK (0xffffffff << 0)
  230. /* PRM_CLKSETUP and PRCM_VOLTSETUP */
  231. /* Named PRCM_CLKSSETUP on the 24XX */
  232. #define OMAP_SETUP_TIME_SHIFT 0
  233. #define OMAP_SETUP_TIME_MASK (0xffff << 0)
  234. /* PRM_CLKSRC_CTRL */
  235. /* Named PRCM_CLKSRC_CTRL on the 24XX */
  236. #define OMAP_SYSCLKDIV_SHIFT 6
  237. #define OMAP_SYSCLKDIV_MASK (0x3 << 6)
  238. #define OMAP_AUTOEXTCLKMODE_SHIFT 3
  239. #define OMAP_AUTOEXTCLKMODE_MASK (0x3 << 3)
  240. #define OMAP_SYSCLKSEL_SHIFT 0
  241. #define OMAP_SYSCLKSEL_MASK (0x3 << 0)
  242. /* PM_EVGENCTRL_MPU */
  243. #define OMAP_OFFLOADMODE_SHIFT 3
  244. #define OMAP_OFFLOADMODE_MASK (0x3 << 3)
  245. #define OMAP_ONLOADMODE_SHIFT 1
  246. #define OMAP_ONLOADMODE_MASK (0x3 << 1)
  247. #define OMAP_ENABLE_MASK (1 << 0)
  248. /* PRM_RSTTIME */
  249. /* Named RM_RSTTIME_WKUP on the 24xx */
  250. #define OMAP_RSTTIME2_SHIFT 8
  251. #define OMAP_RSTTIME2_MASK (0x1f << 8)
  252. #define OMAP_RSTTIME1_SHIFT 0
  253. #define OMAP_RSTTIME1_MASK (0xff << 0)
  254. /* PRM_RSTCTRL */
  255. /* Named RM_RSTCTRL_WKUP on the 24xx */
  256. /* 2420 calls RST_DPLL3 'RST_DPLL' */
  257. #define OMAP_RST_DPLL3_MASK (1 << 2)
  258. #define OMAP_RST_GS_MASK (1 << 1)
  259. /*
  260. * Bits common to module-shared registers
  261. *
  262. * Not all registers of a particular type support all of these bits -
  263. * check TRM if you are unsure
  264. */
  265. /*
  266. * 24XX: PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP
  267. *
  268. * 2430: PM_PWSTST_MDM
  269. *
  270. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  271. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  272. * PM_PWSTST_NEON
  273. */
  274. #define OMAP_INTRANSITION_MASK (1 << 20)
  275. /*
  276. * 24XX: PM_PWSTST_GFX, PM_PWSTST_DSP
  277. *
  278. * 2430: PM_PWSTST_MDM
  279. *
  280. * 3430: PM_PWSTST_IVA2, PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_GFX,
  281. * PM_PWSTST_DSS, PM_PWSTST_CAM, PM_PWSTST_PER, PM_PWSTST_EMU,
  282. * PM_PWSTST_NEON
  283. */
  284. #define OMAP_POWERSTATEST_SHIFT 0
  285. #define OMAP_POWERSTATEST_MASK (0x3 << 0)
  286. /*
  287. * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
  288. * called 'COREWKUP_RST'
  289. *
  290. * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
  291. * RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
  292. */
  293. #define OMAP_COREDOMAINWKUP_RST_MASK (1 << 3)
  294. /*
  295. * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
  296. *
  297. * 2430: RM_RSTST_MDM
  298. *
  299. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  300. */
  301. #define OMAP_DOMAINWKUP_RST_MASK (1 << 2)
  302. /*
  303. * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
  304. * On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
  305. *
  306. * 2430: RM_RSTST_MDM
  307. *
  308. * 3430: RM_RSTST_CORE, RM_RSTST_EMU
  309. */
  310. #define OMAP_GLOBALWARM_RST_MASK (1 << 1)
  311. #define OMAP_GLOBALCOLD_RST_MASK (1 << 0)
  312. /*
  313. * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
  314. * 2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
  315. *
  316. * 2430: PM_WKDEP_MDM
  317. *
  318. * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
  319. * PM_WKDEP_PER
  320. */
  321. #define OMAP_EN_WKUP_SHIFT 4
  322. #define OMAP_EN_WKUP_MASK (1 << 4)
  323. /*
  324. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  325. * PM_PWSTCTRL_DSP
  326. *
  327. * 2430: PM_PWSTCTRL_MDM
  328. *
  329. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  330. * PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  331. * PM_PWSTCTRL_NEON
  332. */
  333. #define OMAP_LOGICRETSTATE_MASK (1 << 2)
  334. /*
  335. * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
  336. * PM_PWSTCTRL_DSP, PM_PWSTST_MPU
  337. *
  338. * 2430: PM_PWSTCTRL_MDM shared bits
  339. *
  340. * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE,
  341. * PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
  342. * PM_PWSTCTRL_NEON shared bits
  343. */
  344. #define OMAP_POWERSTATE_SHIFT 0
  345. #define OMAP_POWERSTATE_MASK (0x3 << 0)
  346. #endif