prm-regbits-44xx.h 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. /*
  2. * OMAP44xx Power Management register bits
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc.
  5. * Copyright (C) 2009 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  23. #include "prm.h"
  24. /*
  25. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  26. * PRM_LDO_SRAM_MPU_SETUP
  27. */
  28. #define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT 1
  29. #define OMAP4430_ABBOFF_ACT_EXPORT_MASK BITFIELD(1, 1)
  30. /*
  31. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  32. * PRM_LDO_SRAM_MPU_SETUP
  33. */
  34. #define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT 2
  35. #define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK BITFIELD(2, 2)
  36. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  37. #define OMAP4430_ABB_IVA_DONE_EN_SHIFT 31
  38. #define OMAP4430_ABB_IVA_DONE_EN_MASK BITFIELD(31, 31)
  39. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  40. #define OMAP4430_ABB_IVA_DONE_ST_SHIFT 31
  41. #define OMAP4430_ABB_IVA_DONE_ST_MASK BITFIELD(31, 31)
  42. /* Used by PRM_IRQENABLE_MPU_2 */
  43. #define OMAP4430_ABB_MPU_DONE_EN_SHIFT 7
  44. #define OMAP4430_ABB_MPU_DONE_EN_MASK BITFIELD(7, 7)
  45. /* Used by PRM_IRQSTATUS_MPU_2 */
  46. #define OMAP4430_ABB_MPU_DONE_ST_SHIFT 7
  47. #define OMAP4430_ABB_MPU_DONE_ST_MASK BITFIELD(7, 7)
  48. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  49. #define OMAP4430_ACTIVE_FBB_SEL_SHIFT 2
  50. #define OMAP4430_ACTIVE_FBB_SEL_MASK BITFIELD(2, 2)
  51. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  52. #define OMAP4430_ACTIVE_RBB_SEL_SHIFT 1
  53. #define OMAP4430_ACTIVE_RBB_SEL_MASK BITFIELD(1, 1)
  54. /* Used by PM_ABE_PWRSTCTRL */
  55. #define OMAP4430_AESSMEM_ONSTATE_SHIFT 16
  56. #define OMAP4430_AESSMEM_ONSTATE_MASK BITFIELD(16, 17)
  57. /* Used by PM_ABE_PWRSTCTRL */
  58. #define OMAP4430_AESSMEM_RETSTATE_SHIFT 8
  59. #define OMAP4430_AESSMEM_RETSTATE_MASK BITFIELD(8, 8)
  60. /* Used by PM_ABE_PWRSTST */
  61. #define OMAP4430_AESSMEM_STATEST_SHIFT 4
  62. #define OMAP4430_AESSMEM_STATEST_MASK BITFIELD(4, 5)
  63. /*
  64. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  65. * PRM_LDO_SRAM_MPU_SETUP
  66. */
  67. #define OMAP4430_AIPOFF_SHIFT 8
  68. #define OMAP4430_AIPOFF_MASK BITFIELD(8, 8)
  69. /* Used by PRM_VOLTCTRL */
  70. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT 0
  71. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK BITFIELD(0, 1)
  72. /* Used by PRM_VOLTCTRL */
  73. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT 4
  74. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK BITFIELD(4, 5)
  75. /* Used by PRM_VOLTCTRL */
  76. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT 2
  77. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK BITFIELD(2, 3)
  78. /* Used by PM_CAM_PWRSTCTRL */
  79. #define OMAP4430_CAM_MEM_ONSTATE_SHIFT 16
  80. #define OMAP4430_CAM_MEM_ONSTATE_MASK BITFIELD(16, 17)
  81. /* Used by PM_CAM_PWRSTST */
  82. #define OMAP4430_CAM_MEM_STATEST_SHIFT 4
  83. #define OMAP4430_CAM_MEM_STATEST_MASK BITFIELD(4, 5)
  84. /* Used by PRM_CLKREQCTRL */
  85. #define OMAP4430_CLKREQ_COND_SHIFT 0
  86. #define OMAP4430_CLKREQ_COND_MASK BITFIELD(0, 2)
  87. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  88. #define OMAP4430_CMDRA_VDD_CORE_L_SHIFT 0
  89. #define OMAP4430_CMDRA_VDD_CORE_L_MASK BITFIELD(0, 7)
  90. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  91. #define OMAP4430_CMDRA_VDD_IVA_L_SHIFT 8
  92. #define OMAP4430_CMDRA_VDD_IVA_L_MASK BITFIELD(8, 15)
  93. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  94. #define OMAP4430_CMDRA_VDD_MPU_L_SHIFT 16
  95. #define OMAP4430_CMDRA_VDD_MPU_L_MASK BITFIELD(16, 23)
  96. /* Used by PRM_VC_CFG_CHANNEL */
  97. #define OMAP4430_CMD_VDD_CORE_L_SHIFT 4
  98. #define OMAP4430_CMD_VDD_CORE_L_MASK BITFIELD(4, 4)
  99. /* Used by PRM_VC_CFG_CHANNEL */
  100. #define OMAP4430_CMD_VDD_IVA_L_SHIFT 12
  101. #define OMAP4430_CMD_VDD_IVA_L_MASK BITFIELD(12, 12)
  102. /* Used by PRM_VC_CFG_CHANNEL */
  103. #define OMAP4430_CMD_VDD_MPU_L_SHIFT 17
  104. #define OMAP4430_CMD_VDD_MPU_L_MASK BITFIELD(17, 17)
  105. /* Used by PM_CORE_PWRSTCTRL */
  106. #define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT 18
  107. #define OMAP4430_CORE_OCMRAM_ONSTATE_MASK BITFIELD(18, 19)
  108. /* Used by PM_CORE_PWRSTCTRL */
  109. #define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT 9
  110. #define OMAP4430_CORE_OCMRAM_RETSTATE_MASK BITFIELD(9, 9)
  111. /* Used by PM_CORE_PWRSTST */
  112. #define OMAP4430_CORE_OCMRAM_STATEST_SHIFT 6
  113. #define OMAP4430_CORE_OCMRAM_STATEST_MASK BITFIELD(6, 7)
  114. /* Used by PM_CORE_PWRSTCTRL */
  115. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT 16
  116. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK BITFIELD(16, 17)
  117. /* Used by PM_CORE_PWRSTCTRL */
  118. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT 8
  119. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK BITFIELD(8, 8)
  120. /* Used by PM_CORE_PWRSTST */
  121. #define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT 4
  122. #define OMAP4430_CORE_OTHER_BANK_STATEST_MASK BITFIELD(4, 5)
  123. /* Used by PRM_VC_VAL_BYPASS */
  124. #define OMAP4430_DATA_SHIFT 16
  125. #define OMAP4430_DATA_MASK BITFIELD(16, 23)
  126. /* Used by PRM_DEVICE_OFF_CTRL */
  127. #define OMAP4430_DEVICE_OFF_ENABLE_SHIFT 0
  128. #define OMAP4430_DEVICE_OFF_ENABLE_MASK BITFIELD(0, 0)
  129. /* Used by PRM_VC_CFG_I2C_MODE */
  130. #define OMAP4430_DFILTEREN_SHIFT 6
  131. #define OMAP4430_DFILTEREN_MASK BITFIELD(6, 6)
  132. /* Used by PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  133. #define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT 4
  134. #define OMAP4430_DPLL_ABE_RECAL_EN_MASK BITFIELD(4, 4)
  135. /* Used by PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  136. #define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT 4
  137. #define OMAP4430_DPLL_ABE_RECAL_ST_MASK BITFIELD(4, 4)
  138. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  139. #define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT 0
  140. #define OMAP4430_DPLL_CORE_RECAL_EN_MASK BITFIELD(0, 0)
  141. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  142. #define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT 0
  143. #define OMAP4430_DPLL_CORE_RECAL_ST_MASK BITFIELD(0, 0)
  144. /* Used by PRM_IRQENABLE_MPU */
  145. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT 6
  146. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK BITFIELD(6, 6)
  147. /* Used by PRM_IRQSTATUS_MPU */
  148. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT 6
  149. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK BITFIELD(6, 6)
  150. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  151. #define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT 2
  152. #define OMAP4430_DPLL_IVA_RECAL_EN_MASK BITFIELD(2, 2)
  153. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  154. #define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT 2
  155. #define OMAP4430_DPLL_IVA_RECAL_ST_MASK BITFIELD(2, 2)
  156. /* Used by PRM_IRQENABLE_MPU */
  157. #define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT 1
  158. #define OMAP4430_DPLL_MPU_RECAL_EN_MASK BITFIELD(1, 1)
  159. /* Used by PRM_IRQSTATUS_MPU */
  160. #define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT 1
  161. #define OMAP4430_DPLL_MPU_RECAL_ST_MASK BITFIELD(1, 1)
  162. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  163. #define OMAP4430_DPLL_PER_RECAL_EN_SHIFT 3
  164. #define OMAP4430_DPLL_PER_RECAL_EN_MASK BITFIELD(3, 3)
  165. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  166. #define OMAP4430_DPLL_PER_RECAL_ST_SHIFT 3
  167. #define OMAP4430_DPLL_PER_RECAL_ST_MASK BITFIELD(3, 3)
  168. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  169. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT 7
  170. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK BITFIELD(7, 7)
  171. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  172. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT 7
  173. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK BITFIELD(7, 7)
  174. /* Used by PRM_IRQENABLE_MPU */
  175. #define OMAP4430_DPLL_USB_RECAL_EN_SHIFT 5
  176. #define OMAP4430_DPLL_USB_RECAL_EN_MASK BITFIELD(5, 5)
  177. /* Used by PRM_IRQSTATUS_MPU */
  178. #define OMAP4430_DPLL_USB_RECAL_ST_SHIFT 5
  179. #define OMAP4430_DPLL_USB_RECAL_ST_MASK BITFIELD(5, 5)
  180. /* Used by PM_DSS_PWRSTCTRL */
  181. #define OMAP4430_DSS_MEM_ONSTATE_SHIFT 16
  182. #define OMAP4430_DSS_MEM_ONSTATE_MASK BITFIELD(16, 17)
  183. /* Used by PM_DSS_PWRSTCTRL */
  184. #define OMAP4430_DSS_MEM_RETSTATE_SHIFT 8
  185. #define OMAP4430_DSS_MEM_RETSTATE_MASK BITFIELD(8, 8)
  186. /* Used by PM_DSS_PWRSTST */
  187. #define OMAP4430_DSS_MEM_STATEST_SHIFT 4
  188. #define OMAP4430_DSS_MEM_STATEST_MASK BITFIELD(4, 5)
  189. /* Used by PM_CORE_PWRSTCTRL */
  190. #define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT 20
  191. #define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK BITFIELD(20, 21)
  192. /* Used by PM_CORE_PWRSTCTRL */
  193. #define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT 10
  194. #define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK BITFIELD(10, 10)
  195. /* Used by PM_CORE_PWRSTST */
  196. #define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT 8
  197. #define OMAP4430_DUCATI_L2RAM_STATEST_MASK BITFIELD(8, 9)
  198. /* Used by PM_CORE_PWRSTCTRL */
  199. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT 22
  200. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK BITFIELD(22, 23)
  201. /* Used by PM_CORE_PWRSTCTRL */
  202. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT 11
  203. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK BITFIELD(11, 11)
  204. /* Used by PM_CORE_PWRSTST */
  205. #define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT 10
  206. #define OMAP4430_DUCATI_UNICACHE_STATEST_MASK BITFIELD(10, 11)
  207. /* Used by RM_MPU_RSTST */
  208. #define OMAP4430_EMULATION_RST_SHIFT 0
  209. #define OMAP4430_EMULATION_RST_MASK BITFIELD(0, 0)
  210. /* Used by RM_DUCATI_RSTST */
  211. #define OMAP4430_EMULATION_RST1ST_SHIFT 3
  212. #define OMAP4430_EMULATION_RST1ST_MASK BITFIELD(3, 3)
  213. /* Used by RM_DUCATI_RSTST */
  214. #define OMAP4430_EMULATION_RST2ST_SHIFT 4
  215. #define OMAP4430_EMULATION_RST2ST_MASK BITFIELD(4, 4)
  216. /* Used by RM_IVAHD_RSTST */
  217. #define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT 3
  218. #define OMAP4430_EMULATION_SEQ1_RST1ST_MASK BITFIELD(3, 3)
  219. /* Used by RM_IVAHD_RSTST */
  220. #define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT 4
  221. #define OMAP4430_EMULATION_SEQ2_RST2ST_MASK BITFIELD(4, 4)
  222. /* Used by PM_EMU_PWRSTCTRL */
  223. #define OMAP4430_EMU_BANK_ONSTATE_SHIFT 16
  224. #define OMAP4430_EMU_BANK_ONSTATE_MASK BITFIELD(16, 17)
  225. /* Used by PM_EMU_PWRSTST */
  226. #define OMAP4430_EMU_BANK_STATEST_SHIFT 4
  227. #define OMAP4430_EMU_BANK_STATEST_MASK BITFIELD(4, 5)
  228. /*
  229. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  230. * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP
  231. */
  232. #define OMAP4430_ENABLE_RTA_EXPORT_SHIFT 0
  233. #define OMAP4430_ENABLE_RTA_EXPORT_MASK BITFIELD(0, 0)
  234. /*
  235. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  236. * PRM_LDO_SRAM_MPU_SETUP
  237. */
  238. #define OMAP4430_ENFUNC1_SHIFT 3
  239. #define OMAP4430_ENFUNC1_MASK BITFIELD(3, 3)
  240. /*
  241. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  242. * PRM_LDO_SRAM_MPU_SETUP
  243. */
  244. #define OMAP4430_ENFUNC3_SHIFT 5
  245. #define OMAP4430_ENFUNC3_MASK BITFIELD(5, 5)
  246. /*
  247. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  248. * PRM_LDO_SRAM_MPU_SETUP
  249. */
  250. #define OMAP4430_ENFUNC4_SHIFT 6
  251. #define OMAP4430_ENFUNC4_MASK BITFIELD(6, 6)
  252. /*
  253. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  254. * PRM_LDO_SRAM_MPU_SETUP
  255. */
  256. #define OMAP4430_ENFUNC5_SHIFT 7
  257. #define OMAP4430_ENFUNC5_MASK BITFIELD(7, 7)
  258. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  259. #define OMAP4430_ERRORGAIN_SHIFT 16
  260. #define OMAP4430_ERRORGAIN_MASK BITFIELD(16, 23)
  261. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  262. #define OMAP4430_ERROROFFSET_SHIFT 24
  263. #define OMAP4430_ERROROFFSET_MASK BITFIELD(24, 31)
  264. /* Used by PRM_RSTST */
  265. #define OMAP4430_EXTERNAL_WARM_RST_SHIFT 5
  266. #define OMAP4430_EXTERNAL_WARM_RST_MASK BITFIELD(5, 5)
  267. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  268. #define OMAP4430_FORCEUPDATE_SHIFT 1
  269. #define OMAP4430_FORCEUPDATE_MASK BITFIELD(1, 1)
  270. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  271. #define OMAP4430_FORCEUPDATEWAIT_SHIFT 8
  272. #define OMAP4430_FORCEUPDATEWAIT_MASK BITFIELD(8, 31)
  273. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */
  274. #define OMAP4430_FORCEWKUP_EN_SHIFT 10
  275. #define OMAP4430_FORCEWKUP_EN_MASK BITFIELD(10, 10)
  276. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */
  277. #define OMAP4430_FORCEWKUP_ST_SHIFT 10
  278. #define OMAP4430_FORCEWKUP_ST_MASK BITFIELD(10, 10)
  279. /* Used by PM_GFX_PWRSTCTRL */
  280. #define OMAP4430_GFX_MEM_ONSTATE_SHIFT 16
  281. #define OMAP4430_GFX_MEM_ONSTATE_MASK BITFIELD(16, 17)
  282. /* Used by PM_GFX_PWRSTST */
  283. #define OMAP4430_GFX_MEM_STATEST_SHIFT 4
  284. #define OMAP4430_GFX_MEM_STATEST_MASK BITFIELD(4, 5)
  285. /* Used by PRM_RSTST */
  286. #define OMAP4430_GLOBAL_COLD_RST_SHIFT 0
  287. #define OMAP4430_GLOBAL_COLD_RST_MASK BITFIELD(0, 0)
  288. /* Used by PRM_RSTST */
  289. #define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT 1
  290. #define OMAP4430_GLOBAL_WARM_SW_RST_MASK BITFIELD(1, 1)
  291. /* Used by PRM_IO_PMCTRL */
  292. #define OMAP4430_GLOBAL_WUEN_SHIFT 16
  293. #define OMAP4430_GLOBAL_WUEN_MASK BITFIELD(16, 16)
  294. /* Used by PRM_VC_CFG_I2C_MODE */
  295. #define OMAP4430_HSMCODE_SHIFT 0
  296. #define OMAP4430_HSMCODE_MASK BITFIELD(0, 2)
  297. /* Used by PRM_VC_CFG_I2C_MODE */
  298. #define OMAP4430_HSMODEEN_SHIFT 3
  299. #define OMAP4430_HSMODEEN_MASK BITFIELD(3, 3)
  300. /* Used by PRM_VC_CFG_I2C_CLK */
  301. #define OMAP4430_HSSCLH_SHIFT 16
  302. #define OMAP4430_HSSCLH_MASK BITFIELD(16, 23)
  303. /* Used by PRM_VC_CFG_I2C_CLK */
  304. #define OMAP4430_HSSCLL_SHIFT 24
  305. #define OMAP4430_HSSCLL_MASK BITFIELD(24, 31)
  306. /* Used by PM_IVAHD_PWRSTCTRL */
  307. #define OMAP4430_HWA_MEM_ONSTATE_SHIFT 16
  308. #define OMAP4430_HWA_MEM_ONSTATE_MASK BITFIELD(16, 17)
  309. /* Used by PM_IVAHD_PWRSTCTRL */
  310. #define OMAP4430_HWA_MEM_RETSTATE_SHIFT 8
  311. #define OMAP4430_HWA_MEM_RETSTATE_MASK BITFIELD(8, 8)
  312. /* Used by PM_IVAHD_PWRSTST */
  313. #define OMAP4430_HWA_MEM_STATEST_SHIFT 4
  314. #define OMAP4430_HWA_MEM_STATEST_MASK BITFIELD(4, 5)
  315. /* Used by RM_MPU_RSTST */
  316. #define OMAP4430_ICECRUSHER_MPU_RST_SHIFT 1
  317. #define OMAP4430_ICECRUSHER_MPU_RST_MASK BITFIELD(1, 1)
  318. /* Used by RM_DUCATI_RSTST */
  319. #define OMAP4430_ICECRUSHER_RST1ST_SHIFT 5
  320. #define OMAP4430_ICECRUSHER_RST1ST_MASK BITFIELD(5, 5)
  321. /* Used by RM_DUCATI_RSTST */
  322. #define OMAP4430_ICECRUSHER_RST2ST_SHIFT 6
  323. #define OMAP4430_ICECRUSHER_RST2ST_MASK BITFIELD(6, 6)
  324. /* Used by RM_IVAHD_RSTST */
  325. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_SHIFT 5
  326. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_MASK BITFIELD(5, 5)
  327. /* Used by RM_IVAHD_RSTST */
  328. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_SHIFT 6
  329. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_MASK BITFIELD(6, 6)
  330. /* Used by PRM_RSTST */
  331. #define OMAP4430_ICEPICK_RST_SHIFT 9
  332. #define OMAP4430_ICEPICK_RST_MASK BITFIELD(9, 9)
  333. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  334. #define OMAP4430_INITVDD_SHIFT 2
  335. #define OMAP4430_INITVDD_MASK BITFIELD(2, 2)
  336. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  337. #define OMAP4430_INITVOLTAGE_SHIFT 8
  338. #define OMAP4430_INITVOLTAGE_MASK BITFIELD(8, 15)
  339. /*
  340. * Used by PM_EMU_PWRSTST, PM_CORE_PWRSTST, PM_CAM_PWRSTST, PM_L3INIT_PWRSTST,
  341. * PM_ABE_PWRSTST, PM_GFX_PWRSTST, PM_MPU_PWRSTST, PM_CEFUSE_PWRSTST,
  342. * PM_DSS_PWRSTST, PM_L4PER_PWRSTST, PM_TESLA_PWRSTST, PM_IVAHD_PWRSTST
  343. */
  344. #define OMAP4430_INTRANSITION_SHIFT 20
  345. #define OMAP4430_INTRANSITION_MASK BITFIELD(20, 20)
  346. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  347. #define OMAP4430_IO_EN_SHIFT 9
  348. #define OMAP4430_IO_EN_MASK BITFIELD(9, 9)
  349. /* Used by PRM_IO_PMCTRL */
  350. #define OMAP4430_IO_ON_STATUS_SHIFT 5
  351. #define OMAP4430_IO_ON_STATUS_MASK BITFIELD(5, 5)
  352. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  353. #define OMAP4430_IO_ST_SHIFT 9
  354. #define OMAP4430_IO_ST_MASK BITFIELD(9, 9)
  355. /* Used by PRM_IO_PMCTRL */
  356. #define OMAP4430_ISOCLK_OVERRIDE_SHIFT 0
  357. #define OMAP4430_ISOCLK_OVERRIDE_MASK BITFIELD(0, 0)
  358. /* Used by PRM_IO_PMCTRL */
  359. #define OMAP4430_ISOCLK_STATUS_SHIFT 1
  360. #define OMAP4430_ISOCLK_STATUS_MASK BITFIELD(1, 1)
  361. /* Used by PRM_IO_PMCTRL */
  362. #define OMAP4430_ISOOVR_EXTEND_SHIFT 4
  363. #define OMAP4430_ISOOVR_EXTEND_MASK BITFIELD(4, 4)
  364. /* Used by PRM_IO_COUNT */
  365. #define OMAP4430_ISO_2_ON_TIME_SHIFT 0
  366. #define OMAP4430_ISO_2_ON_TIME_MASK BITFIELD(0, 7)
  367. /* Used by PM_L3INIT_PWRSTCTRL */
  368. #define OMAP4430_L3INIT_BANK1_ONSTATE_SHIFT 16
  369. #define OMAP4430_L3INIT_BANK1_ONSTATE_MASK BITFIELD(16, 17)
  370. /* Used by PM_L3INIT_PWRSTCTRL */
  371. #define OMAP4430_L3INIT_BANK1_RETSTATE_SHIFT 8
  372. #define OMAP4430_L3INIT_BANK1_RETSTATE_MASK BITFIELD(8, 8)
  373. /* Used by PM_L3INIT_PWRSTST */
  374. #define OMAP4430_L3INIT_BANK1_STATEST_SHIFT 4
  375. #define OMAP4430_L3INIT_BANK1_STATEST_MASK BITFIELD(4, 5)
  376. /*
  377. * Used by PM_CORE_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_ABE_PWRSTCTRL,
  378. * PM_MPU_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_TESLA_PWRSTCTRL,
  379. * PM_IVAHD_PWRSTCTRL
  380. */
  381. #define OMAP4430_LOGICRETSTATE_SHIFT 2
  382. #define OMAP4430_LOGICRETSTATE_MASK BITFIELD(2, 2)
  383. /*
  384. * Used by PM_EMU_PWRSTST, PM_CORE_PWRSTST, PM_CAM_PWRSTST, PM_L3INIT_PWRSTST,
  385. * PM_ABE_PWRSTST, PM_GFX_PWRSTST, PM_MPU_PWRSTST, PM_CEFUSE_PWRSTST,
  386. * PM_DSS_PWRSTST, PM_L4PER_PWRSTST, PM_TESLA_PWRSTST, PM_IVAHD_PWRSTST
  387. */
  388. #define OMAP4430_LOGICSTATEST_SHIFT 2
  389. #define OMAP4430_LOGICSTATEST_MASK BITFIELD(2, 2)
  390. /*
  391. * Used by RM_WKUP_GPIO1_CONTEXT, RM_WKUP_KEYBOARD_CONTEXT,
  392. * RM_WKUP_L4WKUP_CONTEXT, RM_WKUP_RTC_CONTEXT, RM_WKUP_SARRAM_CONTEXT,
  393. * RM_WKUP_SYNCTIMER_CONTEXT, RM_WKUP_TIMER12_CONTEXT, RM_WKUP_TIMER1_CONTEXT,
  394. * RM_WKUP_USIM_CONTEXT, RM_WKUP_WDT1_CONTEXT, RM_WKUP_WDT2_CONTEXT,
  395. * RM_EMU_DEBUGSS_CONTEXT, RM_D2D_SAD2D_CONTEXT, RM_D2D_SAD2D_FW_CONTEXT,
  396. * RM_DUCATI_DUCATI_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
  397. * RM_L3INSTR_L3_INSTR_CONTEXT, RM_L3INSTR_OCP_WP1_CONTEXT,
  398. * RM_L3_1_L3_1_CONTEXT, RM_L3_2_L3_2_CONTEXT, RM_L3_2_OCMC_RAM_CONTEXT,
  399. * RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_SAR_ROM_CONTEXT, RM_MEMIF_DLL_CONTEXT,
  400. * RM_MEMIF_DLL_H_CONTEXT, RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_FW_CONTEXT,
  401. * RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT, RM_L3INIT_CCPTX_CONTEXT,
  402. * RM_L3INIT_EMAC_CONTEXT, RM_L3INIT_P1500_CONTEXT, RM_L3INIT_PCIESS_CONTEXT,
  403. * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  404. * RM_L3INIT_USBPHYOCP2SCP_CONTEXT, RM_L3INIT_XHPI_CONTEXT,
  405. * RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT,
  406. * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT,
  407. * RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT, RM_ABE_TIMER5_CONTEXT,
  408. * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT,
  409. * RM_ABE_WDT3_CONTEXT, RM_GFX_GFX_CONTEXT, RM_MPU_MPU_CONTEXT,
  410. * RM_CEFUSE_CEFUSE_CONTEXT, RM_ALWON_MDMINTC_CONTEXT,
  411. * RM_ALWON_SR_CORE_CONTEXT, RM_ALWON_SR_IVA_CONTEXT, RM_ALWON_SR_MPU_CONTEXT,
  412. * RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT, RM_L4PER_ADC_CONTEXT,
  413. * RM_L4PER_DMTIMER10_CONTEXT, RM_L4PER_DMTIMER11_CONTEXT,
  414. * RM_L4PER_DMTIMER2_CONTEXT, RM_L4PER_DMTIMER3_CONTEXT,
  415. * RM_L4PER_DMTIMER4_CONTEXT, RM_L4PER_DMTIMER9_CONTEXT, RM_L4PER_ELM_CONTEXT,
  416. * RM_L4PER_HDQ1W_CONTEXT, RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
  417. * RM_L4PER_I2C2_CONTEXT, RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT,
  418. * RM_L4PER_I2C5_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCASP2_CONTEXT,
  419. * RM_L4PER_MCASP3_CONTEXT, RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MCSPI1_CONTEXT,
  420. * RM_L4PER_MCSPI2_CONTEXT, RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT,
  421. * RM_L4PER_MGATE_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
  422. * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_MSPROHG_CONTEXT,
  423. * RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT,
  424. * RM_TESLA_TESLA_CONTEXT, RM_IVAHD_IVAHD_CONTEXT, RM_IVAHD_SL2_CONTEXT
  425. */
  426. #define OMAP4430_LOSTCONTEXT_DFF_SHIFT 0
  427. #define OMAP4430_LOSTCONTEXT_DFF_MASK BITFIELD(0, 0)
  428. /*
  429. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  430. * RM_D2D_SAD2D_FW_CONTEXT, RM_DUCATI_DUCATI_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
  431. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_GPMC_CONTEXT,
  432. * RM_L3_2_L3_2_CONTEXT, RM_L4CFG_HW_SEM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT,
  433. * RM_L4CFG_MAILBOX_CONTEXT, RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT,
  434. * RM_MEMIF_EMIF_2_CONTEXT, RM_MEMIF_EMIF_FW_CONTEXT, RM_MEMIF_EMIF_H1_CONTEXT,
  435. * RM_MEMIF_EMIF_H2_CONTEXT, RM_SDMA_SDMA_CONTEXT, RM_L3INIT_HSI_CONTEXT,
  436. * RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT, RM_L3INIT_MMC6_CONTEXT,
  437. * RM_L3INIT_USB_HOST_CONTEXT, RM_L3INIT_USB_HOST_FS_CONTEXT,
  438. * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_USB_TLL_CONTEXT, RM_DSS_DSS_CONTEXT,
  439. * RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT, RM_L4PER_GPIO4_CONTEXT,
  440. * RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT, RM_L4PER_I2C1_CONTEXT,
  441. * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT, RM_L4PER_UART2_CONTEXT,
  442. * RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT, RM_L4SEC_AES1_CONTEXT,
  443. * RM_L4SEC_AES2_CONTEXT, RM_L4SEC_CRYPTODMA_CONTEXT, RM_L4SEC_DES3DES_CONTEXT,
  444. * RM_L4SEC_RNG_CONTEXT, RM_L4SEC_SHA2MD51_CONTEXT, RM_TESLA_TESLA_CONTEXT
  445. */
  446. #define OMAP4430_LOSTCONTEXT_RFF_SHIFT 1
  447. #define OMAP4430_LOSTCONTEXT_RFF_MASK BITFIELD(1, 1)
  448. /* Used by RM_ABE_AESS_CONTEXT */
  449. #define OMAP4430_LOSTMEM_AESSMEM_SHIFT 8
  450. #define OMAP4430_LOSTMEM_AESSMEM_MASK BITFIELD(8, 8)
  451. /* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */
  452. #define OMAP4430_LOSTMEM_CAM_MEM_SHIFT 8
  453. #define OMAP4430_LOSTMEM_CAM_MEM_MASK BITFIELD(8, 8)
  454. /* Used by RM_L3INSTR_OCP_WP1_CONTEXT */
  455. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_SHIFT 8
  456. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_MASK BITFIELD(8, 8)
  457. /* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_MEMIF_DMM_CONTEXT */
  458. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_SHIFT 9
  459. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_MASK BITFIELD(9, 9)
  460. /* Used by RM_L3_2_OCMC_RAM_CONTEXT */
  461. #define OMAP4430_LOSTMEM_CORE_OCMRAM_SHIFT 8
  462. #define OMAP4430_LOSTMEM_CORE_OCMRAM_MASK BITFIELD(8, 8)
  463. /*
  464. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_MEMIF_DMM_CONTEXT,
  465. * RM_SDMA_SDMA_CONTEXT
  466. */
  467. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_SHIFT 8
  468. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_MASK BITFIELD(8, 8)
  469. /* Used by RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT */
  470. #define OMAP4430_LOSTMEM_DSS_MEM_SHIFT 8
  471. #define OMAP4430_LOSTMEM_DSS_MEM_MASK BITFIELD(8, 8)
  472. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  473. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_SHIFT 9
  474. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_MASK BITFIELD(9, 9)
  475. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  476. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_SHIFT 8
  477. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_MASK BITFIELD(8, 8)
  478. /* Used by RM_EMU_DEBUGSS_CONTEXT */
  479. #define OMAP4430_LOSTMEM_EMU_BANK_SHIFT 8
  480. #define OMAP4430_LOSTMEM_EMU_BANK_MASK BITFIELD(8, 8)
  481. /* Used by RM_GFX_GFX_CONTEXT */
  482. #define OMAP4430_LOSTMEM_GFX_MEM_SHIFT 8
  483. #define OMAP4430_LOSTMEM_GFX_MEM_MASK BITFIELD(8, 8)
  484. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  485. #define OMAP4430_LOSTMEM_HWA_MEM_SHIFT 10
  486. #define OMAP4430_LOSTMEM_HWA_MEM_MASK BITFIELD(10, 10)
  487. /*
  488. * Used by RM_L3INIT_CCPTX_CONTEXT, RM_L3INIT_EMAC_CONTEXT,
  489. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  490. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, RM_L3INIT_SATA_CONTEXT,
  491. * RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  492. * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_XHPI_CONTEXT
  493. */
  494. #define OMAP4430_LOSTMEM_L3INIT_BANK1_SHIFT 8
  495. #define OMAP4430_LOSTMEM_L3INIT_BANK1_MASK BITFIELD(8, 8)
  496. /* Used by RM_MPU_MPU_CONTEXT */
  497. #define OMAP4430_LOSTMEM_MPU_L1_SHIFT 8
  498. #define OMAP4430_LOSTMEM_MPU_L1_MASK BITFIELD(8, 8)
  499. /* Used by RM_MPU_MPU_CONTEXT */
  500. #define OMAP4430_LOSTMEM_MPU_L2_SHIFT 9
  501. #define OMAP4430_LOSTMEM_MPU_L2_MASK BITFIELD(9, 9)
  502. /* Used by RM_MPU_MPU_CONTEXT */
  503. #define OMAP4430_LOSTMEM_MPU_RAM_SHIFT 10
  504. #define OMAP4430_LOSTMEM_MPU_RAM_MASK BITFIELD(10, 10)
  505. /*
  506. * Used by RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
  507. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
  508. * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT
  509. */
  510. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_SHIFT 8
  511. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_MASK BITFIELD(8, 8)
  512. /*
  513. * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT,
  514. * RM_ABE_MCBSP3_CONTEXT, RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT
  515. */
  516. #define OMAP4430_LOSTMEM_PERIHPMEM_SHIFT 8
  517. #define OMAP4430_LOSTMEM_PERIHPMEM_MASK BITFIELD(8, 8)
  518. /*
  519. * Used by RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_UART1_CONTEXT,
  520. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  521. * RM_L4SEC_CRYPTODMA_CONTEXT
  522. */
  523. #define OMAP4430_LOSTMEM_RETAINED_BANK_SHIFT 8
  524. #define OMAP4430_LOSTMEM_RETAINED_BANK_MASK BITFIELD(8, 8)
  525. /* Used by RM_IVAHD_SL2_CONTEXT */
  526. #define OMAP4430_LOSTMEM_SL2_MEM_SHIFT 8
  527. #define OMAP4430_LOSTMEM_SL2_MEM_MASK BITFIELD(8, 8)
  528. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  529. #define OMAP4430_LOSTMEM_TCM1_MEM_SHIFT 8
  530. #define OMAP4430_LOSTMEM_TCM1_MEM_MASK BITFIELD(8, 8)
  531. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  532. #define OMAP4430_LOSTMEM_TCM2_MEM_SHIFT 9
  533. #define OMAP4430_LOSTMEM_TCM2_MEM_MASK BITFIELD(9, 9)
  534. /* Used by RM_TESLA_TESLA_CONTEXT */
  535. #define OMAP4430_LOSTMEM_TESLA_EDMA_SHIFT 10
  536. #define OMAP4430_LOSTMEM_TESLA_EDMA_MASK BITFIELD(10, 10)
  537. /* Used by RM_TESLA_TESLA_CONTEXT */
  538. #define OMAP4430_LOSTMEM_TESLA_L1_SHIFT 8
  539. #define OMAP4430_LOSTMEM_TESLA_L1_MASK BITFIELD(8, 8)
  540. /* Used by RM_TESLA_TESLA_CONTEXT */
  541. #define OMAP4430_LOSTMEM_TESLA_L2_SHIFT 9
  542. #define OMAP4430_LOSTMEM_TESLA_L2_MASK BITFIELD(9, 9)
  543. /* Used by RM_WKUP_SARRAM_CONTEXT */
  544. #define OMAP4430_LOSTMEM_WKUP_BANK_SHIFT 8
  545. #define OMAP4430_LOSTMEM_WKUP_BANK_MASK BITFIELD(8, 8)
  546. /*
  547. * Used by PM_CORE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_L3INIT_PWRSTCTRL,
  548. * PM_ABE_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  549. * PM_DSS_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_TESLA_PWRSTCTRL, PM_IVAHD_PWRSTCTRL
  550. */
  551. #define OMAP4430_LOWPOWERSTATECHANGE_SHIFT 4
  552. #define OMAP4430_LOWPOWERSTATECHANGE_MASK BITFIELD(4, 4)
  553. /* Used by PM_CORE_PWRSTCTRL */
  554. #define OMAP4430_MEMORYCHANGE_SHIFT 3
  555. #define OMAP4430_MEMORYCHANGE_MASK BITFIELD(3, 3)
  556. /* Used by PRM_MODEM_IF_CTRL */
  557. #define OMAP4430_MODEM_READY_SHIFT 1
  558. #define OMAP4430_MODEM_READY_MASK BITFIELD(1, 1)
  559. /* Used by PRM_MODEM_IF_CTRL */
  560. #define OMAP4430_MODEM_SHUTDOWN_IRQ_SHIFT 9
  561. #define OMAP4430_MODEM_SHUTDOWN_IRQ_MASK BITFIELD(9, 9)
  562. /* Used by PRM_MODEM_IF_CTRL */
  563. #define OMAP4430_MODEM_SLEEP_ST_SHIFT 16
  564. #define OMAP4430_MODEM_SLEEP_ST_MASK BITFIELD(16, 16)
  565. /* Used by PRM_MODEM_IF_CTRL */
  566. #define OMAP4430_MODEM_WAKE_IRQ_SHIFT 8
  567. #define OMAP4430_MODEM_WAKE_IRQ_MASK BITFIELD(8, 8)
  568. /* Used by PM_MPU_PWRSTCTRL */
  569. #define OMAP4430_MPU_L1_ONSTATE_SHIFT 16
  570. #define OMAP4430_MPU_L1_ONSTATE_MASK BITFIELD(16, 17)
  571. /* Used by PM_MPU_PWRSTCTRL */
  572. #define OMAP4430_MPU_L1_RETSTATE_SHIFT 8
  573. #define OMAP4430_MPU_L1_RETSTATE_MASK BITFIELD(8, 8)
  574. /* Used by PM_MPU_PWRSTST */
  575. #define OMAP4430_MPU_L1_STATEST_SHIFT 4
  576. #define OMAP4430_MPU_L1_STATEST_MASK BITFIELD(4, 5)
  577. /* Used by PM_MPU_PWRSTCTRL */
  578. #define OMAP4430_MPU_L2_ONSTATE_SHIFT 18
  579. #define OMAP4430_MPU_L2_ONSTATE_MASK BITFIELD(18, 19)
  580. /* Used by PM_MPU_PWRSTCTRL */
  581. #define OMAP4430_MPU_L2_RETSTATE_SHIFT 9
  582. #define OMAP4430_MPU_L2_RETSTATE_MASK BITFIELD(9, 9)
  583. /* Used by PM_MPU_PWRSTST */
  584. #define OMAP4430_MPU_L2_STATEST_SHIFT 6
  585. #define OMAP4430_MPU_L2_STATEST_MASK BITFIELD(6, 7)
  586. /* Used by PM_MPU_PWRSTCTRL */
  587. #define OMAP4430_MPU_RAM_ONSTATE_SHIFT 20
  588. #define OMAP4430_MPU_RAM_ONSTATE_MASK BITFIELD(20, 21)
  589. /* Used by PM_MPU_PWRSTCTRL */
  590. #define OMAP4430_MPU_RAM_RETSTATE_SHIFT 10
  591. #define OMAP4430_MPU_RAM_RETSTATE_MASK BITFIELD(10, 10)
  592. /* Used by PM_MPU_PWRSTST */
  593. #define OMAP4430_MPU_RAM_STATEST_SHIFT 8
  594. #define OMAP4430_MPU_RAM_STATEST_MASK BITFIELD(8, 9)
  595. /* Used by PRM_RSTST */
  596. #define OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT 2
  597. #define OMAP4430_MPU_SECURITY_VIOL_RST_MASK BITFIELD(2, 2)
  598. /* Used by PRM_RSTST */
  599. #define OMAP4430_MPU_WDT_RST_SHIFT 3
  600. #define OMAP4430_MPU_WDT_RST_MASK BITFIELD(3, 3)
  601. /* Used by PM_L4PER_PWRSTCTRL */
  602. #define OMAP4430_NONRETAINED_BANK_ONSTATE_SHIFT 18
  603. #define OMAP4430_NONRETAINED_BANK_ONSTATE_MASK BITFIELD(18, 19)
  604. /* Used by PM_L4PER_PWRSTCTRL */
  605. #define OMAP4430_NONRETAINED_BANK_RETSTATE_SHIFT 9
  606. #define OMAP4430_NONRETAINED_BANK_RETSTATE_MASK BITFIELD(9, 9)
  607. /* Used by PM_L4PER_PWRSTST */
  608. #define OMAP4430_NONRETAINED_BANK_STATEST_SHIFT 6
  609. #define OMAP4430_NONRETAINED_BANK_STATEST_MASK BITFIELD(6, 7)
  610. /* Used by PM_CORE_PWRSTCTRL */
  611. #define OMAP4430_OCP_NRET_BANK_ONSTATE_SHIFT 24
  612. #define OMAP4430_OCP_NRET_BANK_ONSTATE_MASK BITFIELD(24, 25)
  613. /* Used by PM_CORE_PWRSTCTRL */
  614. #define OMAP4430_OCP_NRET_BANK_RETSTATE_SHIFT 12
  615. #define OMAP4430_OCP_NRET_BANK_RETSTATE_MASK BITFIELD(12, 12)
  616. /* Used by PM_CORE_PWRSTST */
  617. #define OMAP4430_OCP_NRET_BANK_STATEST_SHIFT 12
  618. #define OMAP4430_OCP_NRET_BANK_STATEST_MASK BITFIELD(12, 13)
  619. /*
  620. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  621. * PRM_VC_VAL_CMD_VDD_MPU_L
  622. */
  623. #define OMAP4430_OFF_SHIFT 0
  624. #define OMAP4430_OFF_MASK BITFIELD(0, 7)
  625. /* Used by PRM_LDO_BANDGAP_CTRL */
  626. #define OMAP4430_OFF_ENABLE_SHIFT 0
  627. #define OMAP4430_OFF_ENABLE_MASK BITFIELD(0, 0)
  628. /*
  629. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  630. * PRM_VC_VAL_CMD_VDD_MPU_L
  631. */
  632. #define OMAP4430_ON_SHIFT 24
  633. #define OMAP4430_ON_MASK BITFIELD(24, 31)
  634. /*
  635. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  636. * PRM_VC_VAL_CMD_VDD_MPU_L
  637. */
  638. #define OMAP4430_ONLP_SHIFT 16
  639. #define OMAP4430_ONLP_MASK BITFIELD(16, 23)
  640. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  641. #define OMAP4430_OPP_CHANGE_SHIFT 2
  642. #define OMAP4430_OPP_CHANGE_MASK BITFIELD(2, 2)
  643. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  644. #define OMAP4430_OPP_SEL_SHIFT 0
  645. #define OMAP4430_OPP_SEL_MASK BITFIELD(0, 1)
  646. /* Used by PRM_SRAM_COUNT */
  647. #define OMAP4430_PCHARGECNT_VALUE_SHIFT 0
  648. #define OMAP4430_PCHARGECNT_VALUE_MASK BITFIELD(0, 5)
  649. /* Used by PRM_PSCON_COUNT */
  650. #define OMAP4430_PCHARGE_TIME_SHIFT 0
  651. #define OMAP4430_PCHARGE_TIME_MASK BITFIELD(0, 7)
  652. /* Used by PM_ABE_PWRSTCTRL */
  653. #define OMAP4430_PERIPHMEM_ONSTATE_SHIFT 20
  654. #define OMAP4430_PERIPHMEM_ONSTATE_MASK BITFIELD(20, 21)
  655. /* Used by PM_ABE_PWRSTCTRL */
  656. #define OMAP4430_PERIPHMEM_RETSTATE_SHIFT 10
  657. #define OMAP4430_PERIPHMEM_RETSTATE_MASK BITFIELD(10, 10)
  658. /* Used by PM_ABE_PWRSTST */
  659. #define OMAP4430_PERIPHMEM_STATEST_SHIFT 8
  660. #define OMAP4430_PERIPHMEM_STATEST_MASK BITFIELD(8, 9)
  661. /* Used by PRM_PHASE1_CNDP */
  662. #define OMAP4430_PHASE1_CNDP_SHIFT 0
  663. #define OMAP4430_PHASE1_CNDP_MASK BITFIELD(0, 31)
  664. /* Used by PRM_PHASE2A_CNDP */
  665. #define OMAP4430_PHASE2A_CNDP_SHIFT 0
  666. #define OMAP4430_PHASE2A_CNDP_MASK BITFIELD(0, 31)
  667. /* Used by PRM_PHASE2B_CNDP */
  668. #define OMAP4430_PHASE2B_CNDP_SHIFT 0
  669. #define OMAP4430_PHASE2B_CNDP_MASK BITFIELD(0, 31)
  670. /* Used by PRM_PSCON_COUNT */
  671. #define OMAP4430_PONOUT_2_PGOODIN_TIME_SHIFT 8
  672. #define OMAP4430_PONOUT_2_PGOODIN_TIME_MASK BITFIELD(8, 15)
  673. /*
  674. * Used by PM_EMU_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_CAM_PWRSTCTRL,
  675. * PM_L3INIT_PWRSTCTRL, PM_ABE_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_MPU_PWRSTCTRL,
  676. * PM_CEFUSE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  677. * PM_TESLA_PWRSTCTRL, PM_IVAHD_PWRSTCTRL
  678. */
  679. #define OMAP4430_POWERSTATE_SHIFT 0
  680. #define OMAP4430_POWERSTATE_MASK BITFIELD(0, 1)
  681. /*
  682. * Used by PM_EMU_PWRSTST, PM_CORE_PWRSTST, PM_CAM_PWRSTST, PM_L3INIT_PWRSTST,
  683. * PM_ABE_PWRSTST, PM_GFX_PWRSTST, PM_MPU_PWRSTST, PM_CEFUSE_PWRSTST,
  684. * PM_DSS_PWRSTST, PM_L4PER_PWRSTST, PM_TESLA_PWRSTST, PM_IVAHD_PWRSTST
  685. */
  686. #define OMAP4430_POWERSTATEST_SHIFT 0
  687. #define OMAP4430_POWERSTATEST_MASK BITFIELD(0, 1)
  688. /* Used by PRM_PWRREQCTRL */
  689. #define OMAP4430_PWRREQ_COND_SHIFT 0
  690. #define OMAP4430_PWRREQ_COND_MASK BITFIELD(0, 1)
  691. /* Used by PRM_VC_CFG_CHANNEL */
  692. #define OMAP4430_RACEN_VDD_CORE_L_SHIFT 3
  693. #define OMAP4430_RACEN_VDD_CORE_L_MASK BITFIELD(3, 3)
  694. /* Used by PRM_VC_CFG_CHANNEL */
  695. #define OMAP4430_RACEN_VDD_IVA_L_SHIFT 11
  696. #define OMAP4430_RACEN_VDD_IVA_L_MASK BITFIELD(11, 11)
  697. /* Used by PRM_VC_CFG_CHANNEL */
  698. #define OMAP4430_RACEN_VDD_MPU_L_SHIFT 20
  699. #define OMAP4430_RACEN_VDD_MPU_L_MASK BITFIELD(20, 20)
  700. /* Used by PRM_VC_CFG_CHANNEL */
  701. #define OMAP4430_RAC_VDD_CORE_L_SHIFT 2
  702. #define OMAP4430_RAC_VDD_CORE_L_MASK BITFIELD(2, 2)
  703. /* Used by PRM_VC_CFG_CHANNEL */
  704. #define OMAP4430_RAC_VDD_IVA_L_SHIFT 10
  705. #define OMAP4430_RAC_VDD_IVA_L_MASK BITFIELD(10, 10)
  706. /* Used by PRM_VC_CFG_CHANNEL */
  707. #define OMAP4430_RAC_VDD_MPU_L_SHIFT 19
  708. #define OMAP4430_RAC_VDD_MPU_L_MASK BITFIELD(19, 19)
  709. /*
  710. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  711. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  712. * PRM_VOLTSETUP_MPU_RET_SLEEP
  713. */
  714. #define OMAP4430_RAMP_DOWN_COUNT_SHIFT 16
  715. #define OMAP4430_RAMP_DOWN_COUNT_MASK BITFIELD(16, 21)
  716. /*
  717. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  718. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  719. * PRM_VOLTSETUP_MPU_RET_SLEEP
  720. */
  721. #define OMAP4430_RAMP_DOWN_PRESCAL_SHIFT 24
  722. #define OMAP4430_RAMP_DOWN_PRESCAL_MASK BITFIELD(24, 25)
  723. /*
  724. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  725. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  726. * PRM_VOLTSETUP_MPU_RET_SLEEP
  727. */
  728. #define OMAP4430_RAMP_UP_COUNT_SHIFT 0
  729. #define OMAP4430_RAMP_UP_COUNT_MASK BITFIELD(0, 5)
  730. /*
  731. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  732. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  733. * PRM_VOLTSETUP_MPU_RET_SLEEP
  734. */
  735. #define OMAP4430_RAMP_UP_PRESCAL_SHIFT 8
  736. #define OMAP4430_RAMP_UP_PRESCAL_MASK BITFIELD(8, 9)
  737. /* Used by PRM_VC_CFG_CHANNEL */
  738. #define OMAP4430_RAV_VDD_CORE_L_SHIFT 1
  739. #define OMAP4430_RAV_VDD_CORE_L_MASK BITFIELD(1, 1)
  740. /* Used by PRM_VC_CFG_CHANNEL */
  741. #define OMAP4430_RAV_VDD_IVA_L_SHIFT 9
  742. #define OMAP4430_RAV_VDD_IVA_L_MASK BITFIELD(9, 9)
  743. /* Used by PRM_VC_CFG_CHANNEL */
  744. #define OMAP4430_RAV_VDD_MPU_L_SHIFT 18
  745. #define OMAP4430_RAV_VDD_MPU_L_MASK BITFIELD(18, 18)
  746. /* Used by PRM_VC_VAL_BYPASS */
  747. #define OMAP4430_REGADDR_SHIFT 8
  748. #define OMAP4430_REGADDR_MASK BITFIELD(8, 15)
  749. /*
  750. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  751. * PRM_VC_VAL_CMD_VDD_MPU_L
  752. */
  753. #define OMAP4430_RET_SHIFT 8
  754. #define OMAP4430_RET_MASK BITFIELD(8, 15)
  755. /* Used by PM_L4PER_PWRSTCTRL */
  756. #define OMAP4430_RETAINED_BANK_ONSTATE_SHIFT 16
  757. #define OMAP4430_RETAINED_BANK_ONSTATE_MASK BITFIELD(16, 17)
  758. /* Used by PM_L4PER_PWRSTCTRL */
  759. #define OMAP4430_RETAINED_BANK_RETSTATE_SHIFT 8
  760. #define OMAP4430_RETAINED_BANK_RETSTATE_MASK BITFIELD(8, 8)
  761. /* Used by PM_L4PER_PWRSTST */
  762. #define OMAP4430_RETAINED_BANK_STATEST_SHIFT 4
  763. #define OMAP4430_RETAINED_BANK_STATEST_MASK BITFIELD(4, 5)
  764. /*
  765. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  766. * PRM_LDO_SRAM_MPU_CTRL
  767. */
  768. #define OMAP4430_RETMODE_ENABLE_SHIFT 0
  769. #define OMAP4430_RETMODE_ENABLE_MASK BITFIELD(0, 0)
  770. /* Used by REVISION_PRM */
  771. #define OMAP4430_REV_SHIFT 0
  772. #define OMAP4430_REV_MASK BITFIELD(0, 7)
  773. /* Used by RM_DUCATI_RSTCTRL, RM_TESLA_RSTCTRL, RM_IVAHD_RSTCTRL */
  774. #define OMAP4430_RST1_SHIFT 0
  775. #define OMAP4430_RST1_MASK BITFIELD(0, 0)
  776. /* Used by RM_DUCATI_RSTST, RM_TESLA_RSTST, RM_IVAHD_RSTST */
  777. #define OMAP4430_RST1ST_SHIFT 0
  778. #define OMAP4430_RST1ST_MASK BITFIELD(0, 0)
  779. /* Used by RM_DUCATI_RSTCTRL, RM_TESLA_RSTCTRL, RM_IVAHD_RSTCTRL */
  780. #define OMAP4430_RST2_SHIFT 1
  781. #define OMAP4430_RST2_MASK BITFIELD(1, 1)
  782. /* Used by RM_DUCATI_RSTST, RM_TESLA_RSTST, RM_IVAHD_RSTST */
  783. #define OMAP4430_RST2ST_SHIFT 1
  784. #define OMAP4430_RST2ST_MASK BITFIELD(1, 1)
  785. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL */
  786. #define OMAP4430_RST3_SHIFT 2
  787. #define OMAP4430_RST3_MASK BITFIELD(2, 2)
  788. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST */
  789. #define OMAP4430_RST3ST_SHIFT 2
  790. #define OMAP4430_RST3ST_MASK BITFIELD(2, 2)
  791. /* Used by PRM_RSTTIME */
  792. #define OMAP4430_RSTTIME1_SHIFT 0
  793. #define OMAP4430_RSTTIME1_MASK BITFIELD(0, 9)
  794. /* Used by PRM_RSTTIME */
  795. #define OMAP4430_RSTTIME2_SHIFT 10
  796. #define OMAP4430_RSTTIME2_MASK BITFIELD(10, 14)
  797. /* Used by PRM_RSTCTRL */
  798. #define OMAP4430_RST_GLOBAL_COLD_SW_SHIFT 1
  799. #define OMAP4430_RST_GLOBAL_COLD_SW_MASK BITFIELD(1, 1)
  800. /* Used by PRM_RSTCTRL */
  801. #define OMAP4430_RST_GLOBAL_WARM_SW_SHIFT 0
  802. #define OMAP4430_RST_GLOBAL_WARM_SW_MASK BITFIELD(0, 0)
  803. /* Used by PRM_VC_CFG_CHANNEL */
  804. #define OMAP4430_SA_VDD_CORE_L_SHIFT 0
  805. #define OMAP4430_SA_VDD_CORE_L_MASK BITFIELD(0, 0)
  806. /* Renamed from SA_VDD_CORE_L Used by PRM_VC_SMPS_SA */
  807. #define OMAP4430_SA_VDD_CORE_L_0_6_SHIFT 0
  808. #define OMAP4430_SA_VDD_CORE_L_0_6_MASK BITFIELD(0, 6)
  809. /* Used by PRM_VC_CFG_CHANNEL */
  810. #define OMAP4430_SA_VDD_IVA_L_SHIFT 8
  811. #define OMAP4430_SA_VDD_IVA_L_MASK BITFIELD(8, 8)
  812. /* Renamed from SA_VDD_IVA_L Used by PRM_VC_SMPS_SA */
  813. #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_SHIFT 8
  814. #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_MASK BITFIELD(8, 14)
  815. /* Used by PRM_VC_CFG_CHANNEL */
  816. #define OMAP4430_SA_VDD_MPU_L_SHIFT 16
  817. #define OMAP4430_SA_VDD_MPU_L_MASK BITFIELD(16, 16)
  818. /* Renamed from SA_VDD_MPU_L Used by PRM_VC_SMPS_SA */
  819. #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_SHIFT 16
  820. #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_MASK BITFIELD(16, 22)
  821. /* Used by PRM_VC_CFG_I2C_CLK */
  822. #define OMAP4430_SCLH_SHIFT 0
  823. #define OMAP4430_SCLH_MASK BITFIELD(0, 7)
  824. /* Used by PRM_VC_CFG_I2C_CLK */
  825. #define OMAP4430_SCLL_SHIFT 8
  826. #define OMAP4430_SCLL_MASK BITFIELD(8, 15)
  827. /* Used by PRM_RSTST */
  828. #define OMAP4430_SECURE_WDT_RST_SHIFT 4
  829. #define OMAP4430_SECURE_WDT_RST_MASK BITFIELD(4, 4)
  830. /* Used by PM_IVAHD_PWRSTCTRL */
  831. #define OMAP4430_SL2_MEM_ONSTATE_SHIFT 18
  832. #define OMAP4430_SL2_MEM_ONSTATE_MASK BITFIELD(18, 19)
  833. /* Used by PM_IVAHD_PWRSTCTRL */
  834. #define OMAP4430_SL2_MEM_RETSTATE_SHIFT 9
  835. #define OMAP4430_SL2_MEM_RETSTATE_MASK BITFIELD(9, 9)
  836. /* Used by PM_IVAHD_PWRSTST */
  837. #define OMAP4430_SL2_MEM_STATEST_SHIFT 6
  838. #define OMAP4430_SL2_MEM_STATEST_MASK BITFIELD(6, 7)
  839. /* Used by PRM_VC_VAL_BYPASS */
  840. #define OMAP4430_SLAVEADDR_SHIFT 0
  841. #define OMAP4430_SLAVEADDR_MASK BITFIELD(0, 6)
  842. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  843. #define OMAP4430_SLEEP_RBB_SEL_SHIFT 3
  844. #define OMAP4430_SLEEP_RBB_SEL_MASK BITFIELD(3, 3)
  845. /* Used by PRM_SRAM_COUNT */
  846. #define OMAP4430_SLPCNT_VALUE_SHIFT 16
  847. #define OMAP4430_SLPCNT_VALUE_MASK BITFIELD(16, 23)
  848. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  849. #define OMAP4430_SMPSWAITTIMEMAX_SHIFT 8
  850. #define OMAP4430_SMPSWAITTIMEMAX_MASK BITFIELD(8, 23)
  851. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  852. #define OMAP4430_SMPSWAITTIMEMIN_SHIFT 8
  853. #define OMAP4430_SMPSWAITTIMEMIN_MASK BITFIELD(8, 23)
  854. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  855. #define OMAP4430_SR2EN_SHIFT 0
  856. #define OMAP4430_SR2EN_MASK BITFIELD(0, 0)
  857. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  858. #define OMAP4430_SR2_IN_TRANSITION_SHIFT 6
  859. #define OMAP4430_SR2_IN_TRANSITION_MASK BITFIELD(6, 6)
  860. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  861. #define OMAP4430_SR2_STATUS_SHIFT 3
  862. #define OMAP4430_SR2_STATUS_MASK BITFIELD(3, 4)
  863. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  864. #define OMAP4430_SR2_WTCNT_VALUE_SHIFT 8
  865. #define OMAP4430_SR2_WTCNT_VALUE_MASK BITFIELD(8, 15)
  866. /*
  867. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  868. * PRM_LDO_SRAM_MPU_CTRL
  869. */
  870. #define OMAP4430_SRAMLDO_STATUS_SHIFT 8
  871. #define OMAP4430_SRAMLDO_STATUS_MASK BITFIELD(8, 8)
  872. /*
  873. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  874. * PRM_LDO_SRAM_MPU_CTRL
  875. */
  876. #define OMAP4430_SRAM_IN_TRANSITION_SHIFT 9
  877. #define OMAP4430_SRAM_IN_TRANSITION_MASK BITFIELD(9, 9)
  878. /* Used by PRM_VC_CFG_I2C_MODE */
  879. #define OMAP4430_SRMODEEN_SHIFT 4
  880. #define OMAP4430_SRMODEEN_MASK BITFIELD(4, 4)
  881. /* Used by PRM_VOLTSETUP_WARMRESET */
  882. #define OMAP4430_STABLE_COUNT_SHIFT 0
  883. #define OMAP4430_STABLE_COUNT_MASK BITFIELD(0, 5)
  884. /* Used by PRM_VOLTSETUP_WARMRESET */
  885. #define OMAP4430_STABLE_PRESCAL_SHIFT 8
  886. #define OMAP4430_STABLE_PRESCAL_MASK BITFIELD(8, 9)
  887. /* Used by PM_IVAHD_PWRSTCTRL */
  888. #define OMAP4430_TCM1_MEM_ONSTATE_SHIFT 20
  889. #define OMAP4430_TCM1_MEM_ONSTATE_MASK BITFIELD(20, 21)
  890. /* Used by PM_IVAHD_PWRSTCTRL */
  891. #define OMAP4430_TCM1_MEM_RETSTATE_SHIFT 10
  892. #define OMAP4430_TCM1_MEM_RETSTATE_MASK BITFIELD(10, 10)
  893. /* Used by PM_IVAHD_PWRSTST */
  894. #define OMAP4430_TCM1_MEM_STATEST_SHIFT 8
  895. #define OMAP4430_TCM1_MEM_STATEST_MASK BITFIELD(8, 9)
  896. /* Used by PM_IVAHD_PWRSTCTRL */
  897. #define OMAP4430_TCM2_MEM_ONSTATE_SHIFT 22
  898. #define OMAP4430_TCM2_MEM_ONSTATE_MASK BITFIELD(22, 23)
  899. /* Used by PM_IVAHD_PWRSTCTRL */
  900. #define OMAP4430_TCM2_MEM_RETSTATE_SHIFT 11
  901. #define OMAP4430_TCM2_MEM_RETSTATE_MASK BITFIELD(11, 11)
  902. /* Used by PM_IVAHD_PWRSTST */
  903. #define OMAP4430_TCM2_MEM_STATEST_SHIFT 10
  904. #define OMAP4430_TCM2_MEM_STATEST_MASK BITFIELD(10, 11)
  905. /* Used by RM_TESLA_RSTST */
  906. #define OMAP4430_TESLASS_EMU_RSTST_SHIFT 2
  907. #define OMAP4430_TESLASS_EMU_RSTST_MASK BITFIELD(2, 2)
  908. /* Used by RM_TESLA_RSTST */
  909. #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_SHIFT 3
  910. #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_MASK BITFIELD(3, 3)
  911. /* Used by PM_TESLA_PWRSTCTRL */
  912. #define OMAP4430_TESLA_EDMA_ONSTATE_SHIFT 20
  913. #define OMAP4430_TESLA_EDMA_ONSTATE_MASK BITFIELD(20, 21)
  914. /* Used by PM_TESLA_PWRSTCTRL */
  915. #define OMAP4430_TESLA_EDMA_RETSTATE_SHIFT 10
  916. #define OMAP4430_TESLA_EDMA_RETSTATE_MASK BITFIELD(10, 10)
  917. /* Used by PM_TESLA_PWRSTST */
  918. #define OMAP4430_TESLA_EDMA_STATEST_SHIFT 8
  919. #define OMAP4430_TESLA_EDMA_STATEST_MASK BITFIELD(8, 9)
  920. /* Used by PM_TESLA_PWRSTCTRL */
  921. #define OMAP4430_TESLA_L1_ONSTATE_SHIFT 16
  922. #define OMAP4430_TESLA_L1_ONSTATE_MASK BITFIELD(16, 17)
  923. /* Used by PM_TESLA_PWRSTCTRL */
  924. #define OMAP4430_TESLA_L1_RETSTATE_SHIFT 8
  925. #define OMAP4430_TESLA_L1_RETSTATE_MASK BITFIELD(8, 8)
  926. /* Used by PM_TESLA_PWRSTST */
  927. #define OMAP4430_TESLA_L1_STATEST_SHIFT 4
  928. #define OMAP4430_TESLA_L1_STATEST_MASK BITFIELD(4, 5)
  929. /* Used by PM_TESLA_PWRSTCTRL */
  930. #define OMAP4430_TESLA_L2_ONSTATE_SHIFT 18
  931. #define OMAP4430_TESLA_L2_ONSTATE_MASK BITFIELD(18, 19)
  932. /* Used by PM_TESLA_PWRSTCTRL */
  933. #define OMAP4430_TESLA_L2_RETSTATE_SHIFT 9
  934. #define OMAP4430_TESLA_L2_RETSTATE_MASK BITFIELD(9, 9)
  935. /* Used by PM_TESLA_PWRSTST */
  936. #define OMAP4430_TESLA_L2_STATEST_SHIFT 6
  937. #define OMAP4430_TESLA_L2_STATEST_MASK BITFIELD(6, 7)
  938. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  939. #define OMAP4430_TIMEOUT_SHIFT 0
  940. #define OMAP4430_TIMEOUT_MASK BITFIELD(0, 15)
  941. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  942. #define OMAP4430_TIMEOUTEN_SHIFT 3
  943. #define OMAP4430_TIMEOUTEN_MASK BITFIELD(3, 3)
  944. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  945. #define OMAP4430_TRANSITION_EN_SHIFT 8
  946. #define OMAP4430_TRANSITION_EN_MASK BITFIELD(8, 8)
  947. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  948. #define OMAP4430_TRANSITION_ST_SHIFT 8
  949. #define OMAP4430_TRANSITION_ST_MASK BITFIELD(8, 8)
  950. /* Used by PRM_VC_VAL_BYPASS */
  951. #define OMAP4430_VALID_SHIFT 24
  952. #define OMAP4430_VALID_MASK BITFIELD(24, 24)
  953. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  954. #define OMAP4430_VC_BYPASSACK_EN_SHIFT 14
  955. #define OMAP4430_VC_BYPASSACK_EN_MASK BITFIELD(14, 14)
  956. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  957. #define OMAP4430_VC_BYPASSACK_ST_SHIFT 14
  958. #define OMAP4430_VC_BYPASSACK_ST_MASK BITFIELD(14, 14)
  959. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  960. #define OMAP4430_VC_IVA_VPACK_EN_SHIFT 30
  961. #define OMAP4430_VC_IVA_VPACK_EN_MASK BITFIELD(30, 30)
  962. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  963. #define OMAP4430_VC_IVA_VPACK_ST_SHIFT 30
  964. #define OMAP4430_VC_IVA_VPACK_ST_MASK BITFIELD(30, 30)
  965. /* Used by PRM_IRQENABLE_MPU_2 */
  966. #define OMAP4430_VC_MPU_VPACK_EN_SHIFT 6
  967. #define OMAP4430_VC_MPU_VPACK_EN_MASK BITFIELD(6, 6)
  968. /* Used by PRM_IRQSTATUS_MPU_2 */
  969. #define OMAP4430_VC_MPU_VPACK_ST_SHIFT 6
  970. #define OMAP4430_VC_MPU_VPACK_ST_MASK BITFIELD(6, 6)
  971. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  972. #define OMAP4430_VC_RAERR_EN_SHIFT 12
  973. #define OMAP4430_VC_RAERR_EN_MASK BITFIELD(12, 12)
  974. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  975. #define OMAP4430_VC_RAERR_ST_SHIFT 12
  976. #define OMAP4430_VC_RAERR_ST_MASK BITFIELD(12, 12)
  977. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  978. #define OMAP4430_VC_SAERR_EN_SHIFT 11
  979. #define OMAP4430_VC_SAERR_EN_MASK BITFIELD(11, 11)
  980. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  981. #define OMAP4430_VC_SAERR_ST_SHIFT 11
  982. #define OMAP4430_VC_SAERR_ST_MASK BITFIELD(11, 11)
  983. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  984. #define OMAP4430_VC_TOERR_EN_SHIFT 13
  985. #define OMAP4430_VC_TOERR_EN_MASK BITFIELD(13, 13)
  986. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  987. #define OMAP4430_VC_TOERR_ST_SHIFT 13
  988. #define OMAP4430_VC_TOERR_ST_MASK BITFIELD(13, 13)
  989. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  990. #define OMAP4430_VDDMAX_SHIFT 24
  991. #define OMAP4430_VDDMAX_MASK BITFIELD(24, 31)
  992. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  993. #define OMAP4430_VDDMIN_SHIFT 16
  994. #define OMAP4430_VDDMIN_MASK BITFIELD(16, 23)
  995. /* Used by PRM_VOLTCTRL */
  996. #define OMAP4430_VDD_CORE_I2C_DISABLE_SHIFT 12
  997. #define OMAP4430_VDD_CORE_I2C_DISABLE_MASK BITFIELD(12, 12)
  998. /* Used by PRM_RSTST */
  999. #define OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT 8
  1000. #define OMAP4430_VDD_CORE_VOLT_MGR_RST_MASK BITFIELD(8, 8)
  1001. /* Used by PRM_VOLTCTRL */
  1002. #define OMAP4430_VDD_IVA_I2C_DISABLE_SHIFT 14
  1003. #define OMAP4430_VDD_IVA_I2C_DISABLE_MASK BITFIELD(14, 14)
  1004. /* Used by PRM_VOLTCTRL */
  1005. #define OMAP4430_VDD_IVA_PRESENCE_SHIFT 9
  1006. #define OMAP4430_VDD_IVA_PRESENCE_MASK BITFIELD(9, 9)
  1007. /* Used by PRM_RSTST */
  1008. #define OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT 7
  1009. #define OMAP4430_VDD_IVA_VOLT_MGR_RST_MASK BITFIELD(7, 7)
  1010. /* Used by PRM_VOLTCTRL */
  1011. #define OMAP4430_VDD_MPU_I2C_DISABLE_SHIFT 13
  1012. #define OMAP4430_VDD_MPU_I2C_DISABLE_MASK BITFIELD(13, 13)
  1013. /* Used by PRM_VOLTCTRL */
  1014. #define OMAP4430_VDD_MPU_PRESENCE_SHIFT 8
  1015. #define OMAP4430_VDD_MPU_PRESENCE_MASK BITFIELD(8, 8)
  1016. /* Used by PRM_RSTST */
  1017. #define OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT 6
  1018. #define OMAP4430_VDD_MPU_VOLT_MGR_RST_MASK BITFIELD(6, 6)
  1019. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1020. #define OMAP4430_VOLRA_VDD_CORE_L_SHIFT 0
  1021. #define OMAP4430_VOLRA_VDD_CORE_L_MASK BITFIELD(0, 7)
  1022. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1023. #define OMAP4430_VOLRA_VDD_IVA_L_SHIFT 8
  1024. #define OMAP4430_VOLRA_VDD_IVA_L_MASK BITFIELD(8, 15)
  1025. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1026. #define OMAP4430_VOLRA_VDD_MPU_L_SHIFT 16
  1027. #define OMAP4430_VOLRA_VDD_MPU_L_MASK BITFIELD(16, 23)
  1028. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  1029. #define OMAP4430_VPENABLE_SHIFT 0
  1030. #define OMAP4430_VPENABLE_MASK BITFIELD(0, 0)
  1031. /* Used by PRM_VP_CORE_STATUS, PRM_VP_IVA_STATUS, PRM_VP_MPU_STATUS */
  1032. #define OMAP4430_VPINIDLE_SHIFT 0
  1033. #define OMAP4430_VPINIDLE_MASK BITFIELD(0, 0)
  1034. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  1035. #define OMAP4430_VPVOLTAGE_SHIFT 0
  1036. #define OMAP4430_VPVOLTAGE_MASK BITFIELD(0, 7)
  1037. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1038. #define OMAP4430_VP_CORE_EQVALUE_EN_SHIFT 20
  1039. #define OMAP4430_VP_CORE_EQVALUE_EN_MASK BITFIELD(20, 20)
  1040. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1041. #define OMAP4430_VP_CORE_EQVALUE_ST_SHIFT 20
  1042. #define OMAP4430_VP_CORE_EQVALUE_ST_MASK BITFIELD(20, 20)
  1043. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1044. #define OMAP4430_VP_CORE_MAXVDD_EN_SHIFT 18
  1045. #define OMAP4430_VP_CORE_MAXVDD_EN_MASK BITFIELD(18, 18)
  1046. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1047. #define OMAP4430_VP_CORE_MAXVDD_ST_SHIFT 18
  1048. #define OMAP4430_VP_CORE_MAXVDD_ST_MASK BITFIELD(18, 18)
  1049. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1050. #define OMAP4430_VP_CORE_MINVDD_EN_SHIFT 17
  1051. #define OMAP4430_VP_CORE_MINVDD_EN_MASK BITFIELD(17, 17)
  1052. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1053. #define OMAP4430_VP_CORE_MINVDD_ST_SHIFT 17
  1054. #define OMAP4430_VP_CORE_MINVDD_ST_MASK BITFIELD(17, 17)
  1055. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1056. #define OMAP4430_VP_CORE_NOSMPSACK_EN_SHIFT 19
  1057. #define OMAP4430_VP_CORE_NOSMPSACK_EN_MASK BITFIELD(19, 19)
  1058. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1059. #define OMAP4430_VP_CORE_NOSMPSACK_ST_SHIFT 19
  1060. #define OMAP4430_VP_CORE_NOSMPSACK_ST_MASK BITFIELD(19, 19)
  1061. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1062. #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_SHIFT 16
  1063. #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_MASK BITFIELD(16, 16)
  1064. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1065. #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_SHIFT 16
  1066. #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_MASK BITFIELD(16, 16)
  1067. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1068. #define OMAP4430_VP_CORE_TRANXDONE_EN_SHIFT 21
  1069. #define OMAP4430_VP_CORE_TRANXDONE_EN_MASK BITFIELD(21, 21)
  1070. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1071. #define OMAP4430_VP_CORE_TRANXDONE_ST_SHIFT 21
  1072. #define OMAP4430_VP_CORE_TRANXDONE_ST_MASK BITFIELD(21, 21)
  1073. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1074. #define OMAP4430_VP_IVA_EQVALUE_EN_SHIFT 28
  1075. #define OMAP4430_VP_IVA_EQVALUE_EN_MASK BITFIELD(28, 28)
  1076. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1077. #define OMAP4430_VP_IVA_EQVALUE_ST_SHIFT 28
  1078. #define OMAP4430_VP_IVA_EQVALUE_ST_MASK BITFIELD(28, 28)
  1079. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1080. #define OMAP4430_VP_IVA_MAXVDD_EN_SHIFT 26
  1081. #define OMAP4430_VP_IVA_MAXVDD_EN_MASK BITFIELD(26, 26)
  1082. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1083. #define OMAP4430_VP_IVA_MAXVDD_ST_SHIFT 26
  1084. #define OMAP4430_VP_IVA_MAXVDD_ST_MASK BITFIELD(26, 26)
  1085. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1086. #define OMAP4430_VP_IVA_MINVDD_EN_SHIFT 25
  1087. #define OMAP4430_VP_IVA_MINVDD_EN_MASK BITFIELD(25, 25)
  1088. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1089. #define OMAP4430_VP_IVA_MINVDD_ST_SHIFT 25
  1090. #define OMAP4430_VP_IVA_MINVDD_ST_MASK BITFIELD(25, 25)
  1091. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1092. #define OMAP4430_VP_IVA_NOSMPSACK_EN_SHIFT 27
  1093. #define OMAP4430_VP_IVA_NOSMPSACK_EN_MASK BITFIELD(27, 27)
  1094. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1095. #define OMAP4430_VP_IVA_NOSMPSACK_ST_SHIFT 27
  1096. #define OMAP4430_VP_IVA_NOSMPSACK_ST_MASK BITFIELD(27, 27)
  1097. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1098. #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_SHIFT 24
  1099. #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_MASK BITFIELD(24, 24)
  1100. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1101. #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_SHIFT 24
  1102. #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_MASK BITFIELD(24, 24)
  1103. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1104. #define OMAP4430_VP_IVA_TRANXDONE_EN_SHIFT 29
  1105. #define OMAP4430_VP_IVA_TRANXDONE_EN_MASK BITFIELD(29, 29)
  1106. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1107. #define OMAP4430_VP_IVA_TRANXDONE_ST_SHIFT 29
  1108. #define OMAP4430_VP_IVA_TRANXDONE_ST_MASK BITFIELD(29, 29)
  1109. /* Used by PRM_IRQENABLE_MPU_2 */
  1110. #define OMAP4430_VP_MPU_EQVALUE_EN_SHIFT 4
  1111. #define OMAP4430_VP_MPU_EQVALUE_EN_MASK BITFIELD(4, 4)
  1112. /* Used by PRM_IRQSTATUS_MPU_2 */
  1113. #define OMAP4430_VP_MPU_EQVALUE_ST_SHIFT 4
  1114. #define OMAP4430_VP_MPU_EQVALUE_ST_MASK BITFIELD(4, 4)
  1115. /* Used by PRM_IRQENABLE_MPU_2 */
  1116. #define OMAP4430_VP_MPU_MAXVDD_EN_SHIFT 2
  1117. #define OMAP4430_VP_MPU_MAXVDD_EN_MASK BITFIELD(2, 2)
  1118. /* Used by PRM_IRQSTATUS_MPU_2 */
  1119. #define OMAP4430_VP_MPU_MAXVDD_ST_SHIFT 2
  1120. #define OMAP4430_VP_MPU_MAXVDD_ST_MASK BITFIELD(2, 2)
  1121. /* Used by PRM_IRQENABLE_MPU_2 */
  1122. #define OMAP4430_VP_MPU_MINVDD_EN_SHIFT 1
  1123. #define OMAP4430_VP_MPU_MINVDD_EN_MASK BITFIELD(1, 1)
  1124. /* Used by PRM_IRQSTATUS_MPU_2 */
  1125. #define OMAP4430_VP_MPU_MINVDD_ST_SHIFT 1
  1126. #define OMAP4430_VP_MPU_MINVDD_ST_MASK BITFIELD(1, 1)
  1127. /* Used by PRM_IRQENABLE_MPU_2 */
  1128. #define OMAP4430_VP_MPU_NOSMPSACK_EN_SHIFT 3
  1129. #define OMAP4430_VP_MPU_NOSMPSACK_EN_MASK BITFIELD(3, 3)
  1130. /* Used by PRM_IRQSTATUS_MPU_2 */
  1131. #define OMAP4430_VP_MPU_NOSMPSACK_ST_SHIFT 3
  1132. #define OMAP4430_VP_MPU_NOSMPSACK_ST_MASK BITFIELD(3, 3)
  1133. /* Used by PRM_IRQENABLE_MPU_2 */
  1134. #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_SHIFT 0
  1135. #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_MASK BITFIELD(0, 0)
  1136. /* Used by PRM_IRQSTATUS_MPU_2 */
  1137. #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_SHIFT 0
  1138. #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_MASK BITFIELD(0, 0)
  1139. /* Used by PRM_IRQENABLE_MPU_2 */
  1140. #define OMAP4430_VP_MPU_TRANXDONE_EN_SHIFT 5
  1141. #define OMAP4430_VP_MPU_TRANXDONE_EN_MASK BITFIELD(5, 5)
  1142. /* Used by PRM_IRQSTATUS_MPU_2 */
  1143. #define OMAP4430_VP_MPU_TRANXDONE_ST_SHIFT 5
  1144. #define OMAP4430_VP_MPU_TRANXDONE_ST_MASK BITFIELD(5, 5)
  1145. /* Used by PRM_SRAM_COUNT */
  1146. #define OMAP4430_VSETUPCNT_VALUE_SHIFT 8
  1147. #define OMAP4430_VSETUPCNT_VALUE_MASK BITFIELD(8, 15)
  1148. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  1149. #define OMAP4430_VSTEPMAX_SHIFT 0
  1150. #define OMAP4430_VSTEPMAX_MASK BITFIELD(0, 7)
  1151. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  1152. #define OMAP4430_VSTEPMIN_SHIFT 0
  1153. #define OMAP4430_VSTEPMIN_MASK BITFIELD(0, 7)
  1154. /* Used by PRM_MODEM_IF_CTRL */
  1155. #define OMAP4430_WAKE_MODEM_SHIFT 0
  1156. #define OMAP4430_WAKE_MODEM_MASK BITFIELD(0, 0)
  1157. /* Used by PM_DSS_DSS_WKDEP */
  1158. #define OMAP4430_WKUPDEP_DISPC_DUCATI_SHIFT 1
  1159. #define OMAP4430_WKUPDEP_DISPC_DUCATI_MASK BITFIELD(1, 1)
  1160. /* Used by PM_DSS_DSS_WKDEP */
  1161. #define OMAP4430_WKUPDEP_DISPC_MPU_SHIFT 0
  1162. #define OMAP4430_WKUPDEP_DISPC_MPU_MASK BITFIELD(0, 0)
  1163. /* Used by PM_DSS_DSS_WKDEP */
  1164. #define OMAP4430_WKUPDEP_DISPC_SDMA_SHIFT 3
  1165. #define OMAP4430_WKUPDEP_DISPC_SDMA_MASK BITFIELD(3, 3)
  1166. /* Used by PM_DSS_DSS_WKDEP */
  1167. #define OMAP4430_WKUPDEP_DISPC_TESLA_SHIFT 2
  1168. #define OMAP4430_WKUPDEP_DISPC_TESLA_MASK BITFIELD(2, 2)
  1169. /* Used by PM_ABE_DMIC_WKDEP */
  1170. #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_SHIFT 7
  1171. #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_MASK BITFIELD(7, 7)
  1172. /* Used by PM_ABE_DMIC_WKDEP */
  1173. #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_SHIFT 6
  1174. #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_MASK BITFIELD(6, 6)
  1175. /* Used by PM_ABE_DMIC_WKDEP */
  1176. #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_SHIFT 0
  1177. #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_MASK BITFIELD(0, 0)
  1178. /* Used by PM_ABE_DMIC_WKDEP */
  1179. #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_SHIFT 2
  1180. #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_MASK BITFIELD(2, 2)
  1181. /* Used by PM_L4PER_DMTIMER10_WKDEP */
  1182. #define OMAP4430_WKUPDEP_DMTIMER10_MPU_SHIFT 0
  1183. #define OMAP4430_WKUPDEP_DMTIMER10_MPU_MASK BITFIELD(0, 0)
  1184. /* Used by PM_L4PER_DMTIMER11_WKDEP */
  1185. #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_SHIFT 1
  1186. #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_MASK BITFIELD(1, 1)
  1187. /* Used by PM_L4PER_DMTIMER11_WKDEP */
  1188. #define OMAP4430_WKUPDEP_DMTIMER11_MPU_SHIFT 0
  1189. #define OMAP4430_WKUPDEP_DMTIMER11_MPU_MASK BITFIELD(0, 0)
  1190. /* Used by PM_L4PER_DMTIMER2_WKDEP */
  1191. #define OMAP4430_WKUPDEP_DMTIMER2_MPU_SHIFT 0
  1192. #define OMAP4430_WKUPDEP_DMTIMER2_MPU_MASK BITFIELD(0, 0)
  1193. /* Used by PM_L4PER_DMTIMER3_WKDEP */
  1194. #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_SHIFT 1
  1195. #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_MASK BITFIELD(1, 1)
  1196. /* Used by PM_L4PER_DMTIMER3_WKDEP */
  1197. #define OMAP4430_WKUPDEP_DMTIMER3_MPU_SHIFT 0
  1198. #define OMAP4430_WKUPDEP_DMTIMER3_MPU_MASK BITFIELD(0, 0)
  1199. /* Used by PM_L4PER_DMTIMER4_WKDEP */
  1200. #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_SHIFT 1
  1201. #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_MASK BITFIELD(1, 1)
  1202. /* Used by PM_L4PER_DMTIMER4_WKDEP */
  1203. #define OMAP4430_WKUPDEP_DMTIMER4_MPU_SHIFT 0
  1204. #define OMAP4430_WKUPDEP_DMTIMER4_MPU_MASK BITFIELD(0, 0)
  1205. /* Used by PM_L4PER_DMTIMER9_WKDEP */
  1206. #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_SHIFT 1
  1207. #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_MASK BITFIELD(1, 1)
  1208. /* Used by PM_L4PER_DMTIMER9_WKDEP */
  1209. #define OMAP4430_WKUPDEP_DMTIMER9_MPU_SHIFT 0
  1210. #define OMAP4430_WKUPDEP_DMTIMER9_MPU_MASK BITFIELD(0, 0)
  1211. /* Used by PM_DSS_DSS_WKDEP */
  1212. #define OMAP4430_WKUPDEP_DSI1_DUCATI_SHIFT 5
  1213. #define OMAP4430_WKUPDEP_DSI1_DUCATI_MASK BITFIELD(5, 5)
  1214. /* Used by PM_DSS_DSS_WKDEP */
  1215. #define OMAP4430_WKUPDEP_DSI1_MPU_SHIFT 4
  1216. #define OMAP4430_WKUPDEP_DSI1_MPU_MASK BITFIELD(4, 4)
  1217. /* Used by PM_DSS_DSS_WKDEP */
  1218. #define OMAP4430_WKUPDEP_DSI1_SDMA_SHIFT 7
  1219. #define OMAP4430_WKUPDEP_DSI1_SDMA_MASK BITFIELD(7, 7)
  1220. /* Used by PM_DSS_DSS_WKDEP */
  1221. #define OMAP4430_WKUPDEP_DSI1_TESLA_SHIFT 6
  1222. #define OMAP4430_WKUPDEP_DSI1_TESLA_MASK BITFIELD(6, 6)
  1223. /* Used by PM_DSS_DSS_WKDEP */
  1224. #define OMAP4430_WKUPDEP_DSI2_DUCATI_SHIFT 9
  1225. #define OMAP4430_WKUPDEP_DSI2_DUCATI_MASK BITFIELD(9, 9)
  1226. /* Used by PM_DSS_DSS_WKDEP */
  1227. #define OMAP4430_WKUPDEP_DSI2_MPU_SHIFT 8
  1228. #define OMAP4430_WKUPDEP_DSI2_MPU_MASK BITFIELD(8, 8)
  1229. /* Used by PM_DSS_DSS_WKDEP */
  1230. #define OMAP4430_WKUPDEP_DSI2_SDMA_SHIFT 11
  1231. #define OMAP4430_WKUPDEP_DSI2_SDMA_MASK BITFIELD(11, 11)
  1232. /* Used by PM_DSS_DSS_WKDEP */
  1233. #define OMAP4430_WKUPDEP_DSI2_TESLA_SHIFT 10
  1234. #define OMAP4430_WKUPDEP_DSI2_TESLA_MASK BITFIELD(10, 10)
  1235. /* Used by PM_WKUP_GPIO1_WKDEP */
  1236. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_SHIFT 1
  1237. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_MASK BITFIELD(1, 1)
  1238. /* Used by PM_WKUP_GPIO1_WKDEP */
  1239. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_SHIFT 0
  1240. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_MASK BITFIELD(0, 0)
  1241. /* Used by PM_WKUP_GPIO1_WKDEP */
  1242. #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_SHIFT 6
  1243. #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_MASK BITFIELD(6, 6)
  1244. /* Used by PM_L4PER_GPIO2_WKDEP */
  1245. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_SHIFT 1
  1246. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_MASK BITFIELD(1, 1)
  1247. /* Used by PM_L4PER_GPIO2_WKDEP */
  1248. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_SHIFT 0
  1249. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_MASK BITFIELD(0, 0)
  1250. /* Used by PM_L4PER_GPIO2_WKDEP */
  1251. #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_SHIFT 6
  1252. #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_MASK BITFIELD(6, 6)
  1253. /* Used by PM_L4PER_GPIO3_WKDEP */
  1254. #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_SHIFT 0
  1255. #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_MASK BITFIELD(0, 0)
  1256. /* Used by PM_L4PER_GPIO3_WKDEP */
  1257. #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_SHIFT 6
  1258. #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_MASK BITFIELD(6, 6)
  1259. /* Used by PM_L4PER_GPIO4_WKDEP */
  1260. #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_SHIFT 0
  1261. #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_MASK BITFIELD(0, 0)
  1262. /* Used by PM_L4PER_GPIO4_WKDEP */
  1263. #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_SHIFT 6
  1264. #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_MASK BITFIELD(6, 6)
  1265. /* Used by PM_L4PER_GPIO5_WKDEP */
  1266. #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_SHIFT 0
  1267. #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_MASK BITFIELD(0, 0)
  1268. /* Used by PM_L4PER_GPIO5_WKDEP */
  1269. #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_SHIFT 6
  1270. #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_MASK BITFIELD(6, 6)
  1271. /* Used by PM_L4PER_GPIO6_WKDEP */
  1272. #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_SHIFT 0
  1273. #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_MASK BITFIELD(0, 0)
  1274. /* Used by PM_L4PER_GPIO6_WKDEP */
  1275. #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_SHIFT 6
  1276. #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_MASK BITFIELD(6, 6)
  1277. /* Used by PM_DSS_DSS_WKDEP */
  1278. #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_SHIFT 19
  1279. #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_MASK BITFIELD(19, 19)
  1280. /* Used by PM_DSS_DSS_WKDEP */
  1281. #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_SHIFT 13
  1282. #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_MASK BITFIELD(13, 13)
  1283. /* Used by PM_DSS_DSS_WKDEP */
  1284. #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_SHIFT 12
  1285. #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_MASK BITFIELD(12, 12)
  1286. /* Used by PM_DSS_DSS_WKDEP */
  1287. #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_SHIFT 14
  1288. #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_MASK BITFIELD(14, 14)
  1289. /* Used by PM_L4PER_HECC1_WKDEP */
  1290. #define OMAP4430_WKUPDEP_HECC1_MPU_SHIFT 0
  1291. #define OMAP4430_WKUPDEP_HECC1_MPU_MASK BITFIELD(0, 0)
  1292. /* Used by PM_L4PER_HECC2_WKDEP */
  1293. #define OMAP4430_WKUPDEP_HECC2_MPU_SHIFT 0
  1294. #define OMAP4430_WKUPDEP_HECC2_MPU_MASK BITFIELD(0, 0)
  1295. /* Used by PM_L3INIT_HSI_WKDEP */
  1296. #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_SHIFT 6
  1297. #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_MASK BITFIELD(6, 6)
  1298. /* Used by PM_L3INIT_HSI_WKDEP */
  1299. #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_SHIFT 1
  1300. #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_MASK BITFIELD(1, 1)
  1301. /* Used by PM_L3INIT_HSI_WKDEP */
  1302. #define OMAP4430_WKUPDEP_HSI_MCU_MPU_SHIFT 0
  1303. #define OMAP4430_WKUPDEP_HSI_MCU_MPU_MASK BITFIELD(0, 0)
  1304. /* Used by PM_L4PER_I2C1_WKDEP */
  1305. #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_SHIFT 7
  1306. #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_MASK BITFIELD(7, 7)
  1307. /* Used by PM_L4PER_I2C1_WKDEP */
  1308. #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_SHIFT 1
  1309. #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_MASK BITFIELD(1, 1)
  1310. /* Used by PM_L4PER_I2C1_WKDEP */
  1311. #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_SHIFT 0
  1312. #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_MASK BITFIELD(0, 0)
  1313. /* Used by PM_L4PER_I2C2_WKDEP */
  1314. #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_SHIFT 7
  1315. #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_MASK BITFIELD(7, 7)
  1316. /* Used by PM_L4PER_I2C2_WKDEP */
  1317. #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_SHIFT 1
  1318. #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_MASK BITFIELD(1, 1)
  1319. /* Used by PM_L4PER_I2C2_WKDEP */
  1320. #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_SHIFT 0
  1321. #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_MASK BITFIELD(0, 0)
  1322. /* Used by PM_L4PER_I2C3_WKDEP */
  1323. #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_SHIFT 7
  1324. #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_MASK BITFIELD(7, 7)
  1325. /* Used by PM_L4PER_I2C3_WKDEP */
  1326. #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_SHIFT 1
  1327. #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_MASK BITFIELD(1, 1)
  1328. /* Used by PM_L4PER_I2C3_WKDEP */
  1329. #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_SHIFT 0
  1330. #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_MASK BITFIELD(0, 0)
  1331. /* Used by PM_L4PER_I2C4_WKDEP */
  1332. #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_SHIFT 7
  1333. #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_MASK BITFIELD(7, 7)
  1334. /* Used by PM_L4PER_I2C4_WKDEP */
  1335. #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_SHIFT 1
  1336. #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_MASK BITFIELD(1, 1)
  1337. /* Used by PM_L4PER_I2C4_WKDEP */
  1338. #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_SHIFT 0
  1339. #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_MASK BITFIELD(0, 0)
  1340. /* Used by PM_L4PER_I2C5_WKDEP */
  1341. #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_SHIFT 7
  1342. #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_MASK BITFIELD(7, 7)
  1343. /* Used by PM_L4PER_I2C5_WKDEP */
  1344. #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_SHIFT 0
  1345. #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_MASK BITFIELD(0, 0)
  1346. /* Used by PM_WKUP_KEYBOARD_WKDEP */
  1347. #define OMAP4430_WKUPDEP_KEYBOARD_MPU_SHIFT 0
  1348. #define OMAP4430_WKUPDEP_KEYBOARD_MPU_MASK BITFIELD(0, 0)
  1349. /* Used by PM_ABE_MCASP_WKDEP */
  1350. #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_SHIFT 7
  1351. #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_MASK BITFIELD(7, 7)
  1352. /* Used by PM_ABE_MCASP_WKDEP */
  1353. #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_SHIFT 6
  1354. #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_MASK BITFIELD(6, 6)
  1355. /* Used by PM_ABE_MCASP_WKDEP */
  1356. #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_SHIFT 0
  1357. #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_MASK BITFIELD(0, 0)
  1358. /* Used by PM_ABE_MCASP_WKDEP */
  1359. #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_SHIFT 2
  1360. #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_MASK BITFIELD(2, 2)
  1361. /* Used by PM_L4PER_MCASP2_WKDEP */
  1362. #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_SHIFT 7
  1363. #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_MASK BITFIELD(7, 7)
  1364. /* Used by PM_L4PER_MCASP2_WKDEP */
  1365. #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_SHIFT 6
  1366. #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_MASK BITFIELD(6, 6)
  1367. /* Used by PM_L4PER_MCASP2_WKDEP */
  1368. #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_SHIFT 0
  1369. #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_MASK BITFIELD(0, 0)
  1370. /* Used by PM_L4PER_MCASP2_WKDEP */
  1371. #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_SHIFT 2
  1372. #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_MASK BITFIELD(2, 2)
  1373. /* Used by PM_L4PER_MCASP3_WKDEP */
  1374. #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_SHIFT 7
  1375. #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_MASK BITFIELD(7, 7)
  1376. /* Used by PM_L4PER_MCASP3_WKDEP */
  1377. #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_SHIFT 6
  1378. #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_MASK BITFIELD(6, 6)
  1379. /* Used by PM_L4PER_MCASP3_WKDEP */
  1380. #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_SHIFT 0
  1381. #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_MASK BITFIELD(0, 0)
  1382. /* Used by PM_L4PER_MCASP3_WKDEP */
  1383. #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_SHIFT 2
  1384. #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_MASK BITFIELD(2, 2)
  1385. /* Used by PM_ABE_MCBSP1_WKDEP */
  1386. #define OMAP4430_WKUPDEP_MCBSP1_MPU_SHIFT 0
  1387. #define OMAP4430_WKUPDEP_MCBSP1_MPU_MASK BITFIELD(0, 0)
  1388. /* Used by PM_ABE_MCBSP1_WKDEP */
  1389. #define OMAP4430_WKUPDEP_MCBSP1_SDMA_SHIFT 3
  1390. #define OMAP4430_WKUPDEP_MCBSP1_SDMA_MASK BITFIELD(3, 3)
  1391. /* Used by PM_ABE_MCBSP1_WKDEP */
  1392. #define OMAP4430_WKUPDEP_MCBSP1_TESLA_SHIFT 2
  1393. #define OMAP4430_WKUPDEP_MCBSP1_TESLA_MASK BITFIELD(2, 2)
  1394. /* Used by PM_ABE_MCBSP2_WKDEP */
  1395. #define OMAP4430_WKUPDEP_MCBSP2_MPU_SHIFT 0
  1396. #define OMAP4430_WKUPDEP_MCBSP2_MPU_MASK BITFIELD(0, 0)
  1397. /* Used by PM_ABE_MCBSP2_WKDEP */
  1398. #define OMAP4430_WKUPDEP_MCBSP2_SDMA_SHIFT 3
  1399. #define OMAP4430_WKUPDEP_MCBSP2_SDMA_MASK BITFIELD(3, 3)
  1400. /* Used by PM_ABE_MCBSP2_WKDEP */
  1401. #define OMAP4430_WKUPDEP_MCBSP2_TESLA_SHIFT 2
  1402. #define OMAP4430_WKUPDEP_MCBSP2_TESLA_MASK BITFIELD(2, 2)
  1403. /* Used by PM_ABE_MCBSP3_WKDEP */
  1404. #define OMAP4430_WKUPDEP_MCBSP3_MPU_SHIFT 0
  1405. #define OMAP4430_WKUPDEP_MCBSP3_MPU_MASK BITFIELD(0, 0)
  1406. /* Used by PM_ABE_MCBSP3_WKDEP */
  1407. #define OMAP4430_WKUPDEP_MCBSP3_SDMA_SHIFT 3
  1408. #define OMAP4430_WKUPDEP_MCBSP3_SDMA_MASK BITFIELD(3, 3)
  1409. /* Used by PM_ABE_MCBSP3_WKDEP */
  1410. #define OMAP4430_WKUPDEP_MCBSP3_TESLA_SHIFT 2
  1411. #define OMAP4430_WKUPDEP_MCBSP3_TESLA_MASK BITFIELD(2, 2)
  1412. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1413. #define OMAP4430_WKUPDEP_MCBSP4_MPU_SHIFT 0
  1414. #define OMAP4430_WKUPDEP_MCBSP4_MPU_MASK BITFIELD(0, 0)
  1415. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1416. #define OMAP4430_WKUPDEP_MCBSP4_SDMA_SHIFT 3
  1417. #define OMAP4430_WKUPDEP_MCBSP4_SDMA_MASK BITFIELD(3, 3)
  1418. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1419. #define OMAP4430_WKUPDEP_MCBSP4_TESLA_SHIFT 2
  1420. #define OMAP4430_WKUPDEP_MCBSP4_TESLA_MASK BITFIELD(2, 2)
  1421. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1422. #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_SHIFT 1
  1423. #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_MASK BITFIELD(1, 1)
  1424. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1425. #define OMAP4430_WKUPDEP_MCSPI1_MPU_SHIFT 0
  1426. #define OMAP4430_WKUPDEP_MCSPI1_MPU_MASK BITFIELD(0, 0)
  1427. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1428. #define OMAP4430_WKUPDEP_MCSPI1_SDMA_SHIFT 3
  1429. #define OMAP4430_WKUPDEP_MCSPI1_SDMA_MASK BITFIELD(3, 3)
  1430. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1431. #define OMAP4430_WKUPDEP_MCSPI1_TESLA_SHIFT 2
  1432. #define OMAP4430_WKUPDEP_MCSPI1_TESLA_MASK BITFIELD(2, 2)
  1433. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1434. #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_SHIFT 1
  1435. #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_MASK BITFIELD(1, 1)
  1436. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1437. #define OMAP4430_WKUPDEP_MCSPI2_MPU_SHIFT 0
  1438. #define OMAP4430_WKUPDEP_MCSPI2_MPU_MASK BITFIELD(0, 0)
  1439. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1440. #define OMAP4430_WKUPDEP_MCSPI2_SDMA_SHIFT 3
  1441. #define OMAP4430_WKUPDEP_MCSPI2_SDMA_MASK BITFIELD(3, 3)
  1442. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1443. #define OMAP4430_WKUPDEP_MCSPI3_MPU_SHIFT 0
  1444. #define OMAP4430_WKUPDEP_MCSPI3_MPU_MASK BITFIELD(0, 0)
  1445. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1446. #define OMAP4430_WKUPDEP_MCSPI3_SDMA_SHIFT 3
  1447. #define OMAP4430_WKUPDEP_MCSPI3_SDMA_MASK BITFIELD(3, 3)
  1448. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1449. #define OMAP4430_WKUPDEP_MCSPI4_MPU_SHIFT 0
  1450. #define OMAP4430_WKUPDEP_MCSPI4_MPU_MASK BITFIELD(0, 0)
  1451. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1452. #define OMAP4430_WKUPDEP_MCSPI4_SDMA_SHIFT 3
  1453. #define OMAP4430_WKUPDEP_MCSPI4_SDMA_MASK BITFIELD(3, 3)
  1454. /* Used by PM_L3INIT_MMC1_WKDEP */
  1455. #define OMAP4430_WKUPDEP_MMC1_DUCATI_SHIFT 1
  1456. #define OMAP4430_WKUPDEP_MMC1_DUCATI_MASK BITFIELD(1, 1)
  1457. /* Used by PM_L3INIT_MMC1_WKDEP */
  1458. #define OMAP4430_WKUPDEP_MMC1_MPU_SHIFT 0
  1459. #define OMAP4430_WKUPDEP_MMC1_MPU_MASK BITFIELD(0, 0)
  1460. /* Used by PM_L3INIT_MMC1_WKDEP */
  1461. #define OMAP4430_WKUPDEP_MMC1_SDMA_SHIFT 3
  1462. #define OMAP4430_WKUPDEP_MMC1_SDMA_MASK BITFIELD(3, 3)
  1463. /* Used by PM_L3INIT_MMC1_WKDEP */
  1464. #define OMAP4430_WKUPDEP_MMC1_TESLA_SHIFT 2
  1465. #define OMAP4430_WKUPDEP_MMC1_TESLA_MASK BITFIELD(2, 2)
  1466. /* Used by PM_L3INIT_MMC2_WKDEP */
  1467. #define OMAP4430_WKUPDEP_MMC2_DUCATI_SHIFT 1
  1468. #define OMAP4430_WKUPDEP_MMC2_DUCATI_MASK BITFIELD(1, 1)
  1469. /* Used by PM_L3INIT_MMC2_WKDEP */
  1470. #define OMAP4430_WKUPDEP_MMC2_MPU_SHIFT 0
  1471. #define OMAP4430_WKUPDEP_MMC2_MPU_MASK BITFIELD(0, 0)
  1472. /* Used by PM_L3INIT_MMC2_WKDEP */
  1473. #define OMAP4430_WKUPDEP_MMC2_SDMA_SHIFT 3
  1474. #define OMAP4430_WKUPDEP_MMC2_SDMA_MASK BITFIELD(3, 3)
  1475. /* Used by PM_L3INIT_MMC2_WKDEP */
  1476. #define OMAP4430_WKUPDEP_MMC2_TESLA_SHIFT 2
  1477. #define OMAP4430_WKUPDEP_MMC2_TESLA_MASK BITFIELD(2, 2)
  1478. /* Used by PM_L3INIT_MMC6_WKDEP */
  1479. #define OMAP4430_WKUPDEP_MMC6_DUCATI_SHIFT 1
  1480. #define OMAP4430_WKUPDEP_MMC6_DUCATI_MASK BITFIELD(1, 1)
  1481. /* Used by PM_L3INIT_MMC6_WKDEP */
  1482. #define OMAP4430_WKUPDEP_MMC6_MPU_SHIFT 0
  1483. #define OMAP4430_WKUPDEP_MMC6_MPU_MASK BITFIELD(0, 0)
  1484. /* Used by PM_L3INIT_MMC6_WKDEP */
  1485. #define OMAP4430_WKUPDEP_MMC6_TESLA_SHIFT 2
  1486. #define OMAP4430_WKUPDEP_MMC6_TESLA_MASK BITFIELD(2, 2)
  1487. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1488. #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_SHIFT 1
  1489. #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_MASK BITFIELD(1, 1)
  1490. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1491. #define OMAP4430_WKUPDEP_MMCSD3_MPU_SHIFT 0
  1492. #define OMAP4430_WKUPDEP_MMCSD3_MPU_MASK BITFIELD(0, 0)
  1493. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1494. #define OMAP4430_WKUPDEP_MMCSD3_SDMA_SHIFT 3
  1495. #define OMAP4430_WKUPDEP_MMCSD3_SDMA_MASK BITFIELD(3, 3)
  1496. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1497. #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_SHIFT 1
  1498. #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_MASK BITFIELD(1, 1)
  1499. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1500. #define OMAP4430_WKUPDEP_MMCSD4_MPU_SHIFT 0
  1501. #define OMAP4430_WKUPDEP_MMCSD4_MPU_MASK BITFIELD(0, 0)
  1502. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1503. #define OMAP4430_WKUPDEP_MMCSD4_SDMA_SHIFT 3
  1504. #define OMAP4430_WKUPDEP_MMCSD4_SDMA_MASK BITFIELD(3, 3)
  1505. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1506. #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_SHIFT 1
  1507. #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_MASK BITFIELD(1, 1)
  1508. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1509. #define OMAP4430_WKUPDEP_MMCSD5_MPU_SHIFT 0
  1510. #define OMAP4430_WKUPDEP_MMCSD5_MPU_MASK BITFIELD(0, 0)
  1511. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1512. #define OMAP4430_WKUPDEP_MMCSD5_SDMA_SHIFT 3
  1513. #define OMAP4430_WKUPDEP_MMCSD5_SDMA_MASK BITFIELD(3, 3)
  1514. /* Used by PM_L3INIT_PCIESS_WKDEP */
  1515. #define OMAP4430_WKUPDEP_PCIESS_MPU_SHIFT 0
  1516. #define OMAP4430_WKUPDEP_PCIESS_MPU_MASK BITFIELD(0, 0)
  1517. /* Used by PM_L3INIT_PCIESS_WKDEP */
  1518. #define OMAP4430_WKUPDEP_PCIESS_TESLA_SHIFT 2
  1519. #define OMAP4430_WKUPDEP_PCIESS_TESLA_MASK BITFIELD(2, 2)
  1520. /* Used by PM_ABE_PDM_WKDEP */
  1521. #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_SHIFT 7
  1522. #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_MASK BITFIELD(7, 7)
  1523. /* Used by PM_ABE_PDM_WKDEP */
  1524. #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_SHIFT 6
  1525. #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_MASK BITFIELD(6, 6)
  1526. /* Used by PM_ABE_PDM_WKDEP */
  1527. #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_SHIFT 0
  1528. #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_MASK BITFIELD(0, 0)
  1529. /* Used by PM_ABE_PDM_WKDEP */
  1530. #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_SHIFT 2
  1531. #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_MASK BITFIELD(2, 2)
  1532. /* Used by PM_WKUP_RTC_WKDEP */
  1533. #define OMAP4430_WKUPDEP_RTC_MPU_SHIFT 0
  1534. #define OMAP4430_WKUPDEP_RTC_MPU_MASK BITFIELD(0, 0)
  1535. /* Used by PM_L3INIT_SATA_WKDEP */
  1536. #define OMAP4430_WKUPDEP_SATA_MPU_SHIFT 0
  1537. #define OMAP4430_WKUPDEP_SATA_MPU_MASK BITFIELD(0, 0)
  1538. /* Used by PM_L3INIT_SATA_WKDEP */
  1539. #define OMAP4430_WKUPDEP_SATA_TESLA_SHIFT 2
  1540. #define OMAP4430_WKUPDEP_SATA_TESLA_MASK BITFIELD(2, 2)
  1541. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1542. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_SHIFT 7
  1543. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_MASK BITFIELD(7, 7)
  1544. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1545. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_SHIFT 6
  1546. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_MASK BITFIELD(6, 6)
  1547. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1548. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_SHIFT 0
  1549. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_MASK BITFIELD(0, 0)
  1550. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1551. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_SHIFT 2
  1552. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_MASK BITFIELD(2, 2)
  1553. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1554. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_SHIFT 7
  1555. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_MASK BITFIELD(7, 7)
  1556. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1557. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_SHIFT 6
  1558. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_MASK BITFIELD(6, 6)
  1559. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1560. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_SHIFT 0
  1561. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_MASK BITFIELD(0, 0)
  1562. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1563. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_SHIFT 2
  1564. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_MASK BITFIELD(2, 2)
  1565. /* Used by PM_ALWON_SR_CORE_WKDEP */
  1566. #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_SHIFT 1
  1567. #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_MASK BITFIELD(1, 1)
  1568. /* Used by PM_ALWON_SR_CORE_WKDEP */
  1569. #define OMAP4430_WKUPDEP_SR_CORE_MPU_SHIFT 0
  1570. #define OMAP4430_WKUPDEP_SR_CORE_MPU_MASK BITFIELD(0, 0)
  1571. /* Used by PM_ALWON_SR_IVA_WKDEP */
  1572. #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_SHIFT 1
  1573. #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_MASK BITFIELD(1, 1)
  1574. /* Used by PM_ALWON_SR_IVA_WKDEP */
  1575. #define OMAP4430_WKUPDEP_SR_IVA_MPU_SHIFT 0
  1576. #define OMAP4430_WKUPDEP_SR_IVA_MPU_MASK BITFIELD(0, 0)
  1577. /* Used by PM_ALWON_SR_MPU_WKDEP */
  1578. #define OMAP4430_WKUPDEP_SR_MPU_MPU_SHIFT 0
  1579. #define OMAP4430_WKUPDEP_SR_MPU_MPU_MASK BITFIELD(0, 0)
  1580. /* Used by PM_WKUP_TIMER12_WKDEP */
  1581. #define OMAP4430_WKUPDEP_TIMER12_MPU_SHIFT 0
  1582. #define OMAP4430_WKUPDEP_TIMER12_MPU_MASK BITFIELD(0, 0)
  1583. /* Used by PM_WKUP_TIMER1_WKDEP */
  1584. #define OMAP4430_WKUPDEP_TIMER1_MPU_SHIFT 0
  1585. #define OMAP4430_WKUPDEP_TIMER1_MPU_MASK BITFIELD(0, 0)
  1586. /* Used by PM_ABE_TIMER5_WKDEP */
  1587. #define OMAP4430_WKUPDEP_TIMER5_MPU_SHIFT 0
  1588. #define OMAP4430_WKUPDEP_TIMER5_MPU_MASK BITFIELD(0, 0)
  1589. /* Used by PM_ABE_TIMER5_WKDEP */
  1590. #define OMAP4430_WKUPDEP_TIMER5_TESLA_SHIFT 2
  1591. #define OMAP4430_WKUPDEP_TIMER5_TESLA_MASK BITFIELD(2, 2)
  1592. /* Used by PM_ABE_TIMER6_WKDEP */
  1593. #define OMAP4430_WKUPDEP_TIMER6_MPU_SHIFT 0
  1594. #define OMAP4430_WKUPDEP_TIMER6_MPU_MASK BITFIELD(0, 0)
  1595. /* Used by PM_ABE_TIMER6_WKDEP */
  1596. #define OMAP4430_WKUPDEP_TIMER6_TESLA_SHIFT 2
  1597. #define OMAP4430_WKUPDEP_TIMER6_TESLA_MASK BITFIELD(2, 2)
  1598. /* Used by PM_ABE_TIMER7_WKDEP */
  1599. #define OMAP4430_WKUPDEP_TIMER7_MPU_SHIFT 0
  1600. #define OMAP4430_WKUPDEP_TIMER7_MPU_MASK BITFIELD(0, 0)
  1601. /* Used by PM_ABE_TIMER7_WKDEP */
  1602. #define OMAP4430_WKUPDEP_TIMER7_TESLA_SHIFT 2
  1603. #define OMAP4430_WKUPDEP_TIMER7_TESLA_MASK BITFIELD(2, 2)
  1604. /* Used by PM_ABE_TIMER8_WKDEP */
  1605. #define OMAP4430_WKUPDEP_TIMER8_MPU_SHIFT 0
  1606. #define OMAP4430_WKUPDEP_TIMER8_MPU_MASK BITFIELD(0, 0)
  1607. /* Used by PM_ABE_TIMER8_WKDEP */
  1608. #define OMAP4430_WKUPDEP_TIMER8_TESLA_SHIFT 2
  1609. #define OMAP4430_WKUPDEP_TIMER8_TESLA_MASK BITFIELD(2, 2)
  1610. /* Used by PM_L4PER_UART1_WKDEP */
  1611. #define OMAP4430_WKUPDEP_UART1_MPU_SHIFT 0
  1612. #define OMAP4430_WKUPDEP_UART1_MPU_MASK BITFIELD(0, 0)
  1613. /* Used by PM_L4PER_UART1_WKDEP */
  1614. #define OMAP4430_WKUPDEP_UART1_SDMA_SHIFT 3
  1615. #define OMAP4430_WKUPDEP_UART1_SDMA_MASK BITFIELD(3, 3)
  1616. /* Used by PM_L4PER_UART2_WKDEP */
  1617. #define OMAP4430_WKUPDEP_UART2_MPU_SHIFT 0
  1618. #define OMAP4430_WKUPDEP_UART2_MPU_MASK BITFIELD(0, 0)
  1619. /* Used by PM_L4PER_UART2_WKDEP */
  1620. #define OMAP4430_WKUPDEP_UART2_SDMA_SHIFT 3
  1621. #define OMAP4430_WKUPDEP_UART2_SDMA_MASK BITFIELD(3, 3)
  1622. /* Used by PM_L4PER_UART3_WKDEP */
  1623. #define OMAP4430_WKUPDEP_UART3_DUCATI_SHIFT 1
  1624. #define OMAP4430_WKUPDEP_UART3_DUCATI_MASK BITFIELD(1, 1)
  1625. /* Used by PM_L4PER_UART3_WKDEP */
  1626. #define OMAP4430_WKUPDEP_UART3_MPU_SHIFT 0
  1627. #define OMAP4430_WKUPDEP_UART3_MPU_MASK BITFIELD(0, 0)
  1628. /* Used by PM_L4PER_UART3_WKDEP */
  1629. #define OMAP4430_WKUPDEP_UART3_SDMA_SHIFT 3
  1630. #define OMAP4430_WKUPDEP_UART3_SDMA_MASK BITFIELD(3, 3)
  1631. /* Used by PM_L4PER_UART3_WKDEP */
  1632. #define OMAP4430_WKUPDEP_UART3_TESLA_SHIFT 2
  1633. #define OMAP4430_WKUPDEP_UART3_TESLA_MASK BITFIELD(2, 2)
  1634. /* Used by PM_L4PER_UART4_WKDEP */
  1635. #define OMAP4430_WKUPDEP_UART4_MPU_SHIFT 0
  1636. #define OMAP4430_WKUPDEP_UART4_MPU_MASK BITFIELD(0, 0)
  1637. /* Used by PM_L4PER_UART4_WKDEP */
  1638. #define OMAP4430_WKUPDEP_UART4_SDMA_SHIFT 3
  1639. #define OMAP4430_WKUPDEP_UART4_SDMA_MASK BITFIELD(3, 3)
  1640. /* Used by PM_L3INIT_UNIPRO1_WKDEP */
  1641. #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_SHIFT 1
  1642. #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_MASK BITFIELD(1, 1)
  1643. /* Used by PM_L3INIT_UNIPRO1_WKDEP */
  1644. #define OMAP4430_WKUPDEP_UNIPRO1_MPU_SHIFT 0
  1645. #define OMAP4430_WKUPDEP_UNIPRO1_MPU_MASK BITFIELD(0, 0)
  1646. /* Used by PM_L3INIT_USB_HOST_WKDEP */
  1647. #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_SHIFT 1
  1648. #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_MASK BITFIELD(1, 1)
  1649. /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
  1650. #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_SHIFT 1
  1651. #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_MASK BITFIELD(1, 1)
  1652. /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
  1653. #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_SHIFT 0
  1654. #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_MASK BITFIELD(0, 0)
  1655. /* Used by PM_L3INIT_USB_HOST_WKDEP */
  1656. #define OMAP4430_WKUPDEP_USB_HOST_MPU_SHIFT 0
  1657. #define OMAP4430_WKUPDEP_USB_HOST_MPU_MASK BITFIELD(0, 0)
  1658. /* Used by PM_L3INIT_USB_OTG_WKDEP */
  1659. #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_SHIFT 1
  1660. #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_MASK BITFIELD(1, 1)
  1661. /* Used by PM_L3INIT_USB_OTG_WKDEP */
  1662. #define OMAP4430_WKUPDEP_USB_OTG_MPU_SHIFT 0
  1663. #define OMAP4430_WKUPDEP_USB_OTG_MPU_MASK BITFIELD(0, 0)
  1664. /* Used by PM_L3INIT_USB_TLL_WKDEP */
  1665. #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_SHIFT 1
  1666. #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_MASK BITFIELD(1, 1)
  1667. /* Used by PM_L3INIT_USB_TLL_WKDEP */
  1668. #define OMAP4430_WKUPDEP_USB_TLL_MPU_SHIFT 0
  1669. #define OMAP4430_WKUPDEP_USB_TLL_MPU_MASK BITFIELD(0, 0)
  1670. /* Used by PM_WKUP_USIM_WKDEP */
  1671. #define OMAP4430_WKUPDEP_USIM_MPU_SHIFT 0
  1672. #define OMAP4430_WKUPDEP_USIM_MPU_MASK BITFIELD(0, 0)
  1673. /* Used by PM_WKUP_USIM_WKDEP */
  1674. #define OMAP4430_WKUPDEP_USIM_SDMA_SHIFT 3
  1675. #define OMAP4430_WKUPDEP_USIM_SDMA_MASK BITFIELD(3, 3)
  1676. /* Used by PM_WKUP_WDT2_WKDEP */
  1677. #define OMAP4430_WKUPDEP_WDT2_DUCATI_SHIFT 1
  1678. #define OMAP4430_WKUPDEP_WDT2_DUCATI_MASK BITFIELD(1, 1)
  1679. /* Used by PM_WKUP_WDT2_WKDEP */
  1680. #define OMAP4430_WKUPDEP_WDT2_MPU_SHIFT 0
  1681. #define OMAP4430_WKUPDEP_WDT2_MPU_MASK BITFIELD(0, 0)
  1682. /* Used by PM_ABE_WDT3_WKDEP */
  1683. #define OMAP4430_WKUPDEP_WDT3_MPU_SHIFT 0
  1684. #define OMAP4430_WKUPDEP_WDT3_MPU_MASK BITFIELD(0, 0)
  1685. /* Used by PM_L3INIT_HSI_WKDEP */
  1686. #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_SHIFT 8
  1687. #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_MASK BITFIELD(8, 8)
  1688. /* Used by PM_L3INIT_XHPI_WKDEP */
  1689. #define OMAP4430_WKUPDEP_XHPI_DUCATI_SHIFT 1
  1690. #define OMAP4430_WKUPDEP_XHPI_DUCATI_MASK BITFIELD(1, 1)
  1691. /* Used by PRM_IO_PMCTRL */
  1692. #define OMAP4430_WUCLK_CTRL_SHIFT 8
  1693. #define OMAP4430_WUCLK_CTRL_MASK BITFIELD(8, 8)
  1694. /* Used by PRM_IO_PMCTRL */
  1695. #define OMAP4430_WUCLK_STATUS_SHIFT 9
  1696. #define OMAP4430_WUCLK_STATUS_MASK BITFIELD(9, 9)
  1697. #endif