123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205 |
- /*
- * OMAP44xx Power Management register bits
- *
- * Copyright (C) 2009 Texas Instruments, Inc.
- * Copyright (C) 2009 Nokia Corporation
- *
- * Paul Walmsley (paul@pwsan.com)
- * Rajendra Nayak (rnayak@ti.com)
- * Benoit Cousson (b-cousson@ti.com)
- *
- * This file is automatically generated from the OMAP hardware databases.
- * We respectfully ask that any modifications to this file be coordinated
- * with the public linux-omap@vger.kernel.org mailing list and the
- * authors above to ensure that the autogeneration scripts are kept
- * up-to-date with the file contents.
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
- #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
- #include "prm.h"
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT 1
- #define OMAP4430_ABBOFF_ACT_EXPORT_MASK BITFIELD(1, 1)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT 2
- #define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK BITFIELD(2, 2)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_ABB_IVA_DONE_EN_SHIFT 31
- #define OMAP4430_ABB_IVA_DONE_EN_MASK BITFIELD(31, 31)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_ABB_IVA_DONE_ST_SHIFT 31
- #define OMAP4430_ABB_IVA_DONE_ST_MASK BITFIELD(31, 31)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_ABB_MPU_DONE_EN_SHIFT 7
- #define OMAP4430_ABB_MPU_DONE_EN_MASK BITFIELD(7, 7)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_ABB_MPU_DONE_ST_SHIFT 7
- #define OMAP4430_ABB_MPU_DONE_ST_MASK BITFIELD(7, 7)
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
- #define OMAP4430_ACTIVE_FBB_SEL_SHIFT 2
- #define OMAP4430_ACTIVE_FBB_SEL_MASK BITFIELD(2, 2)
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
- #define OMAP4430_ACTIVE_RBB_SEL_SHIFT 1
- #define OMAP4430_ACTIVE_RBB_SEL_MASK BITFIELD(1, 1)
- /* Used by PM_ABE_PWRSTCTRL */
- #define OMAP4430_AESSMEM_ONSTATE_SHIFT 16
- #define OMAP4430_AESSMEM_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_ABE_PWRSTCTRL */
- #define OMAP4430_AESSMEM_RETSTATE_SHIFT 8
- #define OMAP4430_AESSMEM_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_ABE_PWRSTST */
- #define OMAP4430_AESSMEM_STATEST_SHIFT 4
- #define OMAP4430_AESSMEM_STATEST_MASK BITFIELD(4, 5)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_AIPOFF_SHIFT 8
- #define OMAP4430_AIPOFF_MASK BITFIELD(8, 8)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT 0
- #define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK BITFIELD(0, 1)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT 4
- #define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK BITFIELD(4, 5)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT 2
- #define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK BITFIELD(2, 3)
- /* Used by PM_CAM_PWRSTCTRL */
- #define OMAP4430_CAM_MEM_ONSTATE_SHIFT 16
- #define OMAP4430_CAM_MEM_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_CAM_PWRSTST */
- #define OMAP4430_CAM_MEM_STATEST_SHIFT 4
- #define OMAP4430_CAM_MEM_STATEST_MASK BITFIELD(4, 5)
- /* Used by PRM_CLKREQCTRL */
- #define OMAP4430_CLKREQ_COND_SHIFT 0
- #define OMAP4430_CLKREQ_COND_MASK BITFIELD(0, 2)
- /* Used by PRM_VC_VAL_SMPS_RA_CMD */
- #define OMAP4430_CMDRA_VDD_CORE_L_SHIFT 0
- #define OMAP4430_CMDRA_VDD_CORE_L_MASK BITFIELD(0, 7)
- /* Used by PRM_VC_VAL_SMPS_RA_CMD */
- #define OMAP4430_CMDRA_VDD_IVA_L_SHIFT 8
- #define OMAP4430_CMDRA_VDD_IVA_L_MASK BITFIELD(8, 15)
- /* Used by PRM_VC_VAL_SMPS_RA_CMD */
- #define OMAP4430_CMDRA_VDD_MPU_L_SHIFT 16
- #define OMAP4430_CMDRA_VDD_MPU_L_MASK BITFIELD(16, 23)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_CMD_VDD_CORE_L_SHIFT 4
- #define OMAP4430_CMD_VDD_CORE_L_MASK BITFIELD(4, 4)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_CMD_VDD_IVA_L_SHIFT 12
- #define OMAP4430_CMD_VDD_IVA_L_MASK BITFIELD(12, 12)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_CMD_VDD_MPU_L_SHIFT 17
- #define OMAP4430_CMD_VDD_MPU_L_MASK BITFIELD(17, 17)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT 18
- #define OMAP4430_CORE_OCMRAM_ONSTATE_MASK BITFIELD(18, 19)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT 9
- #define OMAP4430_CORE_OCMRAM_RETSTATE_MASK BITFIELD(9, 9)
- /* Used by PM_CORE_PWRSTST */
- #define OMAP4430_CORE_OCMRAM_STATEST_SHIFT 6
- #define OMAP4430_CORE_OCMRAM_STATEST_MASK BITFIELD(6, 7)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT 16
- #define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT 8
- #define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_CORE_PWRSTST */
- #define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT 4
- #define OMAP4430_CORE_OTHER_BANK_STATEST_MASK BITFIELD(4, 5)
- /* Used by PRM_VC_VAL_BYPASS */
- #define OMAP4430_DATA_SHIFT 16
- #define OMAP4430_DATA_MASK BITFIELD(16, 23)
- /* Used by PRM_DEVICE_OFF_CTRL */
- #define OMAP4430_DEVICE_OFF_ENABLE_SHIFT 0
- #define OMAP4430_DEVICE_OFF_ENABLE_MASK BITFIELD(0, 0)
- /* Used by PRM_VC_CFG_I2C_MODE */
- #define OMAP4430_DFILTEREN_SHIFT 6
- #define OMAP4430_DFILTEREN_MASK BITFIELD(6, 6)
- /* Used by PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
- #define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT 4
- #define OMAP4430_DPLL_ABE_RECAL_EN_MASK BITFIELD(4, 4)
- /* Used by PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
- #define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT 4
- #define OMAP4430_DPLL_ABE_RECAL_ST_MASK BITFIELD(4, 4)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT 0
- #define OMAP4430_DPLL_CORE_RECAL_EN_MASK BITFIELD(0, 0)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT 0
- #define OMAP4430_DPLL_CORE_RECAL_ST_MASK BITFIELD(0, 0)
- /* Used by PRM_IRQENABLE_MPU */
- #define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT 6
- #define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK BITFIELD(6, 6)
- /* Used by PRM_IRQSTATUS_MPU */
- #define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT 6
- #define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK BITFIELD(6, 6)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
- #define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT 2
- #define OMAP4430_DPLL_IVA_RECAL_EN_MASK BITFIELD(2, 2)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
- #define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT 2
- #define OMAP4430_DPLL_IVA_RECAL_ST_MASK BITFIELD(2, 2)
- /* Used by PRM_IRQENABLE_MPU */
- #define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT 1
- #define OMAP4430_DPLL_MPU_RECAL_EN_MASK BITFIELD(1, 1)
- /* Used by PRM_IRQSTATUS_MPU */
- #define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT 1
- #define OMAP4430_DPLL_MPU_RECAL_ST_MASK BITFIELD(1, 1)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_DPLL_PER_RECAL_EN_SHIFT 3
- #define OMAP4430_DPLL_PER_RECAL_EN_MASK BITFIELD(3, 3)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_DPLL_PER_RECAL_ST_SHIFT 3
- #define OMAP4430_DPLL_PER_RECAL_ST_MASK BITFIELD(3, 3)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT 7
- #define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK BITFIELD(7, 7)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT 7
- #define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK BITFIELD(7, 7)
- /* Used by PRM_IRQENABLE_MPU */
- #define OMAP4430_DPLL_USB_RECAL_EN_SHIFT 5
- #define OMAP4430_DPLL_USB_RECAL_EN_MASK BITFIELD(5, 5)
- /* Used by PRM_IRQSTATUS_MPU */
- #define OMAP4430_DPLL_USB_RECAL_ST_SHIFT 5
- #define OMAP4430_DPLL_USB_RECAL_ST_MASK BITFIELD(5, 5)
- /* Used by PM_DSS_PWRSTCTRL */
- #define OMAP4430_DSS_MEM_ONSTATE_SHIFT 16
- #define OMAP4430_DSS_MEM_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_DSS_PWRSTCTRL */
- #define OMAP4430_DSS_MEM_RETSTATE_SHIFT 8
- #define OMAP4430_DSS_MEM_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_DSS_PWRSTST */
- #define OMAP4430_DSS_MEM_STATEST_SHIFT 4
- #define OMAP4430_DSS_MEM_STATEST_MASK BITFIELD(4, 5)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT 20
- #define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK BITFIELD(20, 21)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT 10
- #define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK BITFIELD(10, 10)
- /* Used by PM_CORE_PWRSTST */
- #define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT 8
- #define OMAP4430_DUCATI_L2RAM_STATEST_MASK BITFIELD(8, 9)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT 22
- #define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK BITFIELD(22, 23)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT 11
- #define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK BITFIELD(11, 11)
- /* Used by PM_CORE_PWRSTST */
- #define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT 10
- #define OMAP4430_DUCATI_UNICACHE_STATEST_MASK BITFIELD(10, 11)
- /* Used by RM_MPU_RSTST */
- #define OMAP4430_EMULATION_RST_SHIFT 0
- #define OMAP4430_EMULATION_RST_MASK BITFIELD(0, 0)
- /* Used by RM_DUCATI_RSTST */
- #define OMAP4430_EMULATION_RST1ST_SHIFT 3
- #define OMAP4430_EMULATION_RST1ST_MASK BITFIELD(3, 3)
- /* Used by RM_DUCATI_RSTST */
- #define OMAP4430_EMULATION_RST2ST_SHIFT 4
- #define OMAP4430_EMULATION_RST2ST_MASK BITFIELD(4, 4)
- /* Used by RM_IVAHD_RSTST */
- #define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT 3
- #define OMAP4430_EMULATION_SEQ1_RST1ST_MASK BITFIELD(3, 3)
- /* Used by RM_IVAHD_RSTST */
- #define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT 4
- #define OMAP4430_EMULATION_SEQ2_RST2ST_MASK BITFIELD(4, 4)
- /* Used by PM_EMU_PWRSTCTRL */
- #define OMAP4430_EMU_BANK_ONSTATE_SHIFT 16
- #define OMAP4430_EMU_BANK_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_EMU_PWRSTST */
- #define OMAP4430_EMU_BANK_STATEST_SHIFT 4
- #define OMAP4430_EMU_BANK_STATEST_MASK BITFIELD(4, 5)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP
- */
- #define OMAP4430_ENABLE_RTA_EXPORT_SHIFT 0
- #define OMAP4430_ENABLE_RTA_EXPORT_MASK BITFIELD(0, 0)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_ENFUNC1_SHIFT 3
- #define OMAP4430_ENFUNC1_MASK BITFIELD(3, 3)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_ENFUNC3_SHIFT 5
- #define OMAP4430_ENFUNC3_MASK BITFIELD(5, 5)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_ENFUNC4_SHIFT 6
- #define OMAP4430_ENFUNC4_MASK BITFIELD(6, 6)
- /*
- * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
- * PRM_LDO_SRAM_MPU_SETUP
- */
- #define OMAP4430_ENFUNC5_SHIFT 7
- #define OMAP4430_ENFUNC5_MASK BITFIELD(7, 7)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_ERRORGAIN_SHIFT 16
- #define OMAP4430_ERRORGAIN_MASK BITFIELD(16, 23)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_ERROROFFSET_SHIFT 24
- #define OMAP4430_ERROROFFSET_MASK BITFIELD(24, 31)
- /* Used by PRM_RSTST */
- #define OMAP4430_EXTERNAL_WARM_RST_SHIFT 5
- #define OMAP4430_EXTERNAL_WARM_RST_MASK BITFIELD(5, 5)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_FORCEUPDATE_SHIFT 1
- #define OMAP4430_FORCEUPDATE_MASK BITFIELD(1, 1)
- /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
- #define OMAP4430_FORCEUPDATEWAIT_SHIFT 8
- #define OMAP4430_FORCEUPDATEWAIT_MASK BITFIELD(8, 31)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */
- #define OMAP4430_FORCEWKUP_EN_SHIFT 10
- #define OMAP4430_FORCEWKUP_EN_MASK BITFIELD(10, 10)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */
- #define OMAP4430_FORCEWKUP_ST_SHIFT 10
- #define OMAP4430_FORCEWKUP_ST_MASK BITFIELD(10, 10)
- /* Used by PM_GFX_PWRSTCTRL */
- #define OMAP4430_GFX_MEM_ONSTATE_SHIFT 16
- #define OMAP4430_GFX_MEM_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_GFX_PWRSTST */
- #define OMAP4430_GFX_MEM_STATEST_SHIFT 4
- #define OMAP4430_GFX_MEM_STATEST_MASK BITFIELD(4, 5)
- /* Used by PRM_RSTST */
- #define OMAP4430_GLOBAL_COLD_RST_SHIFT 0
- #define OMAP4430_GLOBAL_COLD_RST_MASK BITFIELD(0, 0)
- /* Used by PRM_RSTST */
- #define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT 1
- #define OMAP4430_GLOBAL_WARM_SW_RST_MASK BITFIELD(1, 1)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_GLOBAL_WUEN_SHIFT 16
- #define OMAP4430_GLOBAL_WUEN_MASK BITFIELD(16, 16)
- /* Used by PRM_VC_CFG_I2C_MODE */
- #define OMAP4430_HSMCODE_SHIFT 0
- #define OMAP4430_HSMCODE_MASK BITFIELD(0, 2)
- /* Used by PRM_VC_CFG_I2C_MODE */
- #define OMAP4430_HSMODEEN_SHIFT 3
- #define OMAP4430_HSMODEEN_MASK BITFIELD(3, 3)
- /* Used by PRM_VC_CFG_I2C_CLK */
- #define OMAP4430_HSSCLH_SHIFT 16
- #define OMAP4430_HSSCLH_MASK BITFIELD(16, 23)
- /* Used by PRM_VC_CFG_I2C_CLK */
- #define OMAP4430_HSSCLL_SHIFT 24
- #define OMAP4430_HSSCLL_MASK BITFIELD(24, 31)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_HWA_MEM_ONSTATE_SHIFT 16
- #define OMAP4430_HWA_MEM_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_HWA_MEM_RETSTATE_SHIFT 8
- #define OMAP4430_HWA_MEM_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_IVAHD_PWRSTST */
- #define OMAP4430_HWA_MEM_STATEST_SHIFT 4
- #define OMAP4430_HWA_MEM_STATEST_MASK BITFIELD(4, 5)
- /* Used by RM_MPU_RSTST */
- #define OMAP4430_ICECRUSHER_MPU_RST_SHIFT 1
- #define OMAP4430_ICECRUSHER_MPU_RST_MASK BITFIELD(1, 1)
- /* Used by RM_DUCATI_RSTST */
- #define OMAP4430_ICECRUSHER_RST1ST_SHIFT 5
- #define OMAP4430_ICECRUSHER_RST1ST_MASK BITFIELD(5, 5)
- /* Used by RM_DUCATI_RSTST */
- #define OMAP4430_ICECRUSHER_RST2ST_SHIFT 6
- #define OMAP4430_ICECRUSHER_RST2ST_MASK BITFIELD(6, 6)
- /* Used by RM_IVAHD_RSTST */
- #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_SHIFT 5
- #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_MASK BITFIELD(5, 5)
- /* Used by RM_IVAHD_RSTST */
- #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_SHIFT 6
- #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_MASK BITFIELD(6, 6)
- /* Used by PRM_RSTST */
- #define OMAP4430_ICEPICK_RST_SHIFT 9
- #define OMAP4430_ICEPICK_RST_MASK BITFIELD(9, 9)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_INITVDD_SHIFT 2
- #define OMAP4430_INITVDD_MASK BITFIELD(2, 2)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_INITVOLTAGE_SHIFT 8
- #define OMAP4430_INITVOLTAGE_MASK BITFIELD(8, 15)
- /*
- * Used by PM_EMU_PWRSTST, PM_CORE_PWRSTST, PM_CAM_PWRSTST, PM_L3INIT_PWRSTST,
- * PM_ABE_PWRSTST, PM_GFX_PWRSTST, PM_MPU_PWRSTST, PM_CEFUSE_PWRSTST,
- * PM_DSS_PWRSTST, PM_L4PER_PWRSTST, PM_TESLA_PWRSTST, PM_IVAHD_PWRSTST
- */
- #define OMAP4430_INTRANSITION_SHIFT 20
- #define OMAP4430_INTRANSITION_MASK BITFIELD(20, 20)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_IO_EN_SHIFT 9
- #define OMAP4430_IO_EN_MASK BITFIELD(9, 9)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_IO_ON_STATUS_SHIFT 5
- #define OMAP4430_IO_ON_STATUS_MASK BITFIELD(5, 5)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_IO_ST_SHIFT 9
- #define OMAP4430_IO_ST_MASK BITFIELD(9, 9)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_ISOCLK_OVERRIDE_SHIFT 0
- #define OMAP4430_ISOCLK_OVERRIDE_MASK BITFIELD(0, 0)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_ISOCLK_STATUS_SHIFT 1
- #define OMAP4430_ISOCLK_STATUS_MASK BITFIELD(1, 1)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_ISOOVR_EXTEND_SHIFT 4
- #define OMAP4430_ISOOVR_EXTEND_MASK BITFIELD(4, 4)
- /* Used by PRM_IO_COUNT */
- #define OMAP4430_ISO_2_ON_TIME_SHIFT 0
- #define OMAP4430_ISO_2_ON_TIME_MASK BITFIELD(0, 7)
- /* Used by PM_L3INIT_PWRSTCTRL */
- #define OMAP4430_L3INIT_BANK1_ONSTATE_SHIFT 16
- #define OMAP4430_L3INIT_BANK1_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_L3INIT_PWRSTCTRL */
- #define OMAP4430_L3INIT_BANK1_RETSTATE_SHIFT 8
- #define OMAP4430_L3INIT_BANK1_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_L3INIT_PWRSTST */
- #define OMAP4430_L3INIT_BANK1_STATEST_SHIFT 4
- #define OMAP4430_L3INIT_BANK1_STATEST_MASK BITFIELD(4, 5)
- /*
- * Used by PM_CORE_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_ABE_PWRSTCTRL,
- * PM_MPU_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_TESLA_PWRSTCTRL,
- * PM_IVAHD_PWRSTCTRL
- */
- #define OMAP4430_LOGICRETSTATE_SHIFT 2
- #define OMAP4430_LOGICRETSTATE_MASK BITFIELD(2, 2)
- /*
- * Used by PM_EMU_PWRSTST, PM_CORE_PWRSTST, PM_CAM_PWRSTST, PM_L3INIT_PWRSTST,
- * PM_ABE_PWRSTST, PM_GFX_PWRSTST, PM_MPU_PWRSTST, PM_CEFUSE_PWRSTST,
- * PM_DSS_PWRSTST, PM_L4PER_PWRSTST, PM_TESLA_PWRSTST, PM_IVAHD_PWRSTST
- */
- #define OMAP4430_LOGICSTATEST_SHIFT 2
- #define OMAP4430_LOGICSTATEST_MASK BITFIELD(2, 2)
- /*
- * Used by RM_WKUP_GPIO1_CONTEXT, RM_WKUP_KEYBOARD_CONTEXT,
- * RM_WKUP_L4WKUP_CONTEXT, RM_WKUP_RTC_CONTEXT, RM_WKUP_SARRAM_CONTEXT,
- * RM_WKUP_SYNCTIMER_CONTEXT, RM_WKUP_TIMER12_CONTEXT, RM_WKUP_TIMER1_CONTEXT,
- * RM_WKUP_USIM_CONTEXT, RM_WKUP_WDT1_CONTEXT, RM_WKUP_WDT2_CONTEXT,
- * RM_EMU_DEBUGSS_CONTEXT, RM_D2D_SAD2D_CONTEXT, RM_D2D_SAD2D_FW_CONTEXT,
- * RM_DUCATI_DUCATI_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
- * RM_L3INSTR_L3_INSTR_CONTEXT, RM_L3INSTR_OCP_WP1_CONTEXT,
- * RM_L3_1_L3_1_CONTEXT, RM_L3_2_L3_2_CONTEXT, RM_L3_2_OCMC_RAM_CONTEXT,
- * RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_SAR_ROM_CONTEXT, RM_MEMIF_DLL_CONTEXT,
- * RM_MEMIF_DLL_H_CONTEXT, RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_FW_CONTEXT,
- * RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT, RM_L3INIT_CCPTX_CONTEXT,
- * RM_L3INIT_EMAC_CONTEXT, RM_L3INIT_P1500_CONTEXT, RM_L3INIT_PCIESS_CONTEXT,
- * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
- * RM_L3INIT_USBPHYOCP2SCP_CONTEXT, RM_L3INIT_XHPI_CONTEXT,
- * RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT,
- * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT,
- * RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT, RM_ABE_TIMER5_CONTEXT,
- * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT,
- * RM_ABE_WDT3_CONTEXT, RM_GFX_GFX_CONTEXT, RM_MPU_MPU_CONTEXT,
- * RM_CEFUSE_CEFUSE_CONTEXT, RM_ALWON_MDMINTC_CONTEXT,
- * RM_ALWON_SR_CORE_CONTEXT, RM_ALWON_SR_IVA_CONTEXT, RM_ALWON_SR_MPU_CONTEXT,
- * RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT, RM_L4PER_ADC_CONTEXT,
- * RM_L4PER_DMTIMER10_CONTEXT, RM_L4PER_DMTIMER11_CONTEXT,
- * RM_L4PER_DMTIMER2_CONTEXT, RM_L4PER_DMTIMER3_CONTEXT,
- * RM_L4PER_DMTIMER4_CONTEXT, RM_L4PER_DMTIMER9_CONTEXT, RM_L4PER_ELM_CONTEXT,
- * RM_L4PER_HDQ1W_CONTEXT, RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
- * RM_L4PER_I2C2_CONTEXT, RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT,
- * RM_L4PER_I2C5_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCASP2_CONTEXT,
- * RM_L4PER_MCASP3_CONTEXT, RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MCSPI1_CONTEXT,
- * RM_L4PER_MCSPI2_CONTEXT, RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT,
- * RM_L4PER_MGATE_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
- * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_MSPROHG_CONTEXT,
- * RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT,
- * RM_TESLA_TESLA_CONTEXT, RM_IVAHD_IVAHD_CONTEXT, RM_IVAHD_SL2_CONTEXT
- */
- #define OMAP4430_LOSTCONTEXT_DFF_SHIFT 0
- #define OMAP4430_LOSTCONTEXT_DFF_MASK BITFIELD(0, 0)
- /*
- * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_D2D_SAD2D_CONTEXT,
- * RM_D2D_SAD2D_FW_CONTEXT, RM_DUCATI_DUCATI_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
- * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_GPMC_CONTEXT,
- * RM_L3_2_L3_2_CONTEXT, RM_L4CFG_HW_SEM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT,
- * RM_L4CFG_MAILBOX_CONTEXT, RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT,
- * RM_MEMIF_EMIF_2_CONTEXT, RM_MEMIF_EMIF_FW_CONTEXT, RM_MEMIF_EMIF_H1_CONTEXT,
- * RM_MEMIF_EMIF_H2_CONTEXT, RM_SDMA_SDMA_CONTEXT, RM_L3INIT_HSI_CONTEXT,
- * RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT, RM_L3INIT_MMC6_CONTEXT,
- * RM_L3INIT_USB_HOST_CONTEXT, RM_L3INIT_USB_HOST_FS_CONTEXT,
- * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_USB_TLL_CONTEXT, RM_DSS_DSS_CONTEXT,
- * RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT, RM_L4PER_GPIO4_CONTEXT,
- * RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT, RM_L4PER_I2C1_CONTEXT,
- * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT, RM_L4PER_UART2_CONTEXT,
- * RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT, RM_L4SEC_AES1_CONTEXT,
- * RM_L4SEC_AES2_CONTEXT, RM_L4SEC_CRYPTODMA_CONTEXT, RM_L4SEC_DES3DES_CONTEXT,
- * RM_L4SEC_RNG_CONTEXT, RM_L4SEC_SHA2MD51_CONTEXT, RM_TESLA_TESLA_CONTEXT
- */
- #define OMAP4430_LOSTCONTEXT_RFF_SHIFT 1
- #define OMAP4430_LOSTCONTEXT_RFF_MASK BITFIELD(1, 1)
- /* Used by RM_ABE_AESS_CONTEXT */
- #define OMAP4430_LOSTMEM_AESSMEM_SHIFT 8
- #define OMAP4430_LOSTMEM_AESSMEM_MASK BITFIELD(8, 8)
- /* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */
- #define OMAP4430_LOSTMEM_CAM_MEM_SHIFT 8
- #define OMAP4430_LOSTMEM_CAM_MEM_MASK BITFIELD(8, 8)
- /* Used by RM_L3INSTR_OCP_WP1_CONTEXT */
- #define OMAP4430_LOSTMEM_CORE_NRET_BANK_SHIFT 8
- #define OMAP4430_LOSTMEM_CORE_NRET_BANK_MASK BITFIELD(8, 8)
- /* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_MEMIF_DMM_CONTEXT */
- #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_SHIFT 9
- #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_MASK BITFIELD(9, 9)
- /* Used by RM_L3_2_OCMC_RAM_CONTEXT */
- #define OMAP4430_LOSTMEM_CORE_OCMRAM_SHIFT 8
- #define OMAP4430_LOSTMEM_CORE_OCMRAM_MASK BITFIELD(8, 8)
- /*
- * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_MEMIF_DMM_CONTEXT,
- * RM_SDMA_SDMA_CONTEXT
- */
- #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_SHIFT 8
- #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_MASK BITFIELD(8, 8)
- /* Used by RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT */
- #define OMAP4430_LOSTMEM_DSS_MEM_SHIFT 8
- #define OMAP4430_LOSTMEM_DSS_MEM_MASK BITFIELD(8, 8)
- /* Used by RM_DUCATI_DUCATI_CONTEXT */
- #define OMAP4430_LOSTMEM_DUCATI_L2RAM_SHIFT 9
- #define OMAP4430_LOSTMEM_DUCATI_L2RAM_MASK BITFIELD(9, 9)
- /* Used by RM_DUCATI_DUCATI_CONTEXT */
- #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_SHIFT 8
- #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_MASK BITFIELD(8, 8)
- /* Used by RM_EMU_DEBUGSS_CONTEXT */
- #define OMAP4430_LOSTMEM_EMU_BANK_SHIFT 8
- #define OMAP4430_LOSTMEM_EMU_BANK_MASK BITFIELD(8, 8)
- /* Used by RM_GFX_GFX_CONTEXT */
- #define OMAP4430_LOSTMEM_GFX_MEM_SHIFT 8
- #define OMAP4430_LOSTMEM_GFX_MEM_MASK BITFIELD(8, 8)
- /* Used by RM_IVAHD_IVAHD_CONTEXT */
- #define OMAP4430_LOSTMEM_HWA_MEM_SHIFT 10
- #define OMAP4430_LOSTMEM_HWA_MEM_MASK BITFIELD(10, 10)
- /*
- * Used by RM_L3INIT_CCPTX_CONTEXT, RM_L3INIT_EMAC_CONTEXT,
- * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
- * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, RM_L3INIT_SATA_CONTEXT,
- * RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
- * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_XHPI_CONTEXT
- */
- #define OMAP4430_LOSTMEM_L3INIT_BANK1_SHIFT 8
- #define OMAP4430_LOSTMEM_L3INIT_BANK1_MASK BITFIELD(8, 8)
- /* Used by RM_MPU_MPU_CONTEXT */
- #define OMAP4430_LOSTMEM_MPU_L1_SHIFT 8
- #define OMAP4430_LOSTMEM_MPU_L1_MASK BITFIELD(8, 8)
- /* Used by RM_MPU_MPU_CONTEXT */
- #define OMAP4430_LOSTMEM_MPU_L2_SHIFT 9
- #define OMAP4430_LOSTMEM_MPU_L2_MASK BITFIELD(9, 9)
- /* Used by RM_MPU_MPU_CONTEXT */
- #define OMAP4430_LOSTMEM_MPU_RAM_SHIFT 10
- #define OMAP4430_LOSTMEM_MPU_RAM_MASK BITFIELD(10, 10)
- /*
- * Used by RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
- * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
- * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT
- */
- #define OMAP4430_LOSTMEM_NONRETAINED_BANK_SHIFT 8
- #define OMAP4430_LOSTMEM_NONRETAINED_BANK_MASK BITFIELD(8, 8)
- /*
- * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT,
- * RM_ABE_MCBSP3_CONTEXT, RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT
- */
- #define OMAP4430_LOSTMEM_PERIHPMEM_SHIFT 8
- #define OMAP4430_LOSTMEM_PERIHPMEM_MASK BITFIELD(8, 8)
- /*
- * Used by RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_UART1_CONTEXT,
- * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
- * RM_L4SEC_CRYPTODMA_CONTEXT
- */
- #define OMAP4430_LOSTMEM_RETAINED_BANK_SHIFT 8
- #define OMAP4430_LOSTMEM_RETAINED_BANK_MASK BITFIELD(8, 8)
- /* Used by RM_IVAHD_SL2_CONTEXT */
- #define OMAP4430_LOSTMEM_SL2_MEM_SHIFT 8
- #define OMAP4430_LOSTMEM_SL2_MEM_MASK BITFIELD(8, 8)
- /* Used by RM_IVAHD_IVAHD_CONTEXT */
- #define OMAP4430_LOSTMEM_TCM1_MEM_SHIFT 8
- #define OMAP4430_LOSTMEM_TCM1_MEM_MASK BITFIELD(8, 8)
- /* Used by RM_IVAHD_IVAHD_CONTEXT */
- #define OMAP4430_LOSTMEM_TCM2_MEM_SHIFT 9
- #define OMAP4430_LOSTMEM_TCM2_MEM_MASK BITFIELD(9, 9)
- /* Used by RM_TESLA_TESLA_CONTEXT */
- #define OMAP4430_LOSTMEM_TESLA_EDMA_SHIFT 10
- #define OMAP4430_LOSTMEM_TESLA_EDMA_MASK BITFIELD(10, 10)
- /* Used by RM_TESLA_TESLA_CONTEXT */
- #define OMAP4430_LOSTMEM_TESLA_L1_SHIFT 8
- #define OMAP4430_LOSTMEM_TESLA_L1_MASK BITFIELD(8, 8)
- /* Used by RM_TESLA_TESLA_CONTEXT */
- #define OMAP4430_LOSTMEM_TESLA_L2_SHIFT 9
- #define OMAP4430_LOSTMEM_TESLA_L2_MASK BITFIELD(9, 9)
- /* Used by RM_WKUP_SARRAM_CONTEXT */
- #define OMAP4430_LOSTMEM_WKUP_BANK_SHIFT 8
- #define OMAP4430_LOSTMEM_WKUP_BANK_MASK BITFIELD(8, 8)
- /*
- * Used by PM_CORE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_L3INIT_PWRSTCTRL,
- * PM_ABE_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
- * PM_DSS_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_TESLA_PWRSTCTRL, PM_IVAHD_PWRSTCTRL
- */
- #define OMAP4430_LOWPOWERSTATECHANGE_SHIFT 4
- #define OMAP4430_LOWPOWERSTATECHANGE_MASK BITFIELD(4, 4)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_MEMORYCHANGE_SHIFT 3
- #define OMAP4430_MEMORYCHANGE_MASK BITFIELD(3, 3)
- /* Used by PRM_MODEM_IF_CTRL */
- #define OMAP4430_MODEM_READY_SHIFT 1
- #define OMAP4430_MODEM_READY_MASK BITFIELD(1, 1)
- /* Used by PRM_MODEM_IF_CTRL */
- #define OMAP4430_MODEM_SHUTDOWN_IRQ_SHIFT 9
- #define OMAP4430_MODEM_SHUTDOWN_IRQ_MASK BITFIELD(9, 9)
- /* Used by PRM_MODEM_IF_CTRL */
- #define OMAP4430_MODEM_SLEEP_ST_SHIFT 16
- #define OMAP4430_MODEM_SLEEP_ST_MASK BITFIELD(16, 16)
- /* Used by PRM_MODEM_IF_CTRL */
- #define OMAP4430_MODEM_WAKE_IRQ_SHIFT 8
- #define OMAP4430_MODEM_WAKE_IRQ_MASK BITFIELD(8, 8)
- /* Used by PM_MPU_PWRSTCTRL */
- #define OMAP4430_MPU_L1_ONSTATE_SHIFT 16
- #define OMAP4430_MPU_L1_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_MPU_PWRSTCTRL */
- #define OMAP4430_MPU_L1_RETSTATE_SHIFT 8
- #define OMAP4430_MPU_L1_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_MPU_PWRSTST */
- #define OMAP4430_MPU_L1_STATEST_SHIFT 4
- #define OMAP4430_MPU_L1_STATEST_MASK BITFIELD(4, 5)
- /* Used by PM_MPU_PWRSTCTRL */
- #define OMAP4430_MPU_L2_ONSTATE_SHIFT 18
- #define OMAP4430_MPU_L2_ONSTATE_MASK BITFIELD(18, 19)
- /* Used by PM_MPU_PWRSTCTRL */
- #define OMAP4430_MPU_L2_RETSTATE_SHIFT 9
- #define OMAP4430_MPU_L2_RETSTATE_MASK BITFIELD(9, 9)
- /* Used by PM_MPU_PWRSTST */
- #define OMAP4430_MPU_L2_STATEST_SHIFT 6
- #define OMAP4430_MPU_L2_STATEST_MASK BITFIELD(6, 7)
- /* Used by PM_MPU_PWRSTCTRL */
- #define OMAP4430_MPU_RAM_ONSTATE_SHIFT 20
- #define OMAP4430_MPU_RAM_ONSTATE_MASK BITFIELD(20, 21)
- /* Used by PM_MPU_PWRSTCTRL */
- #define OMAP4430_MPU_RAM_RETSTATE_SHIFT 10
- #define OMAP4430_MPU_RAM_RETSTATE_MASK BITFIELD(10, 10)
- /* Used by PM_MPU_PWRSTST */
- #define OMAP4430_MPU_RAM_STATEST_SHIFT 8
- #define OMAP4430_MPU_RAM_STATEST_MASK BITFIELD(8, 9)
- /* Used by PRM_RSTST */
- #define OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT 2
- #define OMAP4430_MPU_SECURITY_VIOL_RST_MASK BITFIELD(2, 2)
- /* Used by PRM_RSTST */
- #define OMAP4430_MPU_WDT_RST_SHIFT 3
- #define OMAP4430_MPU_WDT_RST_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_PWRSTCTRL */
- #define OMAP4430_NONRETAINED_BANK_ONSTATE_SHIFT 18
- #define OMAP4430_NONRETAINED_BANK_ONSTATE_MASK BITFIELD(18, 19)
- /* Used by PM_L4PER_PWRSTCTRL */
- #define OMAP4430_NONRETAINED_BANK_RETSTATE_SHIFT 9
- #define OMAP4430_NONRETAINED_BANK_RETSTATE_MASK BITFIELD(9, 9)
- /* Used by PM_L4PER_PWRSTST */
- #define OMAP4430_NONRETAINED_BANK_STATEST_SHIFT 6
- #define OMAP4430_NONRETAINED_BANK_STATEST_MASK BITFIELD(6, 7)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_OCP_NRET_BANK_ONSTATE_SHIFT 24
- #define OMAP4430_OCP_NRET_BANK_ONSTATE_MASK BITFIELD(24, 25)
- /* Used by PM_CORE_PWRSTCTRL */
- #define OMAP4430_OCP_NRET_BANK_RETSTATE_SHIFT 12
- #define OMAP4430_OCP_NRET_BANK_RETSTATE_MASK BITFIELD(12, 12)
- /* Used by PM_CORE_PWRSTST */
- #define OMAP4430_OCP_NRET_BANK_STATEST_SHIFT 12
- #define OMAP4430_OCP_NRET_BANK_STATEST_MASK BITFIELD(12, 13)
- /*
- * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
- * PRM_VC_VAL_CMD_VDD_MPU_L
- */
- #define OMAP4430_OFF_SHIFT 0
- #define OMAP4430_OFF_MASK BITFIELD(0, 7)
- /* Used by PRM_LDO_BANDGAP_CTRL */
- #define OMAP4430_OFF_ENABLE_SHIFT 0
- #define OMAP4430_OFF_ENABLE_MASK BITFIELD(0, 0)
- /*
- * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
- * PRM_VC_VAL_CMD_VDD_MPU_L
- */
- #define OMAP4430_ON_SHIFT 24
- #define OMAP4430_ON_MASK BITFIELD(24, 31)
- /*
- * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
- * PRM_VC_VAL_CMD_VDD_MPU_L
- */
- #define OMAP4430_ONLP_SHIFT 16
- #define OMAP4430_ONLP_MASK BITFIELD(16, 23)
- /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
- #define OMAP4430_OPP_CHANGE_SHIFT 2
- #define OMAP4430_OPP_CHANGE_MASK BITFIELD(2, 2)
- /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
- #define OMAP4430_OPP_SEL_SHIFT 0
- #define OMAP4430_OPP_SEL_MASK BITFIELD(0, 1)
- /* Used by PRM_SRAM_COUNT */
- #define OMAP4430_PCHARGECNT_VALUE_SHIFT 0
- #define OMAP4430_PCHARGECNT_VALUE_MASK BITFIELD(0, 5)
- /* Used by PRM_PSCON_COUNT */
- #define OMAP4430_PCHARGE_TIME_SHIFT 0
- #define OMAP4430_PCHARGE_TIME_MASK BITFIELD(0, 7)
- /* Used by PM_ABE_PWRSTCTRL */
- #define OMAP4430_PERIPHMEM_ONSTATE_SHIFT 20
- #define OMAP4430_PERIPHMEM_ONSTATE_MASK BITFIELD(20, 21)
- /* Used by PM_ABE_PWRSTCTRL */
- #define OMAP4430_PERIPHMEM_RETSTATE_SHIFT 10
- #define OMAP4430_PERIPHMEM_RETSTATE_MASK BITFIELD(10, 10)
- /* Used by PM_ABE_PWRSTST */
- #define OMAP4430_PERIPHMEM_STATEST_SHIFT 8
- #define OMAP4430_PERIPHMEM_STATEST_MASK BITFIELD(8, 9)
- /* Used by PRM_PHASE1_CNDP */
- #define OMAP4430_PHASE1_CNDP_SHIFT 0
- #define OMAP4430_PHASE1_CNDP_MASK BITFIELD(0, 31)
- /* Used by PRM_PHASE2A_CNDP */
- #define OMAP4430_PHASE2A_CNDP_SHIFT 0
- #define OMAP4430_PHASE2A_CNDP_MASK BITFIELD(0, 31)
- /* Used by PRM_PHASE2B_CNDP */
- #define OMAP4430_PHASE2B_CNDP_SHIFT 0
- #define OMAP4430_PHASE2B_CNDP_MASK BITFIELD(0, 31)
- /* Used by PRM_PSCON_COUNT */
- #define OMAP4430_PONOUT_2_PGOODIN_TIME_SHIFT 8
- #define OMAP4430_PONOUT_2_PGOODIN_TIME_MASK BITFIELD(8, 15)
- /*
- * Used by PM_EMU_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_CAM_PWRSTCTRL,
- * PM_L3INIT_PWRSTCTRL, PM_ABE_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_MPU_PWRSTCTRL,
- * PM_CEFUSE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
- * PM_TESLA_PWRSTCTRL, PM_IVAHD_PWRSTCTRL
- */
- #define OMAP4430_POWERSTATE_SHIFT 0
- #define OMAP4430_POWERSTATE_MASK BITFIELD(0, 1)
- /*
- * Used by PM_EMU_PWRSTST, PM_CORE_PWRSTST, PM_CAM_PWRSTST, PM_L3INIT_PWRSTST,
- * PM_ABE_PWRSTST, PM_GFX_PWRSTST, PM_MPU_PWRSTST, PM_CEFUSE_PWRSTST,
- * PM_DSS_PWRSTST, PM_L4PER_PWRSTST, PM_TESLA_PWRSTST, PM_IVAHD_PWRSTST
- */
- #define OMAP4430_POWERSTATEST_SHIFT 0
- #define OMAP4430_POWERSTATEST_MASK BITFIELD(0, 1)
- /* Used by PRM_PWRREQCTRL */
- #define OMAP4430_PWRREQ_COND_SHIFT 0
- #define OMAP4430_PWRREQ_COND_MASK BITFIELD(0, 1)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RACEN_VDD_CORE_L_SHIFT 3
- #define OMAP4430_RACEN_VDD_CORE_L_MASK BITFIELD(3, 3)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RACEN_VDD_IVA_L_SHIFT 11
- #define OMAP4430_RACEN_VDD_IVA_L_MASK BITFIELD(11, 11)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RACEN_VDD_MPU_L_SHIFT 20
- #define OMAP4430_RACEN_VDD_MPU_L_MASK BITFIELD(20, 20)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RAC_VDD_CORE_L_SHIFT 2
- #define OMAP4430_RAC_VDD_CORE_L_MASK BITFIELD(2, 2)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RAC_VDD_IVA_L_SHIFT 10
- #define OMAP4430_RAC_VDD_IVA_L_MASK BITFIELD(10, 10)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RAC_VDD_MPU_L_SHIFT 19
- #define OMAP4430_RAC_VDD_MPU_L_MASK BITFIELD(19, 19)
- /*
- * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
- * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
- * PRM_VOLTSETUP_MPU_RET_SLEEP
- */
- #define OMAP4430_RAMP_DOWN_COUNT_SHIFT 16
- #define OMAP4430_RAMP_DOWN_COUNT_MASK BITFIELD(16, 21)
- /*
- * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
- * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
- * PRM_VOLTSETUP_MPU_RET_SLEEP
- */
- #define OMAP4430_RAMP_DOWN_PRESCAL_SHIFT 24
- #define OMAP4430_RAMP_DOWN_PRESCAL_MASK BITFIELD(24, 25)
- /*
- * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
- * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
- * PRM_VOLTSETUP_MPU_RET_SLEEP
- */
- #define OMAP4430_RAMP_UP_COUNT_SHIFT 0
- #define OMAP4430_RAMP_UP_COUNT_MASK BITFIELD(0, 5)
- /*
- * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
- * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
- * PRM_VOLTSETUP_MPU_RET_SLEEP
- */
- #define OMAP4430_RAMP_UP_PRESCAL_SHIFT 8
- #define OMAP4430_RAMP_UP_PRESCAL_MASK BITFIELD(8, 9)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RAV_VDD_CORE_L_SHIFT 1
- #define OMAP4430_RAV_VDD_CORE_L_MASK BITFIELD(1, 1)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RAV_VDD_IVA_L_SHIFT 9
- #define OMAP4430_RAV_VDD_IVA_L_MASK BITFIELD(9, 9)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_RAV_VDD_MPU_L_SHIFT 18
- #define OMAP4430_RAV_VDD_MPU_L_MASK BITFIELD(18, 18)
- /* Used by PRM_VC_VAL_BYPASS */
- #define OMAP4430_REGADDR_SHIFT 8
- #define OMAP4430_REGADDR_MASK BITFIELD(8, 15)
- /*
- * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
- * PRM_VC_VAL_CMD_VDD_MPU_L
- */
- #define OMAP4430_RET_SHIFT 8
- #define OMAP4430_RET_MASK BITFIELD(8, 15)
- /* Used by PM_L4PER_PWRSTCTRL */
- #define OMAP4430_RETAINED_BANK_ONSTATE_SHIFT 16
- #define OMAP4430_RETAINED_BANK_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_L4PER_PWRSTCTRL */
- #define OMAP4430_RETAINED_BANK_RETSTATE_SHIFT 8
- #define OMAP4430_RETAINED_BANK_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_L4PER_PWRSTST */
- #define OMAP4430_RETAINED_BANK_STATEST_SHIFT 4
- #define OMAP4430_RETAINED_BANK_STATEST_MASK BITFIELD(4, 5)
- /*
- * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
- * PRM_LDO_SRAM_MPU_CTRL
- */
- #define OMAP4430_RETMODE_ENABLE_SHIFT 0
- #define OMAP4430_RETMODE_ENABLE_MASK BITFIELD(0, 0)
- /* Used by REVISION_PRM */
- #define OMAP4430_REV_SHIFT 0
- #define OMAP4430_REV_MASK BITFIELD(0, 7)
- /* Used by RM_DUCATI_RSTCTRL, RM_TESLA_RSTCTRL, RM_IVAHD_RSTCTRL */
- #define OMAP4430_RST1_SHIFT 0
- #define OMAP4430_RST1_MASK BITFIELD(0, 0)
- /* Used by RM_DUCATI_RSTST, RM_TESLA_RSTST, RM_IVAHD_RSTST */
- #define OMAP4430_RST1ST_SHIFT 0
- #define OMAP4430_RST1ST_MASK BITFIELD(0, 0)
- /* Used by RM_DUCATI_RSTCTRL, RM_TESLA_RSTCTRL, RM_IVAHD_RSTCTRL */
- #define OMAP4430_RST2_SHIFT 1
- #define OMAP4430_RST2_MASK BITFIELD(1, 1)
- /* Used by RM_DUCATI_RSTST, RM_TESLA_RSTST, RM_IVAHD_RSTST */
- #define OMAP4430_RST2ST_SHIFT 1
- #define OMAP4430_RST2ST_MASK BITFIELD(1, 1)
- /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL */
- #define OMAP4430_RST3_SHIFT 2
- #define OMAP4430_RST3_MASK BITFIELD(2, 2)
- /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST */
- #define OMAP4430_RST3ST_SHIFT 2
- #define OMAP4430_RST3ST_MASK BITFIELD(2, 2)
- /* Used by PRM_RSTTIME */
- #define OMAP4430_RSTTIME1_SHIFT 0
- #define OMAP4430_RSTTIME1_MASK BITFIELD(0, 9)
- /* Used by PRM_RSTTIME */
- #define OMAP4430_RSTTIME2_SHIFT 10
- #define OMAP4430_RSTTIME2_MASK BITFIELD(10, 14)
- /* Used by PRM_RSTCTRL */
- #define OMAP4430_RST_GLOBAL_COLD_SW_SHIFT 1
- #define OMAP4430_RST_GLOBAL_COLD_SW_MASK BITFIELD(1, 1)
- /* Used by PRM_RSTCTRL */
- #define OMAP4430_RST_GLOBAL_WARM_SW_SHIFT 0
- #define OMAP4430_RST_GLOBAL_WARM_SW_MASK BITFIELD(0, 0)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_SA_VDD_CORE_L_SHIFT 0
- #define OMAP4430_SA_VDD_CORE_L_MASK BITFIELD(0, 0)
- /* Renamed from SA_VDD_CORE_L Used by PRM_VC_SMPS_SA */
- #define OMAP4430_SA_VDD_CORE_L_0_6_SHIFT 0
- #define OMAP4430_SA_VDD_CORE_L_0_6_MASK BITFIELD(0, 6)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_SA_VDD_IVA_L_SHIFT 8
- #define OMAP4430_SA_VDD_IVA_L_MASK BITFIELD(8, 8)
- /* Renamed from SA_VDD_IVA_L Used by PRM_VC_SMPS_SA */
- #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_SHIFT 8
- #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_MASK BITFIELD(8, 14)
- /* Used by PRM_VC_CFG_CHANNEL */
- #define OMAP4430_SA_VDD_MPU_L_SHIFT 16
- #define OMAP4430_SA_VDD_MPU_L_MASK BITFIELD(16, 16)
- /* Renamed from SA_VDD_MPU_L Used by PRM_VC_SMPS_SA */
- #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_SHIFT 16
- #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_MASK BITFIELD(16, 22)
- /* Used by PRM_VC_CFG_I2C_CLK */
- #define OMAP4430_SCLH_SHIFT 0
- #define OMAP4430_SCLH_MASK BITFIELD(0, 7)
- /* Used by PRM_VC_CFG_I2C_CLK */
- #define OMAP4430_SCLL_SHIFT 8
- #define OMAP4430_SCLL_MASK BITFIELD(8, 15)
- /* Used by PRM_RSTST */
- #define OMAP4430_SECURE_WDT_RST_SHIFT 4
- #define OMAP4430_SECURE_WDT_RST_MASK BITFIELD(4, 4)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_SL2_MEM_ONSTATE_SHIFT 18
- #define OMAP4430_SL2_MEM_ONSTATE_MASK BITFIELD(18, 19)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_SL2_MEM_RETSTATE_SHIFT 9
- #define OMAP4430_SL2_MEM_RETSTATE_MASK BITFIELD(9, 9)
- /* Used by PM_IVAHD_PWRSTST */
- #define OMAP4430_SL2_MEM_STATEST_SHIFT 6
- #define OMAP4430_SL2_MEM_STATEST_MASK BITFIELD(6, 7)
- /* Used by PRM_VC_VAL_BYPASS */
- #define OMAP4430_SLAVEADDR_SHIFT 0
- #define OMAP4430_SLAVEADDR_MASK BITFIELD(0, 6)
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
- #define OMAP4430_SLEEP_RBB_SEL_SHIFT 3
- #define OMAP4430_SLEEP_RBB_SEL_MASK BITFIELD(3, 3)
- /* Used by PRM_SRAM_COUNT */
- #define OMAP4430_SLPCNT_VALUE_SHIFT 16
- #define OMAP4430_SLPCNT_VALUE_MASK BITFIELD(16, 23)
- /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
- #define OMAP4430_SMPSWAITTIMEMAX_SHIFT 8
- #define OMAP4430_SMPSWAITTIMEMAX_MASK BITFIELD(8, 23)
- /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
- #define OMAP4430_SMPSWAITTIMEMIN_SHIFT 8
- #define OMAP4430_SMPSWAITTIMEMIN_MASK BITFIELD(8, 23)
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
- #define OMAP4430_SR2EN_SHIFT 0
- #define OMAP4430_SR2EN_MASK BITFIELD(0, 0)
- /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
- #define OMAP4430_SR2_IN_TRANSITION_SHIFT 6
- #define OMAP4430_SR2_IN_TRANSITION_MASK BITFIELD(6, 6)
- /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
- #define OMAP4430_SR2_STATUS_SHIFT 3
- #define OMAP4430_SR2_STATUS_MASK BITFIELD(3, 4)
- /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
- #define OMAP4430_SR2_WTCNT_VALUE_SHIFT 8
- #define OMAP4430_SR2_WTCNT_VALUE_MASK BITFIELD(8, 15)
- /*
- * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
- * PRM_LDO_SRAM_MPU_CTRL
- */
- #define OMAP4430_SRAMLDO_STATUS_SHIFT 8
- #define OMAP4430_SRAMLDO_STATUS_MASK BITFIELD(8, 8)
- /*
- * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
- * PRM_LDO_SRAM_MPU_CTRL
- */
- #define OMAP4430_SRAM_IN_TRANSITION_SHIFT 9
- #define OMAP4430_SRAM_IN_TRANSITION_MASK BITFIELD(9, 9)
- /* Used by PRM_VC_CFG_I2C_MODE */
- #define OMAP4430_SRMODEEN_SHIFT 4
- #define OMAP4430_SRMODEEN_MASK BITFIELD(4, 4)
- /* Used by PRM_VOLTSETUP_WARMRESET */
- #define OMAP4430_STABLE_COUNT_SHIFT 0
- #define OMAP4430_STABLE_COUNT_MASK BITFIELD(0, 5)
- /* Used by PRM_VOLTSETUP_WARMRESET */
- #define OMAP4430_STABLE_PRESCAL_SHIFT 8
- #define OMAP4430_STABLE_PRESCAL_MASK BITFIELD(8, 9)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_TCM1_MEM_ONSTATE_SHIFT 20
- #define OMAP4430_TCM1_MEM_ONSTATE_MASK BITFIELD(20, 21)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_TCM1_MEM_RETSTATE_SHIFT 10
- #define OMAP4430_TCM1_MEM_RETSTATE_MASK BITFIELD(10, 10)
- /* Used by PM_IVAHD_PWRSTST */
- #define OMAP4430_TCM1_MEM_STATEST_SHIFT 8
- #define OMAP4430_TCM1_MEM_STATEST_MASK BITFIELD(8, 9)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_TCM2_MEM_ONSTATE_SHIFT 22
- #define OMAP4430_TCM2_MEM_ONSTATE_MASK BITFIELD(22, 23)
- /* Used by PM_IVAHD_PWRSTCTRL */
- #define OMAP4430_TCM2_MEM_RETSTATE_SHIFT 11
- #define OMAP4430_TCM2_MEM_RETSTATE_MASK BITFIELD(11, 11)
- /* Used by PM_IVAHD_PWRSTST */
- #define OMAP4430_TCM2_MEM_STATEST_SHIFT 10
- #define OMAP4430_TCM2_MEM_STATEST_MASK BITFIELD(10, 11)
- /* Used by RM_TESLA_RSTST */
- #define OMAP4430_TESLASS_EMU_RSTST_SHIFT 2
- #define OMAP4430_TESLASS_EMU_RSTST_MASK BITFIELD(2, 2)
- /* Used by RM_TESLA_RSTST */
- #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_SHIFT 3
- #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_MASK BITFIELD(3, 3)
- /* Used by PM_TESLA_PWRSTCTRL */
- #define OMAP4430_TESLA_EDMA_ONSTATE_SHIFT 20
- #define OMAP4430_TESLA_EDMA_ONSTATE_MASK BITFIELD(20, 21)
- /* Used by PM_TESLA_PWRSTCTRL */
- #define OMAP4430_TESLA_EDMA_RETSTATE_SHIFT 10
- #define OMAP4430_TESLA_EDMA_RETSTATE_MASK BITFIELD(10, 10)
- /* Used by PM_TESLA_PWRSTST */
- #define OMAP4430_TESLA_EDMA_STATEST_SHIFT 8
- #define OMAP4430_TESLA_EDMA_STATEST_MASK BITFIELD(8, 9)
- /* Used by PM_TESLA_PWRSTCTRL */
- #define OMAP4430_TESLA_L1_ONSTATE_SHIFT 16
- #define OMAP4430_TESLA_L1_ONSTATE_MASK BITFIELD(16, 17)
- /* Used by PM_TESLA_PWRSTCTRL */
- #define OMAP4430_TESLA_L1_RETSTATE_SHIFT 8
- #define OMAP4430_TESLA_L1_RETSTATE_MASK BITFIELD(8, 8)
- /* Used by PM_TESLA_PWRSTST */
- #define OMAP4430_TESLA_L1_STATEST_SHIFT 4
- #define OMAP4430_TESLA_L1_STATEST_MASK BITFIELD(4, 5)
- /* Used by PM_TESLA_PWRSTCTRL */
- #define OMAP4430_TESLA_L2_ONSTATE_SHIFT 18
- #define OMAP4430_TESLA_L2_ONSTATE_MASK BITFIELD(18, 19)
- /* Used by PM_TESLA_PWRSTCTRL */
- #define OMAP4430_TESLA_L2_RETSTATE_SHIFT 9
- #define OMAP4430_TESLA_L2_RETSTATE_MASK BITFIELD(9, 9)
- /* Used by PM_TESLA_PWRSTST */
- #define OMAP4430_TESLA_L2_STATEST_SHIFT 6
- #define OMAP4430_TESLA_L2_STATEST_MASK BITFIELD(6, 7)
- /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
- #define OMAP4430_TIMEOUT_SHIFT 0
- #define OMAP4430_TIMEOUT_MASK BITFIELD(0, 15)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_TIMEOUTEN_SHIFT 3
- #define OMAP4430_TIMEOUTEN_MASK BITFIELD(3, 3)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_TRANSITION_EN_SHIFT 8
- #define OMAP4430_TRANSITION_EN_MASK BITFIELD(8, 8)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_TRANSITION_ST_SHIFT 8
- #define OMAP4430_TRANSITION_ST_MASK BITFIELD(8, 8)
- /* Used by PRM_VC_VAL_BYPASS */
- #define OMAP4430_VALID_SHIFT 24
- #define OMAP4430_VALID_MASK BITFIELD(24, 24)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VC_BYPASSACK_EN_SHIFT 14
- #define OMAP4430_VC_BYPASSACK_EN_MASK BITFIELD(14, 14)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VC_BYPASSACK_ST_SHIFT 14
- #define OMAP4430_VC_BYPASSACK_ST_MASK BITFIELD(14, 14)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VC_IVA_VPACK_EN_SHIFT 30
- #define OMAP4430_VC_IVA_VPACK_EN_MASK BITFIELD(30, 30)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VC_IVA_VPACK_ST_SHIFT 30
- #define OMAP4430_VC_IVA_VPACK_ST_MASK BITFIELD(30, 30)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VC_MPU_VPACK_EN_SHIFT 6
- #define OMAP4430_VC_MPU_VPACK_EN_MASK BITFIELD(6, 6)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VC_MPU_VPACK_ST_SHIFT 6
- #define OMAP4430_VC_MPU_VPACK_ST_MASK BITFIELD(6, 6)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VC_RAERR_EN_SHIFT 12
- #define OMAP4430_VC_RAERR_EN_MASK BITFIELD(12, 12)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VC_RAERR_ST_SHIFT 12
- #define OMAP4430_VC_RAERR_ST_MASK BITFIELD(12, 12)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VC_SAERR_EN_SHIFT 11
- #define OMAP4430_VC_SAERR_EN_MASK BITFIELD(11, 11)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VC_SAERR_ST_SHIFT 11
- #define OMAP4430_VC_SAERR_ST_MASK BITFIELD(11, 11)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VC_TOERR_EN_SHIFT 13
- #define OMAP4430_VC_TOERR_EN_MASK BITFIELD(13, 13)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VC_TOERR_ST_SHIFT 13
- #define OMAP4430_VC_TOERR_ST_MASK BITFIELD(13, 13)
- /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
- #define OMAP4430_VDDMAX_SHIFT 24
- #define OMAP4430_VDDMAX_MASK BITFIELD(24, 31)
- /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
- #define OMAP4430_VDDMIN_SHIFT 16
- #define OMAP4430_VDDMIN_MASK BITFIELD(16, 23)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_VDD_CORE_I2C_DISABLE_SHIFT 12
- #define OMAP4430_VDD_CORE_I2C_DISABLE_MASK BITFIELD(12, 12)
- /* Used by PRM_RSTST */
- #define OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT 8
- #define OMAP4430_VDD_CORE_VOLT_MGR_RST_MASK BITFIELD(8, 8)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_VDD_IVA_I2C_DISABLE_SHIFT 14
- #define OMAP4430_VDD_IVA_I2C_DISABLE_MASK BITFIELD(14, 14)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_VDD_IVA_PRESENCE_SHIFT 9
- #define OMAP4430_VDD_IVA_PRESENCE_MASK BITFIELD(9, 9)
- /* Used by PRM_RSTST */
- #define OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT 7
- #define OMAP4430_VDD_IVA_VOLT_MGR_RST_MASK BITFIELD(7, 7)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_VDD_MPU_I2C_DISABLE_SHIFT 13
- #define OMAP4430_VDD_MPU_I2C_DISABLE_MASK BITFIELD(13, 13)
- /* Used by PRM_VOLTCTRL */
- #define OMAP4430_VDD_MPU_PRESENCE_SHIFT 8
- #define OMAP4430_VDD_MPU_PRESENCE_MASK BITFIELD(8, 8)
- /* Used by PRM_RSTST */
- #define OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT 6
- #define OMAP4430_VDD_MPU_VOLT_MGR_RST_MASK BITFIELD(6, 6)
- /* Used by PRM_VC_VAL_SMPS_RA_VOL */
- #define OMAP4430_VOLRA_VDD_CORE_L_SHIFT 0
- #define OMAP4430_VOLRA_VDD_CORE_L_MASK BITFIELD(0, 7)
- /* Used by PRM_VC_VAL_SMPS_RA_VOL */
- #define OMAP4430_VOLRA_VDD_IVA_L_SHIFT 8
- #define OMAP4430_VOLRA_VDD_IVA_L_MASK BITFIELD(8, 15)
- /* Used by PRM_VC_VAL_SMPS_RA_VOL */
- #define OMAP4430_VOLRA_VDD_MPU_L_SHIFT 16
- #define OMAP4430_VOLRA_VDD_MPU_L_MASK BITFIELD(16, 23)
- /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
- #define OMAP4430_VPENABLE_SHIFT 0
- #define OMAP4430_VPENABLE_MASK BITFIELD(0, 0)
- /* Used by PRM_VP_CORE_STATUS, PRM_VP_IVA_STATUS, PRM_VP_MPU_STATUS */
- #define OMAP4430_VPINIDLE_SHIFT 0
- #define OMAP4430_VPINIDLE_MASK BITFIELD(0, 0)
- /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
- #define OMAP4430_VPVOLTAGE_SHIFT 0
- #define OMAP4430_VPVOLTAGE_MASK BITFIELD(0, 7)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_CORE_EQVALUE_EN_SHIFT 20
- #define OMAP4430_VP_CORE_EQVALUE_EN_MASK BITFIELD(20, 20)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_CORE_EQVALUE_ST_SHIFT 20
- #define OMAP4430_VP_CORE_EQVALUE_ST_MASK BITFIELD(20, 20)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_CORE_MAXVDD_EN_SHIFT 18
- #define OMAP4430_VP_CORE_MAXVDD_EN_MASK BITFIELD(18, 18)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_CORE_MAXVDD_ST_SHIFT 18
- #define OMAP4430_VP_CORE_MAXVDD_ST_MASK BITFIELD(18, 18)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_CORE_MINVDD_EN_SHIFT 17
- #define OMAP4430_VP_CORE_MINVDD_EN_MASK BITFIELD(17, 17)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_CORE_MINVDD_ST_SHIFT 17
- #define OMAP4430_VP_CORE_MINVDD_ST_MASK BITFIELD(17, 17)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_CORE_NOSMPSACK_EN_SHIFT 19
- #define OMAP4430_VP_CORE_NOSMPSACK_EN_MASK BITFIELD(19, 19)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_CORE_NOSMPSACK_ST_SHIFT 19
- #define OMAP4430_VP_CORE_NOSMPSACK_ST_MASK BITFIELD(19, 19)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_SHIFT 16
- #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_MASK BITFIELD(16, 16)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_SHIFT 16
- #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_MASK BITFIELD(16, 16)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_CORE_TRANXDONE_EN_SHIFT 21
- #define OMAP4430_VP_CORE_TRANXDONE_EN_MASK BITFIELD(21, 21)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_CORE_TRANXDONE_ST_SHIFT 21
- #define OMAP4430_VP_CORE_TRANXDONE_ST_MASK BITFIELD(21, 21)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_IVA_EQVALUE_EN_SHIFT 28
- #define OMAP4430_VP_IVA_EQVALUE_EN_MASK BITFIELD(28, 28)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_IVA_EQVALUE_ST_SHIFT 28
- #define OMAP4430_VP_IVA_EQVALUE_ST_MASK BITFIELD(28, 28)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_IVA_MAXVDD_EN_SHIFT 26
- #define OMAP4430_VP_IVA_MAXVDD_EN_MASK BITFIELD(26, 26)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_IVA_MAXVDD_ST_SHIFT 26
- #define OMAP4430_VP_IVA_MAXVDD_ST_MASK BITFIELD(26, 26)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_IVA_MINVDD_EN_SHIFT 25
- #define OMAP4430_VP_IVA_MINVDD_EN_MASK BITFIELD(25, 25)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_IVA_MINVDD_ST_SHIFT 25
- #define OMAP4430_VP_IVA_MINVDD_ST_MASK BITFIELD(25, 25)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_IVA_NOSMPSACK_EN_SHIFT 27
- #define OMAP4430_VP_IVA_NOSMPSACK_EN_MASK BITFIELD(27, 27)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_IVA_NOSMPSACK_ST_SHIFT 27
- #define OMAP4430_VP_IVA_NOSMPSACK_ST_MASK BITFIELD(27, 27)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_SHIFT 24
- #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_MASK BITFIELD(24, 24)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_SHIFT 24
- #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_MASK BITFIELD(24, 24)
- /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
- #define OMAP4430_VP_IVA_TRANXDONE_EN_SHIFT 29
- #define OMAP4430_VP_IVA_TRANXDONE_EN_MASK BITFIELD(29, 29)
- /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
- #define OMAP4430_VP_IVA_TRANXDONE_ST_SHIFT 29
- #define OMAP4430_VP_IVA_TRANXDONE_ST_MASK BITFIELD(29, 29)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VP_MPU_EQVALUE_EN_SHIFT 4
- #define OMAP4430_VP_MPU_EQVALUE_EN_MASK BITFIELD(4, 4)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VP_MPU_EQVALUE_ST_SHIFT 4
- #define OMAP4430_VP_MPU_EQVALUE_ST_MASK BITFIELD(4, 4)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VP_MPU_MAXVDD_EN_SHIFT 2
- #define OMAP4430_VP_MPU_MAXVDD_EN_MASK BITFIELD(2, 2)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VP_MPU_MAXVDD_ST_SHIFT 2
- #define OMAP4430_VP_MPU_MAXVDD_ST_MASK BITFIELD(2, 2)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VP_MPU_MINVDD_EN_SHIFT 1
- #define OMAP4430_VP_MPU_MINVDD_EN_MASK BITFIELD(1, 1)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VP_MPU_MINVDD_ST_SHIFT 1
- #define OMAP4430_VP_MPU_MINVDD_ST_MASK BITFIELD(1, 1)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VP_MPU_NOSMPSACK_EN_SHIFT 3
- #define OMAP4430_VP_MPU_NOSMPSACK_EN_MASK BITFIELD(3, 3)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VP_MPU_NOSMPSACK_ST_SHIFT 3
- #define OMAP4430_VP_MPU_NOSMPSACK_ST_MASK BITFIELD(3, 3)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_SHIFT 0
- #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_MASK BITFIELD(0, 0)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_SHIFT 0
- #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_MASK BITFIELD(0, 0)
- /* Used by PRM_IRQENABLE_MPU_2 */
- #define OMAP4430_VP_MPU_TRANXDONE_EN_SHIFT 5
- #define OMAP4430_VP_MPU_TRANXDONE_EN_MASK BITFIELD(5, 5)
- /* Used by PRM_IRQSTATUS_MPU_2 */
- #define OMAP4430_VP_MPU_TRANXDONE_ST_SHIFT 5
- #define OMAP4430_VP_MPU_TRANXDONE_ST_MASK BITFIELD(5, 5)
- /* Used by PRM_SRAM_COUNT */
- #define OMAP4430_VSETUPCNT_VALUE_SHIFT 8
- #define OMAP4430_VSETUPCNT_VALUE_MASK BITFIELD(8, 15)
- /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
- #define OMAP4430_VSTEPMAX_SHIFT 0
- #define OMAP4430_VSTEPMAX_MASK BITFIELD(0, 7)
- /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
- #define OMAP4430_VSTEPMIN_SHIFT 0
- #define OMAP4430_VSTEPMIN_MASK BITFIELD(0, 7)
- /* Used by PRM_MODEM_IF_CTRL */
- #define OMAP4430_WAKE_MODEM_SHIFT 0
- #define OMAP4430_WAKE_MODEM_MASK BITFIELD(0, 0)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DISPC_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_DISPC_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DISPC_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DISPC_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DISPC_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_DISPC_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DISPC_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_DISPC_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_DMIC_WKDEP */
- #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_ABE_DMIC_WKDEP */
- #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_ABE_DMIC_WKDEP */
- #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_DMIC_WKDEP */
- #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_DMTIMER10_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER10_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMTIMER10_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_DMTIMER11_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_DMTIMER11_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER11_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMTIMER11_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_DMTIMER2_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMTIMER2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_DMTIMER3_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_DMTIMER3_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER3_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMTIMER3_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_DMTIMER4_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_DMTIMER4_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER4_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMTIMER4_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_DMTIMER9_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_DMTIMER9_WKDEP */
- #define OMAP4430_WKUPDEP_DMTIMER9_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_DMTIMER9_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI1_DUCATI_SHIFT 5
- #define OMAP4430_WKUPDEP_DSI1_DUCATI_MASK BITFIELD(5, 5)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI1_MPU_SHIFT 4
- #define OMAP4430_WKUPDEP_DSI1_MPU_MASK BITFIELD(4, 4)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI1_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_DSI1_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI1_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_DSI1_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI2_DUCATI_SHIFT 9
- #define OMAP4430_WKUPDEP_DSI2_DUCATI_MASK BITFIELD(9, 9)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI2_MPU_SHIFT 8
- #define OMAP4430_WKUPDEP_DSI2_MPU_MASK BITFIELD(8, 8)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI2_SDMA_SHIFT 11
- #define OMAP4430_WKUPDEP_DSI2_SDMA_MASK BITFIELD(11, 11)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_DSI2_TESLA_SHIFT 10
- #define OMAP4430_WKUPDEP_DSI2_TESLA_MASK BITFIELD(10, 10)
- /* Used by PM_WKUP_GPIO1_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_WKUP_GPIO1_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_WKUP_GPIO1_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_GPIO2_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_GPIO2_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_GPIO2_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_GPIO3_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_GPIO3_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_GPIO4_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_GPIO4_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_GPIO5_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_GPIO5_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_GPIO6_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_GPIO6_WKDEP */
- #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_SHIFT 19
- #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_MASK BITFIELD(19, 19)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_SHIFT 13
- #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_MASK BITFIELD(13, 13)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_SHIFT 12
- #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_MASK BITFIELD(12, 12)
- /* Used by PM_DSS_DSS_WKDEP */
- #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_SHIFT 14
- #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_MASK BITFIELD(14, 14)
- /* Used by PM_L4PER_HECC1_WKDEP */
- #define OMAP4430_WKUPDEP_HECC1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_HECC1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_HECC2_WKDEP */
- #define OMAP4430_WKUPDEP_HECC2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_HECC2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_HSI_WKDEP */
- #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L3INIT_HSI_WKDEP */
- #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_HSI_WKDEP */
- #define OMAP4430_WKUPDEP_HSI_MCU_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_HSI_MCU_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_I2C1_WKDEP */
- #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_I2C1_WKDEP */
- #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_I2C1_WKDEP */
- #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_I2C2_WKDEP */
- #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_I2C2_WKDEP */
- #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_I2C2_WKDEP */
- #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_I2C3_WKDEP */
- #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_I2C3_WKDEP */
- #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_I2C3_WKDEP */
- #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_I2C4_WKDEP */
- #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_I2C4_WKDEP */
- #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_I2C4_WKDEP */
- #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_I2C5_WKDEP */
- #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_I2C5_WKDEP */
- #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_WKUP_KEYBOARD_WKDEP */
- #define OMAP4430_WKUPDEP_KEYBOARD_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_KEYBOARD_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_MCASP_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_ABE_MCASP_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_ABE_MCASP_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_MCASP_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_MCASP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_MCASP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_MCASP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCASP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_MCASP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_MCASP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_MCASP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCASP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_MCBSP1_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCBSP1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_MCBSP1_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP1_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCBSP1_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_ABE_MCBSP1_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP1_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCBSP1_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_MCBSP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCBSP2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_MCBSP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP2_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCBSP2_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_ABE_MCBSP2_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP2_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCBSP2_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_MCBSP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP3_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCBSP3_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_MCBSP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP3_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCBSP3_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_ABE_MCBSP3_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP3_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCBSP3_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_MCBSP4_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP4_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCBSP4_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCBSP4_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP4_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCBSP4_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_MCBSP4_WKDEP */
- #define OMAP4430_WKUPDEP_MCBSP4_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCBSP4_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_MCSPI1_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_MCSPI1_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCSPI1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCSPI1_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI1_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCSPI1_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_MCSPI1_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI1_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MCSPI1_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_MCSPI2_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_MCSPI2_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCSPI2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCSPI2_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI2_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCSPI2_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_MCSPI3_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI3_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCSPI3_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCSPI3_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI3_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCSPI3_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_MCSPI4_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI4_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MCSPI4_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MCSPI4_WKDEP */
- #define OMAP4430_WKUPDEP_MCSPI4_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MCSPI4_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L3INIT_MMC1_WKDEP */
- #define OMAP4430_WKUPDEP_MMC1_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MMC1_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_MMC1_WKDEP */
- #define OMAP4430_WKUPDEP_MMC1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MMC1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_MMC1_WKDEP */
- #define OMAP4430_WKUPDEP_MMC1_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MMC1_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L3INIT_MMC1_WKDEP */
- #define OMAP4430_WKUPDEP_MMC1_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MMC1_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L3INIT_MMC2_WKDEP */
- #define OMAP4430_WKUPDEP_MMC2_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MMC2_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_MMC2_WKDEP */
- #define OMAP4430_WKUPDEP_MMC2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MMC2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_MMC2_WKDEP */
- #define OMAP4430_WKUPDEP_MMC2_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MMC2_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L3INIT_MMC2_WKDEP */
- #define OMAP4430_WKUPDEP_MMC2_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MMC2_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L3INIT_MMC6_WKDEP */
- #define OMAP4430_WKUPDEP_MMC6_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MMC6_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_MMC6_WKDEP */
- #define OMAP4430_WKUPDEP_MMC6_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MMC6_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_MMC6_WKDEP */
- #define OMAP4430_WKUPDEP_MMC6_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_MMC6_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_MMCSD3_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_MMCSD3_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD3_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MMCSD3_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MMCSD3_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD3_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MMCSD3_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_MMCSD4_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_MMCSD4_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD4_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MMCSD4_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MMCSD4_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD4_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MMCSD4_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_MMCSD5_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_MMCSD5_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD5_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_MMCSD5_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_MMCSD5_WKDEP */
- #define OMAP4430_WKUPDEP_MMCSD5_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_MMCSD5_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L3INIT_PCIESS_WKDEP */
- #define OMAP4430_WKUPDEP_PCIESS_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_PCIESS_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_PCIESS_WKDEP */
- #define OMAP4430_WKUPDEP_PCIESS_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_PCIESS_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_PDM_WKDEP */
- #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_ABE_PDM_WKDEP */
- #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_ABE_PDM_WKDEP */
- #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_PDM_WKDEP */
- #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_WKUP_RTC_WKDEP */
- #define OMAP4430_WKUPDEP_RTC_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_RTC_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_SATA_WKDEP */
- #define OMAP4430_WKUPDEP_SATA_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_SATA_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_SATA_WKDEP */
- #define OMAP4430_WKUPDEP_SATA_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_SATA_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_SLIMBUS_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_ABE_SLIMBUS_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_ABE_SLIMBUS_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_SLIMBUS_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_SLIMBUS2_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_SHIFT 7
- #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_MASK BITFIELD(7, 7)
- /* Used by PM_L4PER_SLIMBUS2_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_SHIFT 6
- #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_MASK BITFIELD(6, 6)
- /* Used by PM_L4PER_SLIMBUS2_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_SLIMBUS2_WKDEP */
- #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ALWON_SR_CORE_WKDEP */
- #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_ALWON_SR_CORE_WKDEP */
- #define OMAP4430_WKUPDEP_SR_CORE_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_SR_CORE_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ALWON_SR_IVA_WKDEP */
- #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_ALWON_SR_IVA_WKDEP */
- #define OMAP4430_WKUPDEP_SR_IVA_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_SR_IVA_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ALWON_SR_MPU_WKDEP */
- #define OMAP4430_WKUPDEP_SR_MPU_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_SR_MPU_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_WKUP_TIMER12_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER12_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_TIMER12_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_WKUP_TIMER1_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_TIMER1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_TIMER5_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER5_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_TIMER5_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_TIMER5_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER5_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_TIMER5_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_TIMER6_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER6_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_TIMER6_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_TIMER6_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER6_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_TIMER6_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_TIMER7_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER7_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_TIMER7_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_TIMER7_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER7_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_TIMER7_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_ABE_TIMER8_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER8_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_TIMER8_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_TIMER8_WKDEP */
- #define OMAP4430_WKUPDEP_TIMER8_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_TIMER8_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_UART1_WKDEP */
- #define OMAP4430_WKUPDEP_UART1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_UART1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_UART1_WKDEP */
- #define OMAP4430_WKUPDEP_UART1_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_UART1_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_UART2_WKDEP */
- #define OMAP4430_WKUPDEP_UART2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_UART2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_UART2_WKDEP */
- #define OMAP4430_WKUPDEP_UART2_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_UART2_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_UART3_WKDEP */
- #define OMAP4430_WKUPDEP_UART3_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_UART3_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L4PER_UART3_WKDEP */
- #define OMAP4430_WKUPDEP_UART3_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_UART3_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_UART3_WKDEP */
- #define OMAP4430_WKUPDEP_UART3_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_UART3_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L4PER_UART3_WKDEP */
- #define OMAP4430_WKUPDEP_UART3_TESLA_SHIFT 2
- #define OMAP4430_WKUPDEP_UART3_TESLA_MASK BITFIELD(2, 2)
- /* Used by PM_L4PER_UART4_WKDEP */
- #define OMAP4430_WKUPDEP_UART4_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_UART4_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L4PER_UART4_WKDEP */
- #define OMAP4430_WKUPDEP_UART4_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_UART4_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_L3INIT_UNIPRO1_WKDEP */
- #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_UNIPRO1_WKDEP */
- #define OMAP4430_WKUPDEP_UNIPRO1_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_UNIPRO1_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_USB_HOST_WKDEP */
- #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
- #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
- #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_USB_HOST_WKDEP */
- #define OMAP4430_WKUPDEP_USB_HOST_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_USB_HOST_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_USB_OTG_WKDEP */
- #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_USB_OTG_WKDEP */
- #define OMAP4430_WKUPDEP_USB_OTG_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_USB_OTG_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_USB_TLL_WKDEP */
- #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_L3INIT_USB_TLL_WKDEP */
- #define OMAP4430_WKUPDEP_USB_TLL_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_USB_TLL_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_WKUP_USIM_WKDEP */
- #define OMAP4430_WKUPDEP_USIM_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_USIM_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_WKUP_USIM_WKDEP */
- #define OMAP4430_WKUPDEP_USIM_SDMA_SHIFT 3
- #define OMAP4430_WKUPDEP_USIM_SDMA_MASK BITFIELD(3, 3)
- /* Used by PM_WKUP_WDT2_WKDEP */
- #define OMAP4430_WKUPDEP_WDT2_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_WDT2_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PM_WKUP_WDT2_WKDEP */
- #define OMAP4430_WKUPDEP_WDT2_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_WDT2_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_ABE_WDT3_WKDEP */
- #define OMAP4430_WKUPDEP_WDT3_MPU_SHIFT 0
- #define OMAP4430_WKUPDEP_WDT3_MPU_MASK BITFIELD(0, 0)
- /* Used by PM_L3INIT_HSI_WKDEP */
- #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_SHIFT 8
- #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_MASK BITFIELD(8, 8)
- /* Used by PM_L3INIT_XHPI_WKDEP */
- #define OMAP4430_WKUPDEP_XHPI_DUCATI_SHIFT 1
- #define OMAP4430_WKUPDEP_XHPI_DUCATI_MASK BITFIELD(1, 1)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_WUCLK_CTRL_SHIFT 8
- #define OMAP4430_WUCLK_CTRL_MASK BITFIELD(8, 8)
- /* Used by PRM_IO_PMCTRL */
- #define OMAP4430_WUCLK_STATUS_SHIFT 9
- #define OMAP4430_WUCLK_STATUS_MASK BITFIELD(9, 9)
- #endif
|