pm24xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. /*
  2. * OMAP2 Power Management Routines
  3. *
  4. * Copyright (C) 2005 Texas Instruments, Inc.
  5. * Copyright (C) 2006-2008 Nokia Corporation
  6. *
  7. * Written by:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Tony Lindgren
  10. * Juha Yrjola
  11. * Amit Kucheria <amit.kucheria@nokia.com>
  12. * Igor Stoppa <igor.stoppa@nokia.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/suspend.h>
  21. #include <linux/sched.h>
  22. #include <linux/proc_fs.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sysfs.h>
  25. #include <linux/module.h>
  26. #include <linux/delay.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/time.h>
  31. #include <linux/gpio.h>
  32. #include <asm/mach/time.h>
  33. #include <asm/mach/irq.h>
  34. #include <asm/mach-types.h>
  35. #include <mach/irqs.h>
  36. #include <plat/clock.h>
  37. #include <plat/sram.h>
  38. #include <plat/control.h>
  39. #include <plat/dma.h>
  40. #include <plat/board.h>
  41. #include "prm.h"
  42. #include "prm-regbits-24xx.h"
  43. #include "cm.h"
  44. #include "cm-regbits-24xx.h"
  45. #include "sdrc.h"
  46. #include "pm.h"
  47. #include <plat/powerdomain.h>
  48. #include <plat/clockdomain.h>
  49. static void (*omap2_sram_idle)(void);
  50. static void (*omap2_sram_suspend)(u32 dllctrl, void __iomem *sdrc_dlla_ctrl,
  51. void __iomem *sdrc_power);
  52. static struct powerdomain *mpu_pwrdm, *core_pwrdm;
  53. static struct clockdomain *dsp_clkdm, *mpu_clkdm, *wkup_clkdm, *gfx_clkdm;
  54. static struct clk *osc_ck, *emul_ck;
  55. static int omap2_fclks_active(void)
  56. {
  57. u32 f1, f2;
  58. f1 = cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  59. f2 = cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  60. /* Ignore UART clocks. These are handled by UART core (serial.c) */
  61. f1 &= ~(OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_UART2_MASK);
  62. f2 &= ~OMAP24XX_EN_UART3_MASK;
  63. if (f1 | f2)
  64. return 1;
  65. return 0;
  66. }
  67. static void omap2_enter_full_retention(void)
  68. {
  69. u32 l;
  70. struct timespec ts_preidle, ts_postidle, ts_idle;
  71. /* There is 1 reference hold for all children of the oscillator
  72. * clock, the following will remove it. If no one else uses the
  73. * oscillator itself it will be disabled if/when we enter retention
  74. * mode.
  75. */
  76. clk_disable(osc_ck);
  77. /* Clear old wake-up events */
  78. /* REVISIT: These write to reserved bits? */
  79. prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  80. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  81. prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
  82. /*
  83. * Set MPU powerdomain's next power state to RETENTION;
  84. * preserve logic state during retention
  85. */
  86. pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
  87. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
  88. /* Workaround to kill USB */
  89. l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL;
  90. omap_ctrl_writel(l, OMAP2_CONTROL_DEVCONF0);
  91. omap2_gpio_prepare_for_idle(PWRDM_POWER_RET);
  92. if (omap2_pm_debug) {
  93. omap2_pm_dump(0, 0, 0);
  94. getnstimeofday(&ts_preidle);
  95. }
  96. /* One last check for pending IRQs to avoid extra latency due
  97. * to sleeping unnecessarily. */
  98. if (omap_irq_pending())
  99. goto no_sleep;
  100. omap_uart_prepare_idle(0);
  101. omap_uart_prepare_idle(1);
  102. omap_uart_prepare_idle(2);
  103. /* Jump to SRAM suspend code */
  104. omap2_sram_suspend(sdrc_read_reg(SDRC_DLLA_CTRL),
  105. OMAP_SDRC_REGADDR(SDRC_DLLA_CTRL),
  106. OMAP_SDRC_REGADDR(SDRC_POWER));
  107. omap_uart_resume_idle(2);
  108. omap_uart_resume_idle(1);
  109. omap_uart_resume_idle(0);
  110. no_sleep:
  111. if (omap2_pm_debug) {
  112. unsigned long long tmp;
  113. getnstimeofday(&ts_postidle);
  114. ts_idle = timespec_sub(ts_postidle, ts_preidle);
  115. tmp = timespec_to_ns(&ts_idle) * NSEC_PER_USEC;
  116. omap2_pm_dump(0, 1, tmp);
  117. }
  118. omap2_gpio_resume_after_idle();
  119. clk_enable(osc_ck);
  120. /* clear CORE wake-up events */
  121. prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  122. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  123. /* wakeup domain events - bit 1: GPT1, bit5 GPIO */
  124. prm_clear_mod_reg_bits(0x4 | 0x1, WKUP_MOD, PM_WKST);
  125. /* MPU domain wake events */
  126. l = prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  127. if (l & 0x01)
  128. prm_write_mod_reg(0x01, OCP_MOD,
  129. OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  130. if (l & 0x20)
  131. prm_write_mod_reg(0x20, OCP_MOD,
  132. OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  133. /* Mask future PRCM-to-MPU interrupts */
  134. prm_write_mod_reg(0x0, OCP_MOD, OMAP2_PRCM_IRQSTATUS_MPU_OFFSET);
  135. }
  136. static int omap2_i2c_active(void)
  137. {
  138. u32 l;
  139. l = cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  140. return l & (OMAP2420_EN_I2C2_MASK | OMAP2420_EN_I2C1_MASK);
  141. }
  142. static int sti_console_enabled;
  143. static int omap2_allow_mpu_retention(void)
  144. {
  145. u32 l;
  146. /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */
  147. l = cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  148. if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK |
  149. OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK |
  150. OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK))
  151. return 0;
  152. /* Check for UART3. */
  153. l = cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2);
  154. if (l & OMAP24XX_EN_UART3_MASK)
  155. return 0;
  156. if (sti_console_enabled)
  157. return 0;
  158. return 1;
  159. }
  160. static void omap2_enter_mpu_retention(void)
  161. {
  162. int only_idle = 0;
  163. struct timespec ts_preidle, ts_postidle, ts_idle;
  164. /* Putting MPU into the WFI state while a transfer is active
  165. * seems to cause the I2C block to timeout. Why? Good question. */
  166. if (omap2_i2c_active())
  167. return;
  168. /* The peripherals seem not to be able to wake up the MPU when
  169. * it is in retention mode. */
  170. if (omap2_allow_mpu_retention()) {
  171. /* REVISIT: These write to reserved bits? */
  172. prm_write_mod_reg(0xffffffff, CORE_MOD, PM_WKST1);
  173. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP24XX_PM_WKST2);
  174. prm_write_mod_reg(0xffffffff, WKUP_MOD, PM_WKST);
  175. /* Try to enter MPU retention */
  176. prm_write_mod_reg((0x01 << OMAP_POWERSTATE_SHIFT) |
  177. OMAP_LOGICRETSTATE_MASK,
  178. MPU_MOD, OMAP2_PM_PWSTCTRL);
  179. } else {
  180. /* Block MPU retention */
  181. prm_write_mod_reg(OMAP_LOGICRETSTATE_MASK, MPU_MOD,
  182. OMAP2_PM_PWSTCTRL);
  183. only_idle = 1;
  184. }
  185. if (omap2_pm_debug) {
  186. omap2_pm_dump(only_idle ? 2 : 1, 0, 0);
  187. getnstimeofday(&ts_preidle);
  188. }
  189. omap2_sram_idle();
  190. if (omap2_pm_debug) {
  191. unsigned long long tmp;
  192. getnstimeofday(&ts_postidle);
  193. ts_idle = timespec_sub(ts_postidle, ts_preidle);
  194. tmp = timespec_to_ns(&ts_idle) * NSEC_PER_USEC;
  195. omap2_pm_dump(only_idle ? 2 : 1, 1, tmp);
  196. }
  197. }
  198. static int omap2_can_sleep(void)
  199. {
  200. if (omap2_fclks_active())
  201. return 0;
  202. if (osc_ck->usecount > 1)
  203. return 0;
  204. if (omap_dma_running())
  205. return 0;
  206. return 1;
  207. }
  208. static void omap2_pm_idle(void)
  209. {
  210. local_irq_disable();
  211. local_fiq_disable();
  212. if (!omap2_can_sleep()) {
  213. if (omap_irq_pending())
  214. goto out;
  215. omap2_enter_mpu_retention();
  216. goto out;
  217. }
  218. if (omap_irq_pending())
  219. goto out;
  220. omap2_enter_full_retention();
  221. out:
  222. local_fiq_enable();
  223. local_irq_enable();
  224. }
  225. static int omap2_pm_prepare(void)
  226. {
  227. /* We cannot sleep in idle until we have resumed */
  228. disable_hlt();
  229. return 0;
  230. }
  231. static int omap2_pm_suspend(void)
  232. {
  233. u32 wken_wkup, mir1;
  234. wken_wkup = prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  235. wken_wkup &= ~OMAP24XX_EN_GPT1_MASK;
  236. prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN);
  237. /* Mask GPT1 */
  238. mir1 = omap_readl(0x480fe0a4);
  239. omap_writel(1 << 5, 0x480fe0ac);
  240. omap_uart_prepare_suspend();
  241. omap2_enter_full_retention();
  242. omap_writel(mir1, 0x480fe0a4);
  243. prm_write_mod_reg(wken_wkup, WKUP_MOD, PM_WKEN);
  244. return 0;
  245. }
  246. static int omap2_pm_enter(suspend_state_t state)
  247. {
  248. int ret = 0;
  249. switch (state) {
  250. case PM_SUSPEND_STANDBY:
  251. case PM_SUSPEND_MEM:
  252. ret = omap2_pm_suspend();
  253. break;
  254. default:
  255. ret = -EINVAL;
  256. }
  257. return ret;
  258. }
  259. static void omap2_pm_finish(void)
  260. {
  261. enable_hlt();
  262. }
  263. static struct platform_suspend_ops omap_pm_ops = {
  264. .prepare = omap2_pm_prepare,
  265. .enter = omap2_pm_enter,
  266. .finish = omap2_pm_finish,
  267. .valid = suspend_valid_only_mem,
  268. };
  269. /* XXX This function should be shareable between OMAP2xxx and OMAP3 */
  270. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  271. {
  272. clkdm_clear_all_wkdeps(clkdm);
  273. clkdm_clear_all_sleepdeps(clkdm);
  274. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  275. omap2_clkdm_allow_idle(clkdm);
  276. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  277. atomic_read(&clkdm->usecount) == 0)
  278. omap2_clkdm_sleep(clkdm);
  279. return 0;
  280. }
  281. static void __init prcm_setup_regs(void)
  282. {
  283. int i, num_mem_banks;
  284. struct powerdomain *pwrdm;
  285. /* Enable autoidle */
  286. prm_write_mod_reg(OMAP24XX_AUTOIDLE_MASK, OCP_MOD,
  287. OMAP2_PRCM_SYSCONFIG_OFFSET);
  288. /*
  289. * Set CORE powerdomain memory banks to retain their contents
  290. * during RETENTION
  291. */
  292. num_mem_banks = pwrdm_get_mem_bank_count(core_pwrdm);
  293. for (i = 0; i < num_mem_banks; i++)
  294. pwrdm_set_mem_retst(core_pwrdm, i, PWRDM_POWER_RET);
  295. /* Set CORE powerdomain's next power state to RETENTION */
  296. pwrdm_set_next_pwrst(core_pwrdm, PWRDM_POWER_RET);
  297. /*
  298. * Set MPU powerdomain's next power state to RETENTION;
  299. * preserve logic state during retention
  300. */
  301. pwrdm_set_logic_retst(mpu_pwrdm, PWRDM_POWER_RET);
  302. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_RET);
  303. /* Force-power down DSP, GFX powerdomains */
  304. pwrdm = clkdm_get_pwrdm(dsp_clkdm);
  305. pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
  306. omap2_clkdm_sleep(dsp_clkdm);
  307. pwrdm = clkdm_get_pwrdm(gfx_clkdm);
  308. pwrdm_set_next_pwrst(pwrdm, PWRDM_POWER_OFF);
  309. omap2_clkdm_sleep(gfx_clkdm);
  310. /*
  311. * Clear clockdomain wakeup dependencies and enable
  312. * hardware-supervised idle for all clkdms
  313. */
  314. clkdm_for_each(clkdms_setup, NULL);
  315. clkdm_add_wkdep(mpu_clkdm, wkup_clkdm);
  316. /* Enable clock autoidle for all domains */
  317. cm_write_mod_reg(OMAP24XX_AUTO_CAM_MASK |
  318. OMAP24XX_AUTO_MAILBOXES_MASK |
  319. OMAP24XX_AUTO_WDT4_MASK |
  320. OMAP2420_AUTO_WDT3_MASK |
  321. OMAP24XX_AUTO_MSPRO_MASK |
  322. OMAP2420_AUTO_MMC_MASK |
  323. OMAP24XX_AUTO_FAC_MASK |
  324. OMAP2420_AUTO_EAC_MASK |
  325. OMAP24XX_AUTO_HDQ_MASK |
  326. OMAP24XX_AUTO_UART2_MASK |
  327. OMAP24XX_AUTO_UART1_MASK |
  328. OMAP24XX_AUTO_I2C2_MASK |
  329. OMAP24XX_AUTO_I2C1_MASK |
  330. OMAP24XX_AUTO_MCSPI2_MASK |
  331. OMAP24XX_AUTO_MCSPI1_MASK |
  332. OMAP24XX_AUTO_MCBSP2_MASK |
  333. OMAP24XX_AUTO_MCBSP1_MASK |
  334. OMAP24XX_AUTO_GPT12_MASK |
  335. OMAP24XX_AUTO_GPT11_MASK |
  336. OMAP24XX_AUTO_GPT10_MASK |
  337. OMAP24XX_AUTO_GPT9_MASK |
  338. OMAP24XX_AUTO_GPT8_MASK |
  339. OMAP24XX_AUTO_GPT7_MASK |
  340. OMAP24XX_AUTO_GPT6_MASK |
  341. OMAP24XX_AUTO_GPT5_MASK |
  342. OMAP24XX_AUTO_GPT4_MASK |
  343. OMAP24XX_AUTO_GPT3_MASK |
  344. OMAP24XX_AUTO_GPT2_MASK |
  345. OMAP2420_AUTO_VLYNQ_MASK |
  346. OMAP24XX_AUTO_DSS_MASK,
  347. CORE_MOD, CM_AUTOIDLE1);
  348. cm_write_mod_reg(OMAP24XX_AUTO_UART3_MASK |
  349. OMAP24XX_AUTO_SSI_MASK |
  350. OMAP24XX_AUTO_USB_MASK,
  351. CORE_MOD, CM_AUTOIDLE2);
  352. cm_write_mod_reg(OMAP24XX_AUTO_SDRC_MASK |
  353. OMAP24XX_AUTO_GPMC_MASK |
  354. OMAP24XX_AUTO_SDMA_MASK,
  355. CORE_MOD, CM_AUTOIDLE3);
  356. cm_write_mod_reg(OMAP24XX_AUTO_PKA_MASK |
  357. OMAP24XX_AUTO_AES_MASK |
  358. OMAP24XX_AUTO_RNG_MASK |
  359. OMAP24XX_AUTO_SHA_MASK |
  360. OMAP24XX_AUTO_DES_MASK,
  361. CORE_MOD, OMAP24XX_CM_AUTOIDLE4);
  362. cm_write_mod_reg(OMAP2420_AUTO_DSP_IPI_MASK, OMAP24XX_DSP_MOD,
  363. CM_AUTOIDLE);
  364. /* Put DPLL and both APLLs into autoidle mode */
  365. cm_write_mod_reg((0x03 << OMAP24XX_AUTO_DPLL_SHIFT) |
  366. (0x03 << OMAP24XX_AUTO_96M_SHIFT) |
  367. (0x03 << OMAP24XX_AUTO_54M_SHIFT),
  368. PLL_MOD, CM_AUTOIDLE);
  369. cm_write_mod_reg(OMAP24XX_AUTO_OMAPCTRL_MASK |
  370. OMAP24XX_AUTO_WDT1_MASK |
  371. OMAP24XX_AUTO_MPU_WDT_MASK |
  372. OMAP24XX_AUTO_GPIOS_MASK |
  373. OMAP24XX_AUTO_32KSYNC_MASK |
  374. OMAP24XX_AUTO_GPT1_MASK,
  375. WKUP_MOD, CM_AUTOIDLE);
  376. /* REVISIT: Configure number of 32 kHz clock cycles for sys_clk
  377. * stabilisation */
  378. prm_write_mod_reg(15 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
  379. OMAP2_PRCM_CLKSSETUP_OFFSET);
  380. /* Configure automatic voltage transition */
  381. prm_write_mod_reg(2 << OMAP_SETUP_TIME_SHIFT, OMAP24XX_GR_MOD,
  382. OMAP2_PRCM_VOLTSETUP_OFFSET);
  383. prm_write_mod_reg(OMAP24XX_AUTO_EXTVOLT_MASK |
  384. (0x1 << OMAP24XX_SETOFF_LEVEL_SHIFT) |
  385. OMAP24XX_MEMRETCTRL_MASK |
  386. (0x1 << OMAP24XX_SETRET_LEVEL_SHIFT) |
  387. (0x0 << OMAP24XX_VOLT_LEVEL_SHIFT),
  388. OMAP24XX_GR_MOD, OMAP2_PRCM_VOLTCTRL_OFFSET);
  389. /* Enable wake-up events */
  390. prm_write_mod_reg(OMAP24XX_EN_GPIOS_MASK | OMAP24XX_EN_GPT1_MASK,
  391. WKUP_MOD, PM_WKEN);
  392. }
  393. static int __init omap2_pm_init(void)
  394. {
  395. u32 l;
  396. if (!cpu_is_omap24xx())
  397. return -ENODEV;
  398. printk(KERN_INFO "Power Management for OMAP2 initializing\n");
  399. l = prm_read_mod_reg(OCP_MOD, OMAP2_PRCM_REVISION_OFFSET);
  400. printk(KERN_INFO "PRCM revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
  401. /* Look up important powerdomains */
  402. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  403. if (!mpu_pwrdm)
  404. pr_err("PM: mpu_pwrdm not found\n");
  405. core_pwrdm = pwrdm_lookup("core_pwrdm");
  406. if (!core_pwrdm)
  407. pr_err("PM: core_pwrdm not found\n");
  408. /* Look up important clockdomains */
  409. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  410. if (!mpu_clkdm)
  411. pr_err("PM: mpu_clkdm not found\n");
  412. wkup_clkdm = clkdm_lookup("wkup_clkdm");
  413. if (!wkup_clkdm)
  414. pr_err("PM: wkup_clkdm not found\n");
  415. dsp_clkdm = clkdm_lookup("dsp_clkdm");
  416. if (!dsp_clkdm)
  417. pr_err("PM: dsp_clkdm not found\n");
  418. gfx_clkdm = clkdm_lookup("gfx_clkdm");
  419. if (!gfx_clkdm)
  420. pr_err("PM: gfx_clkdm not found\n");
  421. osc_ck = clk_get(NULL, "osc_ck");
  422. if (IS_ERR(osc_ck)) {
  423. printk(KERN_ERR "could not get osc_ck\n");
  424. return -ENODEV;
  425. }
  426. if (cpu_is_omap242x()) {
  427. emul_ck = clk_get(NULL, "emul_ck");
  428. if (IS_ERR(emul_ck)) {
  429. printk(KERN_ERR "could not get emul_ck\n");
  430. clk_put(osc_ck);
  431. return -ENODEV;
  432. }
  433. }
  434. prcm_setup_regs();
  435. /* Hack to prevent MPU retention when STI console is enabled. */
  436. {
  437. const struct omap_sti_console_config *sti;
  438. sti = omap_get_config(OMAP_TAG_STI_CONSOLE,
  439. struct omap_sti_console_config);
  440. if (sti != NULL && sti->enable)
  441. sti_console_enabled = 1;
  442. }
  443. /*
  444. * We copy the assembler sleep/wakeup routines to SRAM.
  445. * These routines need to be in SRAM as that's the only
  446. * memory the MPU can see when it wakes up.
  447. */
  448. if (cpu_is_omap24xx()) {
  449. omap2_sram_idle = omap_sram_push(omap24xx_idle_loop_suspend,
  450. omap24xx_idle_loop_suspend_sz);
  451. omap2_sram_suspend = omap_sram_push(omap24xx_cpu_suspend,
  452. omap24xx_cpu_suspend_sz);
  453. }
  454. suspend_set_ops(&omap_pm_ops);
  455. pm_idle = omap2_pm_idle;
  456. return 0;
  457. }
  458. late_initcall(omap2_pm_init);