id.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459
  1. /*
  2. * linux/arch/arm/mach-omap2/id.c
  3. *
  4. * OMAP2 CPU identification code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <asm/cputype.h>
  21. #include <plat/common.h>
  22. #include <plat/control.h>
  23. #include <plat/cpu.h>
  24. #include <mach/id.h>
  25. static struct omap_chip_id omap_chip;
  26. static unsigned int omap_revision;
  27. u32 omap3_features;
  28. unsigned int omap_rev(void)
  29. {
  30. return omap_revision;
  31. }
  32. EXPORT_SYMBOL(omap_rev);
  33. /**
  34. * omap_chip_is - test whether currently running OMAP matches a chip type
  35. * @oc: omap_chip_t to test against
  36. *
  37. * Test whether the currently-running OMAP chip matches the supplied
  38. * chip type 'oc'. Returns 1 upon a match; 0 upon failure.
  39. */
  40. int omap_chip_is(struct omap_chip_id oci)
  41. {
  42. return (oci.oc & omap_chip.oc) ? 1 : 0;
  43. }
  44. EXPORT_SYMBOL(omap_chip_is);
  45. int omap_type(void)
  46. {
  47. u32 val = 0;
  48. if (cpu_is_omap24xx()) {
  49. val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
  50. } else if (cpu_is_omap34xx()) {
  51. val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
  52. } else if (cpu_is_omap44xx()) {
  53. val = omap_ctrl_readl(OMAP44XX_CONTROL_STATUS);
  54. } else {
  55. pr_err("Cannot detect omap type!\n");
  56. goto out;
  57. }
  58. val &= OMAP2_DEVICETYPE_MASK;
  59. val >>= 8;
  60. out:
  61. return val;
  62. }
  63. EXPORT_SYMBOL(omap_type);
  64. /*----------------------------------------------------------------------------*/
  65. #define OMAP_TAP_IDCODE 0x0204
  66. #define OMAP_TAP_DIE_ID_0 0x0218
  67. #define OMAP_TAP_DIE_ID_1 0x021C
  68. #define OMAP_TAP_DIE_ID_2 0x0220
  69. #define OMAP_TAP_DIE_ID_3 0x0224
  70. #define read_tap_reg(reg) __raw_readl(tap_base + (reg))
  71. struct omap_id {
  72. u16 hawkeye; /* Silicon type (Hawkeye id) */
  73. u8 dev; /* Device type from production_id reg */
  74. u32 type; /* Combined type id copied to omap_revision */
  75. };
  76. /* Register values to detect the OMAP version */
  77. static struct omap_id omap_ids[] __initdata = {
  78. { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
  79. { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
  80. { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
  81. { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
  82. { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
  83. { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
  84. };
  85. static void __iomem *tap_base;
  86. static u16 tap_prod_id;
  87. void omap_get_die_id(struct omap_die_id *odi)
  88. {
  89. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
  90. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
  91. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
  92. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
  93. }
  94. static void __init omap24xx_check_revision(void)
  95. {
  96. int i, j;
  97. u32 idcode, prod_id;
  98. u16 hawkeye;
  99. u8 dev_type, rev;
  100. struct omap_die_id odi;
  101. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  102. prod_id = read_tap_reg(tap_prod_id);
  103. hawkeye = (idcode >> 12) & 0xffff;
  104. rev = (idcode >> 28) & 0x0f;
  105. dev_type = (prod_id >> 16) & 0x0f;
  106. omap_get_die_id(&odi);
  107. pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
  108. idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
  109. pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
  110. pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
  111. odi.id_1, (odi.id_1 >> 28) & 0xf);
  112. pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
  113. pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
  114. pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
  115. prod_id, dev_type);
  116. /* Check hawkeye ids */
  117. for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
  118. if (hawkeye == omap_ids[i].hawkeye)
  119. break;
  120. }
  121. if (i == ARRAY_SIZE(omap_ids)) {
  122. printk(KERN_ERR "Unknown OMAP CPU id\n");
  123. return;
  124. }
  125. for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
  126. if (dev_type == omap_ids[j].dev)
  127. break;
  128. }
  129. if (j == ARRAY_SIZE(omap_ids)) {
  130. printk(KERN_ERR "Unknown OMAP device type. "
  131. "Handling it as OMAP%04x\n",
  132. omap_ids[i].type >> 16);
  133. j = i;
  134. }
  135. pr_info("OMAP%04x", omap_rev() >> 16);
  136. if ((omap_rev() >> 8) & 0x0f)
  137. pr_info("ES%x", (omap_rev() >> 12) & 0xf);
  138. pr_info("\n");
  139. }
  140. #define OMAP3_CHECK_FEATURE(status,feat) \
  141. if (((status & OMAP3_ ##feat## _MASK) \
  142. >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
  143. omap3_features |= OMAP3_HAS_ ##feat; \
  144. }
  145. static void __init omap3_check_features(void)
  146. {
  147. u32 status;
  148. omap3_features = 0;
  149. status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
  150. OMAP3_CHECK_FEATURE(status, L2CACHE);
  151. OMAP3_CHECK_FEATURE(status, IVA);
  152. OMAP3_CHECK_FEATURE(status, SGX);
  153. OMAP3_CHECK_FEATURE(status, NEON);
  154. OMAP3_CHECK_FEATURE(status, ISP);
  155. if (cpu_is_omap3630())
  156. omap3_features |= OMAP3_HAS_192MHZ_CLK;
  157. if (!cpu_is_omap3505() && !cpu_is_omap3517())
  158. omap3_features |= OMAP3_HAS_IO_WAKEUP;
  159. /*
  160. * TODO: Get additional info (where applicable)
  161. * e.g. Size of L2 cache.
  162. */
  163. }
  164. static void __init omap3_check_revision(void)
  165. {
  166. u32 cpuid, idcode;
  167. u16 hawkeye;
  168. u8 rev;
  169. omap_chip.oc = CHIP_IS_OMAP3430;
  170. /*
  171. * We cannot access revision registers on ES1.0.
  172. * If the processor type is Cortex-A8 and the revision is 0x0
  173. * it means its Cortex r0p0 which is 3430 ES1.0.
  174. */
  175. cpuid = read_cpuid(CPUID_ID);
  176. if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
  177. omap_revision = OMAP3430_REV_ES1_0;
  178. omap_chip.oc |= CHIP_IS_OMAP3430ES1;
  179. return;
  180. }
  181. /*
  182. * Detection for 34xx ES2.0 and above can be done with just
  183. * hawkeye and rev. See TRM 1.5.2 Device Identification.
  184. * Note that rev does not map directly to our defined processor
  185. * revision numbers as ES1.0 uses value 0.
  186. */
  187. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  188. hawkeye = (idcode >> 12) & 0xffff;
  189. rev = (idcode >> 28) & 0xff;
  190. switch (hawkeye) {
  191. case 0xb7ae:
  192. /* Handle 34xx/35xx devices */
  193. switch (rev) {
  194. case 0: /* Take care of early samples */
  195. case 1:
  196. omap_revision = OMAP3430_REV_ES2_0;
  197. omap_chip.oc |= CHIP_IS_OMAP3430ES2;
  198. break;
  199. case 2:
  200. omap_revision = OMAP3430_REV_ES2_1;
  201. omap_chip.oc |= CHIP_IS_OMAP3430ES2;
  202. break;
  203. case 3:
  204. omap_revision = OMAP3430_REV_ES3_0;
  205. omap_chip.oc |= CHIP_IS_OMAP3430ES3_0;
  206. break;
  207. case 4:
  208. omap_revision = OMAP3430_REV_ES3_1;
  209. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  210. break;
  211. case 7:
  212. /* FALLTHROUGH */
  213. default:
  214. /* Use the latest known revision as default */
  215. omap_revision = OMAP3430_REV_ES3_1_2;
  216. /* REVISIT: Add CHIP_IS_OMAP3430ES3_1_2? */
  217. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  218. }
  219. break;
  220. case 0xb868:
  221. /* Handle OMAP35xx/AM35xx devices
  222. *
  223. * Set the device to be OMAP3505 here. Actual device
  224. * is identified later based on the features.
  225. *
  226. * REVISIT: AM3505/AM3517 should have their own CHIP_IS
  227. */
  228. omap_revision = OMAP3505_REV(rev);
  229. omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
  230. break;
  231. case 0xb891:
  232. /* Handle 36xx devices */
  233. omap_chip.oc |= CHIP_IS_OMAP3630ES1;
  234. switch(rev) {
  235. case 0: /* Take care of early samples */
  236. omap_revision = OMAP3630_REV_ES1_0;
  237. break;
  238. case 1:
  239. omap_revision = OMAP3630_REV_ES1_1;
  240. omap_chip.oc |= CHIP_IS_OMAP3630ES1_1;
  241. break;
  242. case 2:
  243. default:
  244. omap_revision = OMAP3630_REV_ES1_2;
  245. omap_chip.oc |= CHIP_IS_OMAP3630ES1_2;
  246. }
  247. break;
  248. default:
  249. /* Unknown default to latest silicon rev as default*/
  250. omap_revision = OMAP3630_REV_ES1_2;
  251. omap_chip.oc |= CHIP_IS_OMAP3630ES1_2;
  252. }
  253. }
  254. static void __init omap4_check_revision(void)
  255. {
  256. u32 idcode;
  257. u16 hawkeye;
  258. u8 rev;
  259. char *rev_name = "ES1.0";
  260. /*
  261. * The IC rev detection is done with hawkeye and rev.
  262. * Note that rev does not map directly to defined processor
  263. * revision numbers as ES1.0 uses value 0.
  264. */
  265. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  266. hawkeye = (idcode >> 12) & 0xffff;
  267. rev = (idcode >> 28) & 0xff;
  268. if ((hawkeye == 0xb852) && (rev == 0x0)) {
  269. omap_revision = OMAP4430_REV_ES1_0;
  270. omap_chip.oc |= CHIP_IS_OMAP4430ES1;
  271. pr_info("OMAP%04x %s\n", omap_rev() >> 16, rev_name);
  272. return;
  273. }
  274. pr_err("Unknown OMAP4 CPU id\n");
  275. }
  276. #define OMAP3_SHOW_FEATURE(feat) \
  277. if (omap3_has_ ##feat()) \
  278. printk(#feat" ");
  279. static void __init omap3_cpuinfo(void)
  280. {
  281. u8 rev = GET_OMAP_REVISION();
  282. char cpu_name[16], cpu_rev[16];
  283. /* OMAP3430 and OMAP3530 are assumed to be same.
  284. *
  285. * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
  286. * on available features. Upon detection, update the CPU id
  287. * and CPU class bits.
  288. */
  289. if (cpu_is_omap3630()) {
  290. strcpy(cpu_name, "OMAP3630");
  291. } else if (cpu_is_omap3505()) {
  292. /*
  293. * AM35xx devices
  294. */
  295. if (omap3_has_sgx()) {
  296. omap_revision = OMAP3517_REV(rev);
  297. strcpy(cpu_name, "AM3517");
  298. } else {
  299. /* Already set in omap3_check_revision() */
  300. strcpy(cpu_name, "AM3505");
  301. }
  302. } else if (omap3_has_iva() && omap3_has_sgx()) {
  303. /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
  304. strcpy(cpu_name, "OMAP3430/3530");
  305. } else if (omap3_has_iva()) {
  306. omap_revision = OMAP3525_REV(rev);
  307. strcpy(cpu_name, "OMAP3525");
  308. } else if (omap3_has_sgx()) {
  309. omap_revision = OMAP3515_REV(rev);
  310. strcpy(cpu_name, "OMAP3515");
  311. } else {
  312. omap_revision = OMAP3503_REV(rev);
  313. strcpy(cpu_name, "OMAP3503");
  314. }
  315. switch (rev) {
  316. case OMAP_REVBITS_00:
  317. strcpy(cpu_rev, "1.0");
  318. break;
  319. case OMAP_REVBITS_01:
  320. strcpy(cpu_rev, "1.1");
  321. break;
  322. case OMAP_REVBITS_02:
  323. strcpy(cpu_rev, "1.2");
  324. break;
  325. case OMAP_REVBITS_10:
  326. strcpy(cpu_rev, "2.0");
  327. break;
  328. case OMAP_REVBITS_20:
  329. strcpy(cpu_rev, "2.1");
  330. break;
  331. case OMAP_REVBITS_30:
  332. strcpy(cpu_rev, "3.0");
  333. break;
  334. case OMAP_REVBITS_40:
  335. /* FALLTHROUGH */
  336. default:
  337. /* Use the latest known revision as default */
  338. strcpy(cpu_rev, "3.1");
  339. }
  340. /* Print verbose information */
  341. pr_info("%s ES%s (", cpu_name, cpu_rev);
  342. OMAP3_SHOW_FEATURE(l2cache);
  343. OMAP3_SHOW_FEATURE(iva);
  344. OMAP3_SHOW_FEATURE(sgx);
  345. OMAP3_SHOW_FEATURE(neon);
  346. OMAP3_SHOW_FEATURE(isp);
  347. OMAP3_SHOW_FEATURE(192mhz_clk);
  348. printk(")\n");
  349. }
  350. /*
  351. * Try to detect the exact revision of the omap we're running on
  352. */
  353. void __init omap2_check_revision(void)
  354. {
  355. /*
  356. * At this point we have an idea about the processor revision set
  357. * earlier with omap2_set_globals_tap().
  358. */
  359. if (cpu_is_omap24xx()) {
  360. omap24xx_check_revision();
  361. } else if (cpu_is_omap34xx()) {
  362. omap3_check_revision();
  363. omap3_check_features();
  364. omap3_cpuinfo();
  365. return;
  366. } else if (cpu_is_omap44xx()) {
  367. omap4_check_revision();
  368. return;
  369. } else {
  370. pr_err("OMAP revision unknown, please fix!\n");
  371. }
  372. /*
  373. * OK, now we know the exact revision. Initialize omap_chip bits
  374. * for powerdowmain and clockdomain code.
  375. */
  376. if (cpu_is_omap243x()) {
  377. /* Currently only supports 2430ES2.1 and 2430-all */
  378. omap_chip.oc |= CHIP_IS_OMAP2430;
  379. return;
  380. } else if (cpu_is_omap242x()) {
  381. /* Currently only supports 2420ES2.1.1 and 2420-all */
  382. omap_chip.oc |= CHIP_IS_OMAP2420;
  383. return;
  384. }
  385. pr_err("Uninitialized omap_chip, please fix!\n");
  386. }
  387. /*
  388. * Set up things for map_io and processor detection later on. Gets called
  389. * pretty much first thing from board init. For multi-omap, this gets
  390. * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
  391. * detect the exact revision later on in omap2_detect_revision() once map_io
  392. * is done.
  393. */
  394. void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
  395. {
  396. omap_revision = omap2_globals->class;
  397. tap_base = omap2_globals->tap;
  398. if (cpu_is_omap34xx())
  399. tap_prod_id = 0x0210;
  400. else
  401. tap_prod_id = 0x0208;
  402. }