cm-regbits-34xx.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
  2. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_34XX_H
  3. /*
  4. * OMAP3430 Clock Management register bits
  5. *
  6. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "cm.h"
  16. /* Bits shared between registers */
  17. /* CM_FCLKEN1_CORE and CM_ICLKEN1_CORE shared bits */
  18. #define OMAP3430ES2_EN_MMC3_MASK (1 << 30)
  19. #define OMAP3430ES2_EN_MMC3_SHIFT 30
  20. #define OMAP3430_EN_MSPRO_MASK (1 << 23)
  21. #define OMAP3430_EN_MSPRO_SHIFT 23
  22. #define OMAP3430_EN_HDQ_MASK (1 << 22)
  23. #define OMAP3430_EN_HDQ_SHIFT 22
  24. #define OMAP3430ES1_EN_FSHOSTUSB_MASK (1 << 5)
  25. #define OMAP3430ES1_EN_FSHOSTUSB_SHIFT 5
  26. #define OMAP3430ES1_EN_D2D_MASK (1 << 3)
  27. #define OMAP3430ES1_EN_D2D_SHIFT 3
  28. #define OMAP3430_EN_SSI_MASK (1 << 0)
  29. #define OMAP3430_EN_SSI_SHIFT 0
  30. /* CM_FCLKEN3_CORE and CM_ICLKEN3_CORE shared bits */
  31. #define OMAP3430ES2_EN_USBTLL_SHIFT 2
  32. #define OMAP3430ES2_EN_USBTLL_MASK (1 << 2)
  33. /* CM_FCLKEN_WKUP and CM_ICLKEN_WKUP shared bits */
  34. #define OMAP3430_EN_WDT2_MASK (1 << 5)
  35. #define OMAP3430_EN_WDT2_SHIFT 5
  36. /* CM_ICLKEN_CAM, CM_FCLKEN_CAM shared bits */
  37. #define OMAP3430_EN_CAM_MASK (1 << 0)
  38. #define OMAP3430_EN_CAM_SHIFT 0
  39. /* CM_FCLKEN_PER, CM_ICLKEN_PER shared bits */
  40. #define OMAP3430_EN_WDT3_MASK (1 << 12)
  41. #define OMAP3430_EN_WDT3_SHIFT 12
  42. /* CM_CLKSEL2_EMU, CM_CLKSEL3_EMU shared bits */
  43. #define OMAP3430_OVERRIDE_ENABLE_MASK (1 << 19)
  44. /* Bits specific to each register */
  45. /* CM_FCLKEN_IVA2 */
  46. #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK (1 << 0)
  47. #define OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT 0
  48. /* CM_CLKEN_PLL_IVA2 */
  49. #define OMAP3430_IVA2_DPLL_RAMPTIME_SHIFT 8
  50. #define OMAP3430_IVA2_DPLL_RAMPTIME_MASK (0x3 << 8)
  51. #define OMAP3430_IVA2_DPLL_FREQSEL_SHIFT 4
  52. #define OMAP3430_IVA2_DPLL_FREQSEL_MASK (0xf << 4)
  53. #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT 3
  54. #define OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_MASK (1 << 3)
  55. #define OMAP3430_EN_IVA2_DPLL_SHIFT 0
  56. #define OMAP3430_EN_IVA2_DPLL_MASK (0x7 << 0)
  57. /* CM_IDLEST_IVA2 */
  58. #define OMAP3430_ST_IVA2_MASK (1 << 0)
  59. /* CM_IDLEST_PLL_IVA2 */
  60. #define OMAP3430_ST_IVA2_CLK_SHIFT 0
  61. #define OMAP3430_ST_IVA2_CLK_MASK (1 << 0)
  62. /* CM_AUTOIDLE_PLL_IVA2 */
  63. #define OMAP3430_AUTO_IVA2_DPLL_SHIFT 0
  64. #define OMAP3430_AUTO_IVA2_DPLL_MASK (0x7 << 0)
  65. /* CM_CLKSEL1_PLL_IVA2 */
  66. #define OMAP3430_IVA2_CLK_SRC_SHIFT 19
  67. #define OMAP3430_IVA2_CLK_SRC_MASK (0x3 << 19)
  68. #define OMAP3430_IVA2_DPLL_MULT_SHIFT 8
  69. #define OMAP3430_IVA2_DPLL_MULT_MASK (0x7ff << 8)
  70. #define OMAP3430_IVA2_DPLL_DIV_SHIFT 0
  71. #define OMAP3430_IVA2_DPLL_DIV_MASK (0x7f << 0)
  72. /* CM_CLKSEL2_PLL_IVA2 */
  73. #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT 0
  74. #define OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  75. /* CM_CLKSTCTRL_IVA2 */
  76. #define OMAP3430_CLKTRCTRL_IVA2_SHIFT 0
  77. #define OMAP3430_CLKTRCTRL_IVA2_MASK (0x3 << 0)
  78. /* CM_CLKSTST_IVA2 */
  79. #define OMAP3430_CLKACTIVITY_IVA2_SHIFT 0
  80. #define OMAP3430_CLKACTIVITY_IVA2_MASK (1 << 0)
  81. /* CM_REVISION specific bits */
  82. /* CM_SYSCONFIG specific bits */
  83. /* CM_CLKEN_PLL_MPU */
  84. #define OMAP3430_MPU_DPLL_RAMPTIME_SHIFT 8
  85. #define OMAP3430_MPU_DPLL_RAMPTIME_MASK (0x3 << 8)
  86. #define OMAP3430_MPU_DPLL_FREQSEL_SHIFT 4
  87. #define OMAP3430_MPU_DPLL_FREQSEL_MASK (0xf << 4)
  88. #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT 3
  89. #define OMAP3430_EN_MPU_DPLL_DRIFTGUARD_MASK (1 << 3)
  90. #define OMAP3430_EN_MPU_DPLL_SHIFT 0
  91. #define OMAP3430_EN_MPU_DPLL_MASK (0x7 << 0)
  92. /* CM_IDLEST_MPU */
  93. #define OMAP3430_ST_MPU_MASK (1 << 0)
  94. /* CM_IDLEST_PLL_MPU */
  95. #define OMAP3430_ST_MPU_CLK_SHIFT 0
  96. #define OMAP3430_ST_MPU_CLK_MASK (1 << 0)
  97. /* CM_AUTOIDLE_PLL_MPU */
  98. #define OMAP3430_AUTO_MPU_DPLL_SHIFT 0
  99. #define OMAP3430_AUTO_MPU_DPLL_MASK (0x7 << 0)
  100. /* CM_CLKSEL1_PLL_MPU */
  101. #define OMAP3430_MPU_CLK_SRC_SHIFT 19
  102. #define OMAP3430_MPU_CLK_SRC_MASK (0x3 << 19)
  103. #define OMAP3430_MPU_DPLL_MULT_SHIFT 8
  104. #define OMAP3430_MPU_DPLL_MULT_MASK (0x7ff << 8)
  105. #define OMAP3430_MPU_DPLL_DIV_SHIFT 0
  106. #define OMAP3430_MPU_DPLL_DIV_MASK (0x7f << 0)
  107. /* CM_CLKSEL2_PLL_MPU */
  108. #define OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT 0
  109. #define OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  110. /* CM_CLKSTCTRL_MPU */
  111. #define OMAP3430_CLKTRCTRL_MPU_SHIFT 0
  112. #define OMAP3430_CLKTRCTRL_MPU_MASK (0x3 << 0)
  113. /* CM_CLKSTST_MPU */
  114. #define OMAP3430_CLKACTIVITY_MPU_SHIFT 0
  115. #define OMAP3430_CLKACTIVITY_MPU_MASK (1 << 0)
  116. /* CM_FCLKEN1_CORE specific bits */
  117. #define OMAP3430_EN_MODEM_MASK (1 << 31)
  118. #define OMAP3430_EN_MODEM_SHIFT 31
  119. /* CM_ICLKEN1_CORE specific bits */
  120. #define OMAP3430_EN_ICR_MASK (1 << 29)
  121. #define OMAP3430_EN_ICR_SHIFT 29
  122. #define OMAP3430_EN_AES2_MASK (1 << 28)
  123. #define OMAP3430_EN_AES2_SHIFT 28
  124. #define OMAP3430_EN_SHA12_MASK (1 << 27)
  125. #define OMAP3430_EN_SHA12_SHIFT 27
  126. #define OMAP3430_EN_DES2_MASK (1 << 26)
  127. #define OMAP3430_EN_DES2_SHIFT 26
  128. #define OMAP3430ES1_EN_FAC_MASK (1 << 8)
  129. #define OMAP3430ES1_EN_FAC_SHIFT 8
  130. #define OMAP3430_EN_MAILBOXES_MASK (1 << 7)
  131. #define OMAP3430_EN_MAILBOXES_SHIFT 7
  132. #define OMAP3430_EN_OMAPCTRL_MASK (1 << 6)
  133. #define OMAP3430_EN_OMAPCTRL_SHIFT 6
  134. #define OMAP3430_EN_SAD2D_MASK (1 << 3)
  135. #define OMAP3430_EN_SAD2D_SHIFT 3
  136. #define OMAP3430_EN_SDRC_MASK (1 << 1)
  137. #define OMAP3430_EN_SDRC_SHIFT 1
  138. /* AM35XX specific CM_ICLKEN1_CORE bits */
  139. #define AM35XX_EN_IPSS_MASK (1 << 4)
  140. #define AM35XX_EN_IPSS_SHIFT 4
  141. #define AM35XX_EN_UART4_MASK (1 << 23)
  142. #define AM35XX_EN_UART4_SHIFT 23
  143. /* CM_ICLKEN2_CORE */
  144. #define OMAP3430_EN_PKA_MASK (1 << 4)
  145. #define OMAP3430_EN_PKA_SHIFT 4
  146. #define OMAP3430_EN_AES1_MASK (1 << 3)
  147. #define OMAP3430_EN_AES1_SHIFT 3
  148. #define OMAP3430_EN_RNG_MASK (1 << 2)
  149. #define OMAP3430_EN_RNG_SHIFT 2
  150. #define OMAP3430_EN_SHA11_MASK (1 << 1)
  151. #define OMAP3430_EN_SHA11_SHIFT 1
  152. #define OMAP3430_EN_DES1_MASK (1 << 0)
  153. #define OMAP3430_EN_DES1_SHIFT 0
  154. /* CM_ICLKEN3_CORE */
  155. #define OMAP3430_EN_MAD2D_SHIFT 3
  156. #define OMAP3430_EN_MAD2D_MASK (1 << 3)
  157. /* CM_FCLKEN3_CORE specific bits */
  158. #define OMAP3430ES2_EN_TS_SHIFT 1
  159. #define OMAP3430ES2_EN_TS_MASK (1 << 1)
  160. #define OMAP3430ES2_EN_CPEFUSE_SHIFT 0
  161. #define OMAP3430ES2_EN_CPEFUSE_MASK (1 << 0)
  162. /* CM_IDLEST1_CORE specific bits */
  163. #define OMAP3430ES2_ST_MMC3_SHIFT 30
  164. #define OMAP3430ES2_ST_MMC3_MASK (1 << 30)
  165. #define OMAP3430_ST_ICR_SHIFT 29
  166. #define OMAP3430_ST_ICR_MASK (1 << 29)
  167. #define OMAP3430_ST_AES2_SHIFT 28
  168. #define OMAP3430_ST_AES2_MASK (1 << 28)
  169. #define OMAP3430_ST_SHA12_SHIFT 27
  170. #define OMAP3430_ST_SHA12_MASK (1 << 27)
  171. #define OMAP3430_ST_DES2_SHIFT 26
  172. #define OMAP3430_ST_DES2_MASK (1 << 26)
  173. #define OMAP3430_ST_MSPRO_SHIFT 23
  174. #define OMAP3430_ST_MSPRO_MASK (1 << 23)
  175. #define OMAP3430_ST_HDQ_SHIFT 22
  176. #define OMAP3430_ST_HDQ_MASK (1 << 22)
  177. #define OMAP3430ES1_ST_FAC_SHIFT 8
  178. #define OMAP3430ES1_ST_FAC_MASK (1 << 8)
  179. #define OMAP3430ES2_ST_SSI_IDLE_SHIFT 8
  180. #define OMAP3430ES2_ST_SSI_IDLE_MASK (1 << 8)
  181. #define OMAP3430_ST_MAILBOXES_SHIFT 7
  182. #define OMAP3430_ST_MAILBOXES_MASK (1 << 7)
  183. #define OMAP3430_ST_OMAPCTRL_SHIFT 6
  184. #define OMAP3430_ST_OMAPCTRL_MASK (1 << 6)
  185. #define OMAP3430_ST_SDMA_SHIFT 2
  186. #define OMAP3430_ST_SDMA_MASK (1 << 2)
  187. #define OMAP3430_ST_SDRC_SHIFT 1
  188. #define OMAP3430_ST_SDRC_MASK (1 << 1)
  189. #define OMAP3430_ST_SSI_STDBY_SHIFT 0
  190. #define OMAP3430_ST_SSI_STDBY_MASK (1 << 0)
  191. /* AM35xx specific CM_IDLEST1_CORE bits */
  192. #define AM35XX_ST_IPSS_SHIFT 5
  193. #define AM35XX_ST_IPSS_MASK (1 << 5)
  194. /* CM_IDLEST2_CORE */
  195. #define OMAP3430_ST_PKA_SHIFT 4
  196. #define OMAP3430_ST_PKA_MASK (1 << 4)
  197. #define OMAP3430_ST_AES1_SHIFT 3
  198. #define OMAP3430_ST_AES1_MASK (1 << 3)
  199. #define OMAP3430_ST_RNG_SHIFT 2
  200. #define OMAP3430_ST_RNG_MASK (1 << 2)
  201. #define OMAP3430_ST_SHA11_SHIFT 1
  202. #define OMAP3430_ST_SHA11_MASK (1 << 1)
  203. #define OMAP3430_ST_DES1_SHIFT 0
  204. #define OMAP3430_ST_DES1_MASK (1 << 0)
  205. /* CM_IDLEST3_CORE */
  206. #define OMAP3430ES2_ST_USBTLL_SHIFT 2
  207. #define OMAP3430ES2_ST_USBTLL_MASK (1 << 2)
  208. #define OMAP3430ES2_ST_CPEFUSE_SHIFT 0
  209. #define OMAP3430ES2_ST_CPEFUSE_MASK (1 << 0)
  210. /* CM_AUTOIDLE1_CORE */
  211. #define OMAP3430_AUTO_MODEM_MASK (1 << 31)
  212. #define OMAP3430_AUTO_MODEM_SHIFT 31
  213. #define OMAP3430ES2_AUTO_MMC3_MASK (1 << 30)
  214. #define OMAP3430ES2_AUTO_MMC3_SHIFT 30
  215. #define OMAP3430ES2_AUTO_ICR_MASK (1 << 29)
  216. #define OMAP3430ES2_AUTO_ICR_SHIFT 29
  217. #define OMAP3430_AUTO_AES2_MASK (1 << 28)
  218. #define OMAP3430_AUTO_AES2_SHIFT 28
  219. #define OMAP3430_AUTO_SHA12_MASK (1 << 27)
  220. #define OMAP3430_AUTO_SHA12_SHIFT 27
  221. #define OMAP3430_AUTO_DES2_MASK (1 << 26)
  222. #define OMAP3430_AUTO_DES2_SHIFT 26
  223. #define OMAP3430_AUTO_MMC2_MASK (1 << 25)
  224. #define OMAP3430_AUTO_MMC2_SHIFT 25
  225. #define OMAP3430_AUTO_MMC1_MASK (1 << 24)
  226. #define OMAP3430_AUTO_MMC1_SHIFT 24
  227. #define OMAP3430_AUTO_MSPRO_MASK (1 << 23)
  228. #define OMAP3430_AUTO_MSPRO_SHIFT 23
  229. #define OMAP3430_AUTO_HDQ_MASK (1 << 22)
  230. #define OMAP3430_AUTO_HDQ_SHIFT 22
  231. #define OMAP3430_AUTO_MCSPI4_MASK (1 << 21)
  232. #define OMAP3430_AUTO_MCSPI4_SHIFT 21
  233. #define OMAP3430_AUTO_MCSPI3_MASK (1 << 20)
  234. #define OMAP3430_AUTO_MCSPI3_SHIFT 20
  235. #define OMAP3430_AUTO_MCSPI2_MASK (1 << 19)
  236. #define OMAP3430_AUTO_MCSPI2_SHIFT 19
  237. #define OMAP3430_AUTO_MCSPI1_MASK (1 << 18)
  238. #define OMAP3430_AUTO_MCSPI1_SHIFT 18
  239. #define OMAP3430_AUTO_I2C3_MASK (1 << 17)
  240. #define OMAP3430_AUTO_I2C3_SHIFT 17
  241. #define OMAP3430_AUTO_I2C2_MASK (1 << 16)
  242. #define OMAP3430_AUTO_I2C2_SHIFT 16
  243. #define OMAP3430_AUTO_I2C1_MASK (1 << 15)
  244. #define OMAP3430_AUTO_I2C1_SHIFT 15
  245. #define OMAP3430_AUTO_UART2_MASK (1 << 14)
  246. #define OMAP3430_AUTO_UART2_SHIFT 14
  247. #define OMAP3430_AUTO_UART1_MASK (1 << 13)
  248. #define OMAP3430_AUTO_UART1_SHIFT 13
  249. #define OMAP3430_AUTO_GPT11_MASK (1 << 12)
  250. #define OMAP3430_AUTO_GPT11_SHIFT 12
  251. #define OMAP3430_AUTO_GPT10_MASK (1 << 11)
  252. #define OMAP3430_AUTO_GPT10_SHIFT 11
  253. #define OMAP3430_AUTO_MCBSP5_MASK (1 << 10)
  254. #define OMAP3430_AUTO_MCBSP5_SHIFT 10
  255. #define OMAP3430_AUTO_MCBSP1_MASK (1 << 9)
  256. #define OMAP3430_AUTO_MCBSP1_SHIFT 9
  257. #define OMAP3430ES1_AUTO_FAC_MASK (1 << 8)
  258. #define OMAP3430ES1_AUTO_FAC_SHIFT 8
  259. #define OMAP3430_AUTO_MAILBOXES_MASK (1 << 7)
  260. #define OMAP3430_AUTO_MAILBOXES_SHIFT 7
  261. #define OMAP3430_AUTO_OMAPCTRL_MASK (1 << 6)
  262. #define OMAP3430_AUTO_OMAPCTRL_SHIFT 6
  263. #define OMAP3430ES1_AUTO_FSHOSTUSB_MASK (1 << 5)
  264. #define OMAP3430ES1_AUTO_FSHOSTUSB_SHIFT 5
  265. #define OMAP3430_AUTO_HSOTGUSB_MASK (1 << 4)
  266. #define OMAP3430_AUTO_HSOTGUSB_SHIFT 4
  267. #define OMAP3430ES1_AUTO_D2D_MASK (1 << 3)
  268. #define OMAP3430ES1_AUTO_D2D_SHIFT 3
  269. #define OMAP3430_AUTO_SAD2D_MASK (1 << 3)
  270. #define OMAP3430_AUTO_SAD2D_SHIFT 3
  271. #define OMAP3430_AUTO_SSI_MASK (1 << 0)
  272. #define OMAP3430_AUTO_SSI_SHIFT 0
  273. /* CM_AUTOIDLE2_CORE */
  274. #define OMAP3430_AUTO_PKA_MASK (1 << 4)
  275. #define OMAP3430_AUTO_PKA_SHIFT 4
  276. #define OMAP3430_AUTO_AES1_MASK (1 << 3)
  277. #define OMAP3430_AUTO_AES1_SHIFT 3
  278. #define OMAP3430_AUTO_RNG_MASK (1 << 2)
  279. #define OMAP3430_AUTO_RNG_SHIFT 2
  280. #define OMAP3430_AUTO_SHA11_MASK (1 << 1)
  281. #define OMAP3430_AUTO_SHA11_SHIFT 1
  282. #define OMAP3430_AUTO_DES1_MASK (1 << 0)
  283. #define OMAP3430_AUTO_DES1_SHIFT 0
  284. /* CM_AUTOIDLE3_CORE */
  285. #define OMAP3430ES2_AUTO_USBHOST (1 << 0)
  286. #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
  287. #define OMAP3430ES2_AUTO_USBTLL (1 << 2)
  288. #define OMAP3430ES2_AUTO_USBTLL_SHIFT 2
  289. #define OMAP3430ES2_AUTO_USBTLL_MASK (1 << 2)
  290. #define OMAP3430_AUTO_MAD2D_SHIFT 3
  291. #define OMAP3430_AUTO_MAD2D_MASK (1 << 3)
  292. /* CM_CLKSEL_CORE */
  293. #define OMAP3430_CLKSEL_SSI_SHIFT 8
  294. #define OMAP3430_CLKSEL_SSI_MASK (0xf << 8)
  295. #define OMAP3430_CLKSEL_GPT11_MASK (1 << 7)
  296. #define OMAP3430_CLKSEL_GPT11_SHIFT 7
  297. #define OMAP3430_CLKSEL_GPT10_MASK (1 << 6)
  298. #define OMAP3430_CLKSEL_GPT10_SHIFT 6
  299. #define OMAP3430ES1_CLKSEL_FSHOSTUSB_SHIFT 4
  300. #define OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK (0x3 << 4)
  301. #define OMAP3430_CLKSEL_L4_SHIFT 2
  302. #define OMAP3430_CLKSEL_L4_MASK (0x3 << 2)
  303. #define OMAP3430_CLKSEL_L3_SHIFT 0
  304. #define OMAP3430_CLKSEL_L3_MASK (0x3 << 0)
  305. #define OMAP3630_CLKSEL_96M_SHIFT 12
  306. #define OMAP3630_CLKSEL_96M_MASK (0x3 << 12)
  307. /* CM_CLKSTCTRL_CORE */
  308. #define OMAP3430ES1_CLKTRCTRL_D2D_SHIFT 4
  309. #define OMAP3430ES1_CLKTRCTRL_D2D_MASK (0x3 << 4)
  310. #define OMAP3430_CLKTRCTRL_L4_SHIFT 2
  311. #define OMAP3430_CLKTRCTRL_L4_MASK (0x3 << 2)
  312. #define OMAP3430_CLKTRCTRL_L3_SHIFT 0
  313. #define OMAP3430_CLKTRCTRL_L3_MASK (0x3 << 0)
  314. /* CM_CLKSTST_CORE */
  315. #define OMAP3430ES1_CLKACTIVITY_D2D_SHIFT 2
  316. #define OMAP3430ES1_CLKACTIVITY_D2D_MASK (1 << 2)
  317. #define OMAP3430_CLKACTIVITY_L4_SHIFT 1
  318. #define OMAP3430_CLKACTIVITY_L4_MASK (1 << 1)
  319. #define OMAP3430_CLKACTIVITY_L3_SHIFT 0
  320. #define OMAP3430_CLKACTIVITY_L3_MASK (1 << 0)
  321. /* CM_FCLKEN_GFX */
  322. #define OMAP3430ES1_EN_3D_MASK (1 << 2)
  323. #define OMAP3430ES1_EN_3D_SHIFT 2
  324. #define OMAP3430ES1_EN_2D_MASK (1 << 1)
  325. #define OMAP3430ES1_EN_2D_SHIFT 1
  326. /* CM_ICLKEN_GFX specific bits */
  327. /* CM_IDLEST_GFX specific bits */
  328. /* CM_CLKSEL_GFX specific bits */
  329. /* CM_SLEEPDEP_GFX specific bits */
  330. /* CM_CLKSTCTRL_GFX */
  331. #define OMAP3430ES1_CLKTRCTRL_GFX_SHIFT 0
  332. #define OMAP3430ES1_CLKTRCTRL_GFX_MASK (0x3 << 0)
  333. /* CM_CLKSTST_GFX */
  334. #define OMAP3430ES1_CLKACTIVITY_GFX_SHIFT 0
  335. #define OMAP3430ES1_CLKACTIVITY_GFX_MASK (1 << 0)
  336. /* CM_FCLKEN_SGX */
  337. #define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT 1
  338. #define OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_MASK (1 << 1)
  339. /* CM_IDLEST_SGX */
  340. #define OMAP3430ES2_ST_SGX_SHIFT 1
  341. #define OMAP3430ES2_ST_SGX_MASK (1 << 1)
  342. /* CM_ICLKEN_SGX */
  343. #define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT 0
  344. #define OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_MASK (1 << 0)
  345. /* CM_CLKSEL_SGX */
  346. #define OMAP3430ES2_CLKSEL_SGX_SHIFT 0
  347. #define OMAP3430ES2_CLKSEL_SGX_MASK (0x7 << 0)
  348. /* CM_CLKSTCTRL_SGX */
  349. #define OMAP3430ES2_CLKTRCTRL_SGX_SHIFT 0
  350. #define OMAP3430ES2_CLKTRCTRL_SGX_MASK (0x3 << 0)
  351. /* CM_CLKSTST_SGX */
  352. #define OMAP3430ES2_CLKACTIVITY_SGX_SHIFT 0
  353. #define OMAP3430ES2_CLKACTIVITY_SGX_MASK (1 << 0)
  354. /* CM_FCLKEN_WKUP specific bits */
  355. #define OMAP3430ES2_EN_USIMOCP_SHIFT 9
  356. #define OMAP3430ES2_EN_USIMOCP_MASK (1 << 9)
  357. /* CM_ICLKEN_WKUP specific bits */
  358. #define OMAP3430_EN_WDT1_MASK (1 << 4)
  359. #define OMAP3430_EN_WDT1_SHIFT 4
  360. #define OMAP3430_EN_32KSYNC_MASK (1 << 2)
  361. #define OMAP3430_EN_32KSYNC_SHIFT 2
  362. /* CM_IDLEST_WKUP specific bits */
  363. #define OMAP3430ES2_ST_USIMOCP_SHIFT 9
  364. #define OMAP3430ES2_ST_USIMOCP_MASK (1 << 9)
  365. #define OMAP3430_ST_WDT2_SHIFT 5
  366. #define OMAP3430_ST_WDT2_MASK (1 << 5)
  367. #define OMAP3430_ST_WDT1_SHIFT 4
  368. #define OMAP3430_ST_WDT1_MASK (1 << 4)
  369. #define OMAP3430_ST_32KSYNC_SHIFT 2
  370. #define OMAP3430_ST_32KSYNC_MASK (1 << 2)
  371. /* CM_AUTOIDLE_WKUP */
  372. #define OMAP3430ES2_AUTO_USIMOCP_MASK (1 << 9)
  373. #define OMAP3430ES2_AUTO_USIMOCP_SHIFT 9
  374. #define OMAP3430_AUTO_WDT2_MASK (1 << 5)
  375. #define OMAP3430_AUTO_WDT2_SHIFT 5
  376. #define OMAP3430_AUTO_WDT1_MASK (1 << 4)
  377. #define OMAP3430_AUTO_WDT1_SHIFT 4
  378. #define OMAP3430_AUTO_GPIO1_MASK (1 << 3)
  379. #define OMAP3430_AUTO_GPIO1_SHIFT 3
  380. #define OMAP3430_AUTO_32KSYNC_MASK (1 << 2)
  381. #define OMAP3430_AUTO_32KSYNC_SHIFT 2
  382. #define OMAP3430_AUTO_GPT12_MASK (1 << 1)
  383. #define OMAP3430_AUTO_GPT12_SHIFT 1
  384. #define OMAP3430_AUTO_GPT1_MASK (1 << 0)
  385. #define OMAP3430_AUTO_GPT1_SHIFT 0
  386. /* CM_CLKSEL_WKUP */
  387. #define OMAP3430ES2_CLKSEL_USIMOCP_MASK (0xf << 3)
  388. #define OMAP3430_CLKSEL_RM_SHIFT 1
  389. #define OMAP3430_CLKSEL_RM_MASK (0x3 << 1)
  390. #define OMAP3430_CLKSEL_GPT1_SHIFT 0
  391. #define OMAP3430_CLKSEL_GPT1_MASK (1 << 0)
  392. /* CM_CLKEN_PLL */
  393. #define OMAP3430_PWRDN_EMU_PERIPH_SHIFT 31
  394. #define OMAP3430_PWRDN_CAM_SHIFT 30
  395. #define OMAP3430_PWRDN_DSS1_SHIFT 29
  396. #define OMAP3430_PWRDN_TV_SHIFT 28
  397. #define OMAP3430_PWRDN_96M_SHIFT 27
  398. #define OMAP3430_PERIPH_DPLL_RAMPTIME_SHIFT 24
  399. #define OMAP3430_PERIPH_DPLL_RAMPTIME_MASK (0x3 << 24)
  400. #define OMAP3430_PERIPH_DPLL_FREQSEL_SHIFT 20
  401. #define OMAP3430_PERIPH_DPLL_FREQSEL_MASK (0xf << 20)
  402. #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT 19
  403. #define OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_MASK (1 << 19)
  404. #define OMAP3430_EN_PERIPH_DPLL_SHIFT 16
  405. #define OMAP3430_EN_PERIPH_DPLL_MASK (0x7 << 16)
  406. #define OMAP3430_PWRDN_EMU_CORE_SHIFT 12
  407. #define OMAP3430_CORE_DPLL_RAMPTIME_SHIFT 8
  408. #define OMAP3430_CORE_DPLL_RAMPTIME_MASK (0x3 << 8)
  409. #define OMAP3430_CORE_DPLL_FREQSEL_SHIFT 4
  410. #define OMAP3430_CORE_DPLL_FREQSEL_MASK (0xf << 4)
  411. #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT 3
  412. #define OMAP3430_EN_CORE_DPLL_DRIFTGUARD_MASK (1 << 3)
  413. #define OMAP3430_EN_CORE_DPLL_SHIFT 0
  414. #define OMAP3430_EN_CORE_DPLL_MASK (0x7 << 0)
  415. /* CM_CLKEN2_PLL */
  416. #define OMAP3430ES2_EN_PERIPH2_DPLL_LPMODE_SHIFT 10
  417. #define OMAP3430ES2_PERIPH2_DPLL_RAMPTIME_MASK (0x3 << 8)
  418. #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_SHIFT 4
  419. #define OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK (0xf << 4)
  420. #define OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT 3
  421. #define OMAP3430ES2_EN_PERIPH2_DPLL_SHIFT 0
  422. #define OMAP3430ES2_EN_PERIPH2_DPLL_MASK (0x7 << 0)
  423. /* CM_IDLEST_CKGEN */
  424. #define OMAP3430_ST_54M_CLK_MASK (1 << 5)
  425. #define OMAP3430_ST_12M_CLK_MASK (1 << 4)
  426. #define OMAP3430_ST_48M_CLK_MASK (1 << 3)
  427. #define OMAP3430_ST_96M_CLK_MASK (1 << 2)
  428. #define OMAP3430_ST_PERIPH_CLK_SHIFT 1
  429. #define OMAP3430_ST_PERIPH_CLK_MASK (1 << 1)
  430. #define OMAP3430_ST_CORE_CLK_SHIFT 0
  431. #define OMAP3430_ST_CORE_CLK_MASK (1 << 0)
  432. /* CM_IDLEST2_CKGEN */
  433. #define OMAP3430ES2_ST_USIM_CLK_SHIFT 2
  434. #define OMAP3430ES2_ST_USIM_CLK_MASK (1 << 2)
  435. #define OMAP3430ES2_ST_120M_CLK_SHIFT 1
  436. #define OMAP3430ES2_ST_120M_CLK_MASK (1 << 1)
  437. #define OMAP3430ES2_ST_PERIPH2_CLK_SHIFT 0
  438. #define OMAP3430ES2_ST_PERIPH2_CLK_MASK (1 << 0)
  439. /* CM_AUTOIDLE_PLL */
  440. #define OMAP3430_AUTO_PERIPH_DPLL_SHIFT 3
  441. #define OMAP3430_AUTO_PERIPH_DPLL_MASK (0x7 << 3)
  442. #define OMAP3430_AUTO_CORE_DPLL_SHIFT 0
  443. #define OMAP3430_AUTO_CORE_DPLL_MASK (0x7 << 0)
  444. /* CM_AUTOIDLE2_PLL */
  445. #define OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT 0
  446. #define OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK (0x7 << 0)
  447. /* CM_CLKSEL1_PLL */
  448. /* Note that OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK was (0x3 << 27) on 3430ES1 */
  449. #define OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT 27
  450. #define OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK (0x1f << 27)
  451. #define OMAP3430_CORE_DPLL_MULT_SHIFT 16
  452. #define OMAP3430_CORE_DPLL_MULT_MASK (0x7ff << 16)
  453. #define OMAP3430_CORE_DPLL_DIV_SHIFT 8
  454. #define OMAP3430_CORE_DPLL_DIV_MASK (0x7f << 8)
  455. #define OMAP3430_SOURCE_96M_SHIFT 6
  456. #define OMAP3430_SOURCE_96M_MASK (1 << 6)
  457. #define OMAP3430_SOURCE_54M_SHIFT 5
  458. #define OMAP3430_SOURCE_54M_MASK (1 << 5)
  459. #define OMAP3430_SOURCE_48M_SHIFT 3
  460. #define OMAP3430_SOURCE_48M_MASK (1 << 3)
  461. /* CM_CLKSEL2_PLL */
  462. #define OMAP3430_PERIPH_DPLL_MULT_SHIFT 8
  463. #define OMAP3430_PERIPH_DPLL_MULT_MASK (0x7ff << 8)
  464. #define OMAP3630_PERIPH_DPLL_MULT_MASK (0xfff << 8)
  465. #define OMAP3430_PERIPH_DPLL_DIV_SHIFT 0
  466. #define OMAP3430_PERIPH_DPLL_DIV_MASK (0x7f << 0)
  467. #define OMAP3630_PERIPH_DPLL_DCO_SEL_SHIFT 21
  468. #define OMAP3630_PERIPH_DPLL_DCO_SEL_MASK (0x7 << 21)
  469. #define OMAP3630_PERIPH_DPLL_SD_DIV_SHIFT 24
  470. #define OMAP3630_PERIPH_DPLL_SD_DIV_MASK (0xff << 24)
  471. /* CM_CLKSEL3_PLL */
  472. #define OMAP3430_DIV_96M_SHIFT 0
  473. #define OMAP3430_DIV_96M_MASK (0x1f << 0)
  474. #define OMAP3630_DIV_96M_MASK (0x3f << 0)
  475. /* CM_CLKSEL4_PLL */
  476. #define OMAP3430ES2_PERIPH2_DPLL_MULT_SHIFT 8
  477. #define OMAP3430ES2_PERIPH2_DPLL_MULT_MASK (0x7ff << 8)
  478. #define OMAP3430ES2_PERIPH2_DPLL_DIV_SHIFT 0
  479. #define OMAP3430ES2_PERIPH2_DPLL_DIV_MASK (0x7f << 0)
  480. /* CM_CLKSEL5_PLL */
  481. #define OMAP3430ES2_DIV_120M_SHIFT 0
  482. #define OMAP3430ES2_DIV_120M_MASK (0x1f << 0)
  483. /* CM_CLKOUT_CTRL */
  484. #define OMAP3430_CLKOUT2_EN_SHIFT 7
  485. #define OMAP3430_CLKOUT2_EN_MASK (1 << 7)
  486. #define OMAP3430_CLKOUT2_DIV_SHIFT 3
  487. #define OMAP3430_CLKOUT2_DIV_MASK (0x7 << 3)
  488. #define OMAP3430_CLKOUT2SOURCE_SHIFT 0
  489. #define OMAP3430_CLKOUT2SOURCE_MASK (0x3 << 0)
  490. /* CM_FCLKEN_DSS */
  491. #define OMAP3430_EN_TV_MASK (1 << 2)
  492. #define OMAP3430_EN_TV_SHIFT 2
  493. #define OMAP3430_EN_DSS2_MASK (1 << 1)
  494. #define OMAP3430_EN_DSS2_SHIFT 1
  495. #define OMAP3430_EN_DSS1_MASK (1 << 0)
  496. #define OMAP3430_EN_DSS1_SHIFT 0
  497. /* CM_ICLKEN_DSS */
  498. #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_MASK (1 << 0)
  499. #define OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT 0
  500. /* CM_IDLEST_DSS */
  501. #define OMAP3430ES2_ST_DSS_IDLE_SHIFT 1
  502. #define OMAP3430ES2_ST_DSS_IDLE_MASK (1 << 1)
  503. #define OMAP3430ES2_ST_DSS_STDBY_SHIFT 0
  504. #define OMAP3430ES2_ST_DSS_STDBY_MASK (1 << 0)
  505. #define OMAP3430ES1_ST_DSS_SHIFT 0
  506. #define OMAP3430ES1_ST_DSS_MASK (1 << 0)
  507. /* CM_AUTOIDLE_DSS */
  508. #define OMAP3430_AUTO_DSS_MASK (1 << 0)
  509. #define OMAP3430_AUTO_DSS_SHIFT 0
  510. /* CM_CLKSEL_DSS */
  511. #define OMAP3430_CLKSEL_TV_SHIFT 8
  512. #define OMAP3430_CLKSEL_TV_MASK (0x1f << 8)
  513. #define OMAP3630_CLKSEL_TV_MASK (0x3f << 8)
  514. #define OMAP3430_CLKSEL_DSS1_SHIFT 0
  515. #define OMAP3430_CLKSEL_DSS1_MASK (0x1f << 0)
  516. #define OMAP3630_CLKSEL_DSS1_MASK (0x3f << 0)
  517. /* CM_SLEEPDEP_DSS specific bits */
  518. /* CM_CLKSTCTRL_DSS */
  519. #define OMAP3430_CLKTRCTRL_DSS_SHIFT 0
  520. #define OMAP3430_CLKTRCTRL_DSS_MASK (0x3 << 0)
  521. /* CM_CLKSTST_DSS */
  522. #define OMAP3430_CLKACTIVITY_DSS_SHIFT 0
  523. #define OMAP3430_CLKACTIVITY_DSS_MASK (1 << 0)
  524. /* CM_FCLKEN_CAM specific bits */
  525. #define OMAP3430_EN_CSI2_MASK (1 << 1)
  526. #define OMAP3430_EN_CSI2_SHIFT 1
  527. /* CM_ICLKEN_CAM specific bits */
  528. /* CM_IDLEST_CAM */
  529. #define OMAP3430_ST_CAM_MASK (1 << 0)
  530. /* CM_AUTOIDLE_CAM */
  531. #define OMAP3430_AUTO_CAM_MASK (1 << 0)
  532. #define OMAP3430_AUTO_CAM_SHIFT 0
  533. /* CM_CLKSEL_CAM */
  534. #define OMAP3430_CLKSEL_CAM_SHIFT 0
  535. #define OMAP3430_CLKSEL_CAM_MASK (0x1f << 0)
  536. #define OMAP3630_CLKSEL_CAM_MASK (0x3f << 0)
  537. /* CM_SLEEPDEP_CAM specific bits */
  538. /* CM_CLKSTCTRL_CAM */
  539. #define OMAP3430_CLKTRCTRL_CAM_SHIFT 0
  540. #define OMAP3430_CLKTRCTRL_CAM_MASK (0x3 << 0)
  541. /* CM_CLKSTST_CAM */
  542. #define OMAP3430_CLKACTIVITY_CAM_SHIFT 0
  543. #define OMAP3430_CLKACTIVITY_CAM_MASK (1 << 0)
  544. /* CM_FCLKEN_PER specific bits */
  545. /* CM_ICLKEN_PER specific bits */
  546. /* CM_IDLEST_PER */
  547. #define OMAP3430_ST_WDT3_SHIFT 12
  548. #define OMAP3430_ST_WDT3_MASK (1 << 12)
  549. #define OMAP3430_ST_MCBSP4_SHIFT 2
  550. #define OMAP3430_ST_MCBSP4_MASK (1 << 2)
  551. #define OMAP3430_ST_MCBSP3_SHIFT 1
  552. #define OMAP3430_ST_MCBSP3_MASK (1 << 1)
  553. #define OMAP3430_ST_MCBSP2_SHIFT 0
  554. #define OMAP3430_ST_MCBSP2_MASK (1 << 0)
  555. /* CM_AUTOIDLE_PER */
  556. #define OMAP3430_AUTO_GPIO6_MASK (1 << 17)
  557. #define OMAP3430_AUTO_GPIO6_SHIFT 17
  558. #define OMAP3430_AUTO_GPIO5_MASK (1 << 16)
  559. #define OMAP3430_AUTO_GPIO5_SHIFT 16
  560. #define OMAP3430_AUTO_GPIO4_MASK (1 << 15)
  561. #define OMAP3430_AUTO_GPIO4_SHIFT 15
  562. #define OMAP3430_AUTO_GPIO3_MASK (1 << 14)
  563. #define OMAP3430_AUTO_GPIO3_SHIFT 14
  564. #define OMAP3430_AUTO_GPIO2_MASK (1 << 13)
  565. #define OMAP3430_AUTO_GPIO2_SHIFT 13
  566. #define OMAP3430_AUTO_WDT3_MASK (1 << 12)
  567. #define OMAP3430_AUTO_WDT3_SHIFT 12
  568. #define OMAP3430_AUTO_UART3_MASK (1 << 11)
  569. #define OMAP3430_AUTO_UART3_SHIFT 11
  570. #define OMAP3430_AUTO_GPT9_MASK (1 << 10)
  571. #define OMAP3430_AUTO_GPT9_SHIFT 10
  572. #define OMAP3430_AUTO_GPT8_MASK (1 << 9)
  573. #define OMAP3430_AUTO_GPT8_SHIFT 9
  574. #define OMAP3430_AUTO_GPT7_MASK (1 << 8)
  575. #define OMAP3430_AUTO_GPT7_SHIFT 8
  576. #define OMAP3430_AUTO_GPT6_MASK (1 << 7)
  577. #define OMAP3430_AUTO_GPT6_SHIFT 7
  578. #define OMAP3430_AUTO_GPT5_MASK (1 << 6)
  579. #define OMAP3430_AUTO_GPT5_SHIFT 6
  580. #define OMAP3430_AUTO_GPT4_MASK (1 << 5)
  581. #define OMAP3430_AUTO_GPT4_SHIFT 5
  582. #define OMAP3430_AUTO_GPT3_MASK (1 << 4)
  583. #define OMAP3430_AUTO_GPT3_SHIFT 4
  584. #define OMAP3430_AUTO_GPT2_MASK (1 << 3)
  585. #define OMAP3430_AUTO_GPT2_SHIFT 3
  586. #define OMAP3430_AUTO_MCBSP4_MASK (1 << 2)
  587. #define OMAP3430_AUTO_MCBSP4_SHIFT 2
  588. #define OMAP3430_AUTO_MCBSP3_MASK (1 << 1)
  589. #define OMAP3430_AUTO_MCBSP3_SHIFT 1
  590. #define OMAP3430_AUTO_MCBSP2_MASK (1 << 0)
  591. #define OMAP3430_AUTO_MCBSP2_SHIFT 0
  592. /* CM_CLKSEL_PER */
  593. #define OMAP3430_CLKSEL_GPT9_MASK (1 << 7)
  594. #define OMAP3430_CLKSEL_GPT9_SHIFT 7
  595. #define OMAP3430_CLKSEL_GPT8_MASK (1 << 6)
  596. #define OMAP3430_CLKSEL_GPT8_SHIFT 6
  597. #define OMAP3430_CLKSEL_GPT7_MASK (1 << 5)
  598. #define OMAP3430_CLKSEL_GPT7_SHIFT 5
  599. #define OMAP3430_CLKSEL_GPT6_MASK (1 << 4)
  600. #define OMAP3430_CLKSEL_GPT6_SHIFT 4
  601. #define OMAP3430_CLKSEL_GPT5_MASK (1 << 3)
  602. #define OMAP3430_CLKSEL_GPT5_SHIFT 3
  603. #define OMAP3430_CLKSEL_GPT4_MASK (1 << 2)
  604. #define OMAP3430_CLKSEL_GPT4_SHIFT 2
  605. #define OMAP3430_CLKSEL_GPT3_MASK (1 << 1)
  606. #define OMAP3430_CLKSEL_GPT3_SHIFT 1
  607. #define OMAP3430_CLKSEL_GPT2_MASK (1 << 0)
  608. #define OMAP3430_CLKSEL_GPT2_SHIFT 0
  609. /* CM_SLEEPDEP_PER specific bits */
  610. #define OMAP3430_CM_SLEEPDEP_PER_EN_IVA2_MASK (1 << 2)
  611. /* CM_CLKSTCTRL_PER */
  612. #define OMAP3430_CLKTRCTRL_PER_SHIFT 0
  613. #define OMAP3430_CLKTRCTRL_PER_MASK (0x3 << 0)
  614. /* CM_CLKSTST_PER */
  615. #define OMAP3430_CLKACTIVITY_PER_SHIFT 0
  616. #define OMAP3430_CLKACTIVITY_PER_MASK (1 << 0)
  617. /* CM_CLKSEL1_EMU */
  618. #define OMAP3430_DIV_DPLL4_SHIFT 24
  619. #define OMAP3430_DIV_DPLL4_MASK (0x1f << 24)
  620. #define OMAP3630_DIV_DPLL4_MASK (0x3f << 24)
  621. #define OMAP3430_DIV_DPLL3_SHIFT 16
  622. #define OMAP3430_DIV_DPLL3_MASK (0x1f << 16)
  623. #define OMAP3430_CLKSEL_TRACECLK_SHIFT 11
  624. #define OMAP3430_CLKSEL_TRACECLK_MASK (0x7 << 11)
  625. #define OMAP3430_CLKSEL_PCLK_SHIFT 8
  626. #define OMAP3430_CLKSEL_PCLK_MASK (0x7 << 8)
  627. #define OMAP3430_CLKSEL_PCLKX2_SHIFT 6
  628. #define OMAP3430_CLKSEL_PCLKX2_MASK (0x3 << 6)
  629. #define OMAP3430_CLKSEL_ATCLK_SHIFT 4
  630. #define OMAP3430_CLKSEL_ATCLK_MASK (0x3 << 4)
  631. #define OMAP3430_TRACE_MUX_CTRL_SHIFT 2
  632. #define OMAP3430_TRACE_MUX_CTRL_MASK (0x3 << 2)
  633. #define OMAP3430_MUX_CTRL_SHIFT 0
  634. #define OMAP3430_MUX_CTRL_MASK (0x3 << 0)
  635. /* CM_CLKSTCTRL_EMU */
  636. #define OMAP3430_CLKTRCTRL_EMU_SHIFT 0
  637. #define OMAP3430_CLKTRCTRL_EMU_MASK (0x3 << 0)
  638. /* CM_CLKSTST_EMU */
  639. #define OMAP3430_CLKACTIVITY_EMU_SHIFT 0
  640. #define OMAP3430_CLKACTIVITY_EMU_MASK (1 << 0)
  641. /* CM_CLKSEL2_EMU specific bits */
  642. #define OMAP3430_CORE_DPLL_EMU_MULT_SHIFT 8
  643. #define OMAP3430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
  644. #define OMAP3430_CORE_DPLL_EMU_DIV_SHIFT 0
  645. #define OMAP3430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
  646. /* CM_CLKSEL3_EMU specific bits */
  647. #define OMAP3430_PERIPH_DPLL_EMU_MULT_SHIFT 8
  648. #define OMAP3430_PERIPH_DPLL_EMU_MULT_MASK (0x7ff << 8)
  649. #define OMAP3430_PERIPH_DPLL_EMU_DIV_SHIFT 0
  650. #define OMAP3430_PERIPH_DPLL_EMU_DIV_MASK (0x7f << 0)
  651. /* CM_POLCTRL */
  652. #define OMAP3430_CLKOUT2_POL_MASK (1 << 0)
  653. /* CM_IDLEST_NEON */
  654. #define OMAP3430_ST_NEON_MASK (1 << 0)
  655. /* CM_CLKSTCTRL_NEON */
  656. #define OMAP3430_CLKTRCTRL_NEON_SHIFT 0
  657. #define OMAP3430_CLKTRCTRL_NEON_MASK (0x3 << 0)
  658. /* CM_FCLKEN_USBHOST */
  659. #define OMAP3430ES2_EN_USBHOST2_SHIFT 1
  660. #define OMAP3430ES2_EN_USBHOST2_MASK (1 << 1)
  661. #define OMAP3430ES2_EN_USBHOST1_SHIFT 0
  662. #define OMAP3430ES2_EN_USBHOST1_MASK (1 << 0)
  663. /* CM_ICLKEN_USBHOST */
  664. #define OMAP3430ES2_EN_USBHOST_SHIFT 0
  665. #define OMAP3430ES2_EN_USBHOST_MASK (1 << 0)
  666. /* CM_IDLEST_USBHOST */
  667. #define OMAP3430ES2_ST_USBHOST_IDLE_SHIFT 1
  668. #define OMAP3430ES2_ST_USBHOST_IDLE_MASK (1 << 1)
  669. #define OMAP3430ES2_ST_USBHOST_STDBY_SHIFT 0
  670. #define OMAP3430ES2_ST_USBHOST_STDBY_MASK (1 << 0)
  671. /* CM_AUTOIDLE_USBHOST */
  672. #define OMAP3430ES2_AUTO_USBHOST_SHIFT 0
  673. #define OMAP3430ES2_AUTO_USBHOST_MASK (1 << 0)
  674. /* CM_SLEEPDEP_USBHOST */
  675. #define OMAP3430ES2_EN_MPU_SHIFT 1
  676. #define OMAP3430ES2_EN_MPU_MASK (1 << 1)
  677. #define OMAP3430ES2_EN_IVA2_SHIFT 2
  678. #define OMAP3430ES2_EN_IVA2_MASK (1 << 2)
  679. /* CM_CLKSTCTRL_USBHOST */
  680. #define OMAP3430ES2_CLKTRCTRL_USBHOST_SHIFT 0
  681. #define OMAP3430ES2_CLKTRCTRL_USBHOST_MASK (3 << 0)
  682. /* CM_CLKSTST_USBHOST */
  683. #define OMAP3430ES2_CLKACTIVITY_USBHOST_SHIFT 0
  684. #define OMAP3430ES2_CLKACTIVITY_USBHOST_MASK (1 << 0)
  685. #endif