clock44xx_data.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/list.h>
  23. #include <linux/clk.h>
  24. #include <plat/control.h>
  25. #include <plat/clkdev_omap.h>
  26. #include "clock.h"
  27. #include "clock44xx.h"
  28. #include "cm.h"
  29. #include "cm-regbits-44xx.h"
  30. #include "prm.h"
  31. #include "prm-regbits-44xx.h"
  32. /* Root clocks */
  33. static struct clk extalt_clkin_ck = {
  34. .name = "extalt_clkin_ck",
  35. .rate = 59000000,
  36. .ops = &clkops_null,
  37. };
  38. static struct clk pad_clks_ck = {
  39. .name = "pad_clks_ck",
  40. .rate = 12000000,
  41. .ops = &clkops_null,
  42. };
  43. static struct clk pad_slimbus_core_clks_ck = {
  44. .name = "pad_slimbus_core_clks_ck",
  45. .rate = 12000000,
  46. .ops = &clkops_null,
  47. };
  48. static struct clk secure_32k_clk_src_ck = {
  49. .name = "secure_32k_clk_src_ck",
  50. .rate = 32768,
  51. .ops = &clkops_null,
  52. };
  53. static struct clk slimbus_clk = {
  54. .name = "slimbus_clk",
  55. .rate = 12000000,
  56. .ops = &clkops_null,
  57. };
  58. static struct clk sys_32k_ck = {
  59. .name = "sys_32k_ck",
  60. .rate = 32768,
  61. .ops = &clkops_null,
  62. };
  63. static struct clk virt_12000000_ck = {
  64. .name = "virt_12000000_ck",
  65. .ops = &clkops_null,
  66. .rate = 12000000,
  67. };
  68. static struct clk virt_13000000_ck = {
  69. .name = "virt_13000000_ck",
  70. .ops = &clkops_null,
  71. .rate = 13000000,
  72. };
  73. static struct clk virt_16800000_ck = {
  74. .name = "virt_16800000_ck",
  75. .ops = &clkops_null,
  76. .rate = 16800000,
  77. };
  78. static struct clk virt_19200000_ck = {
  79. .name = "virt_19200000_ck",
  80. .ops = &clkops_null,
  81. .rate = 19200000,
  82. };
  83. static struct clk virt_26000000_ck = {
  84. .name = "virt_26000000_ck",
  85. .ops = &clkops_null,
  86. .rate = 26000000,
  87. };
  88. static struct clk virt_27000000_ck = {
  89. .name = "virt_27000000_ck",
  90. .ops = &clkops_null,
  91. .rate = 27000000,
  92. };
  93. static struct clk virt_38400000_ck = {
  94. .name = "virt_38400000_ck",
  95. .ops = &clkops_null,
  96. .rate = 38400000,
  97. };
  98. static const struct clksel_rate div_1_0_rates[] = {
  99. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  100. { .div = 0 },
  101. };
  102. static const struct clksel_rate div_1_1_rates[] = {
  103. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  104. { .div = 0 },
  105. };
  106. static const struct clksel_rate div_1_2_rates[] = {
  107. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  108. { .div = 0 },
  109. };
  110. static const struct clksel_rate div_1_3_rates[] = {
  111. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  112. { .div = 0 },
  113. };
  114. static const struct clksel_rate div_1_4_rates[] = {
  115. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  116. { .div = 0 },
  117. };
  118. static const struct clksel_rate div_1_5_rates[] = {
  119. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  120. { .div = 0 },
  121. };
  122. static const struct clksel_rate div_1_6_rates[] = {
  123. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  124. { .div = 0 },
  125. };
  126. static const struct clksel_rate div_1_7_rates[] = {
  127. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  128. { .div = 0 },
  129. };
  130. static const struct clksel sys_clkin_sel[] = {
  131. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  132. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  133. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  134. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  135. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  136. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  137. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  138. { .parent = NULL },
  139. };
  140. static struct clk sys_clkin_ck = {
  141. .name = "sys_clkin_ck",
  142. .rate = 38400000,
  143. .clksel = sys_clkin_sel,
  144. .init = &omap2_init_clksel_parent,
  145. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  146. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  147. .ops = &clkops_null,
  148. .recalc = &omap2_clksel_recalc,
  149. };
  150. static struct clk utmi_phy_clkout_ck = {
  151. .name = "utmi_phy_clkout_ck",
  152. .rate = 12000000,
  153. .ops = &clkops_null,
  154. };
  155. static struct clk xclk60mhsp1_ck = {
  156. .name = "xclk60mhsp1_ck",
  157. .rate = 12000000,
  158. .ops = &clkops_null,
  159. };
  160. static struct clk xclk60mhsp2_ck = {
  161. .name = "xclk60mhsp2_ck",
  162. .rate = 12000000,
  163. .ops = &clkops_null,
  164. };
  165. static struct clk xclk60motg_ck = {
  166. .name = "xclk60motg_ck",
  167. .rate = 60000000,
  168. .ops = &clkops_null,
  169. };
  170. /* Module clocks and DPLL outputs */
  171. static const struct clksel_rate div2_1to2_rates[] = {
  172. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  173. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  174. { .div = 0 },
  175. };
  176. static const struct clksel dpll_sys_ref_clk_div[] = {
  177. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  178. { .parent = NULL },
  179. };
  180. static struct clk dpll_sys_ref_clk = {
  181. .name = "dpll_sys_ref_clk",
  182. .parent = &sys_clkin_ck,
  183. .clksel = dpll_sys_ref_clk_div,
  184. .clksel_reg = OMAP4430_CM_DPLL_SYS_REF_CLKSEL,
  185. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  186. .ops = &clkops_null,
  187. .recalc = &omap2_clksel_recalc,
  188. .round_rate = &omap2_clksel_round_rate,
  189. .set_rate = &omap2_clksel_set_rate,
  190. };
  191. static const struct clksel abe_dpll_refclk_mux_sel[] = {
  192. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  193. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  194. { .parent = NULL },
  195. };
  196. static struct clk abe_dpll_refclk_mux_ck = {
  197. .name = "abe_dpll_refclk_mux_ck",
  198. .parent = &dpll_sys_ref_clk,
  199. .clksel = abe_dpll_refclk_mux_sel,
  200. .init = &omap2_init_clksel_parent,
  201. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  202. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  203. .ops = &clkops_null,
  204. .recalc = &omap2_clksel_recalc,
  205. };
  206. /* DPLL_ABE */
  207. static struct dpll_data dpll_abe_dd = {
  208. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  209. .clk_bypass = &sys_clkin_ck,
  210. .clk_ref = &abe_dpll_refclk_mux_ck,
  211. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  212. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  213. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  214. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  215. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  216. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  217. .enable_mask = OMAP4430_DPLL_EN_MASK,
  218. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  219. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  220. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  221. .max_divider = OMAP4430_MAX_DPLL_DIV,
  222. .min_divider = 1,
  223. };
  224. static struct clk dpll_abe_ck = {
  225. .name = "dpll_abe_ck",
  226. .parent = &abe_dpll_refclk_mux_ck,
  227. .dpll_data = &dpll_abe_dd,
  228. .init = &omap2_init_dpll_parent,
  229. .ops = &clkops_omap3_noncore_dpll_ops,
  230. .recalc = &omap3_dpll_recalc,
  231. .round_rate = &omap2_dpll_round_rate,
  232. .set_rate = &omap3_noncore_dpll_set_rate,
  233. };
  234. static struct clk dpll_abe_m2x2_ck = {
  235. .name = "dpll_abe_m2x2_ck",
  236. .parent = &dpll_abe_ck,
  237. .ops = &clkops_null,
  238. .recalc = &followparent_recalc,
  239. };
  240. static struct clk abe_24m_fclk = {
  241. .name = "abe_24m_fclk",
  242. .parent = &dpll_abe_m2x2_ck,
  243. .ops = &clkops_null,
  244. .recalc = &followparent_recalc,
  245. };
  246. static const struct clksel_rate div3_1to4_rates[] = {
  247. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  248. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  249. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  250. { .div = 0 },
  251. };
  252. static const struct clksel abe_clk_div[] = {
  253. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  254. { .parent = NULL },
  255. };
  256. static struct clk abe_clk = {
  257. .name = "abe_clk",
  258. .parent = &dpll_abe_m2x2_ck,
  259. .clksel = abe_clk_div,
  260. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  261. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  262. .ops = &clkops_null,
  263. .recalc = &omap2_clksel_recalc,
  264. .round_rate = &omap2_clksel_round_rate,
  265. .set_rate = &omap2_clksel_set_rate,
  266. };
  267. static const struct clksel aess_fclk_div[] = {
  268. { .parent = &abe_clk, .rates = div2_1to2_rates },
  269. { .parent = NULL },
  270. };
  271. static struct clk aess_fclk = {
  272. .name = "aess_fclk",
  273. .parent = &abe_clk,
  274. .clksel = aess_fclk_div,
  275. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  276. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  277. .ops = &clkops_null,
  278. .recalc = &omap2_clksel_recalc,
  279. .round_rate = &omap2_clksel_round_rate,
  280. .set_rate = &omap2_clksel_set_rate,
  281. };
  282. static const struct clksel_rate div31_1to31_rates[] = {
  283. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  284. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  285. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  286. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  287. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  288. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  289. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  290. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  291. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  292. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  293. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  294. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  295. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  296. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  297. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  298. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  299. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  300. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  301. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  302. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  303. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  304. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  305. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  306. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  307. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  308. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  309. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  310. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  311. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  312. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  313. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  314. { .div = 0 },
  315. };
  316. static const struct clksel dpll_abe_m3_div[] = {
  317. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  318. { .parent = NULL },
  319. };
  320. static struct clk dpll_abe_m3_ck = {
  321. .name = "dpll_abe_m3_ck",
  322. .parent = &dpll_abe_ck,
  323. .clksel = dpll_abe_m3_div,
  324. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  325. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  326. .ops = &clkops_null,
  327. .recalc = &omap2_clksel_recalc,
  328. .round_rate = &omap2_clksel_round_rate,
  329. .set_rate = &omap2_clksel_set_rate,
  330. };
  331. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  332. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  333. { .parent = &dpll_abe_m3_ck, .rates = div_1_1_rates },
  334. { .parent = NULL },
  335. };
  336. static struct clk core_hsd_byp_clk_mux_ck = {
  337. .name = "core_hsd_byp_clk_mux_ck",
  338. .parent = &dpll_sys_ref_clk,
  339. .clksel = core_hsd_byp_clk_mux_sel,
  340. .init = &omap2_init_clksel_parent,
  341. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  342. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  343. .ops = &clkops_null,
  344. .recalc = &omap2_clksel_recalc,
  345. };
  346. /* DPLL_CORE */
  347. static struct dpll_data dpll_core_dd = {
  348. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  349. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  350. .clk_ref = &dpll_sys_ref_clk,
  351. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  352. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  353. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  354. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  355. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  356. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  357. .enable_mask = OMAP4430_DPLL_EN_MASK,
  358. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  359. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  360. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  361. .max_divider = OMAP4430_MAX_DPLL_DIV,
  362. .min_divider = 1,
  363. };
  364. static struct clk dpll_core_ck = {
  365. .name = "dpll_core_ck",
  366. .parent = &dpll_sys_ref_clk,
  367. .dpll_data = &dpll_core_dd,
  368. .init = &omap2_init_dpll_parent,
  369. .ops = &clkops_null,
  370. .recalc = &omap3_dpll_recalc,
  371. };
  372. static const struct clksel dpll_core_m6_div[] = {
  373. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  374. { .parent = NULL },
  375. };
  376. static struct clk dpll_core_m6_ck = {
  377. .name = "dpll_core_m6_ck",
  378. .parent = &dpll_core_ck,
  379. .clksel = dpll_core_m6_div,
  380. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  381. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  382. .ops = &clkops_null,
  383. .recalc = &omap2_clksel_recalc,
  384. .round_rate = &omap2_clksel_round_rate,
  385. .set_rate = &omap2_clksel_set_rate,
  386. };
  387. static const struct clksel dbgclk_mux_sel[] = {
  388. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  389. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  390. { .parent = NULL },
  391. };
  392. static struct clk dbgclk_mux_ck = {
  393. .name = "dbgclk_mux_ck",
  394. .parent = &sys_clkin_ck,
  395. .ops = &clkops_null,
  396. .recalc = &followparent_recalc,
  397. };
  398. static struct clk dpll_core_m2_ck = {
  399. .name = "dpll_core_m2_ck",
  400. .parent = &dpll_core_ck,
  401. .clksel = dpll_core_m6_div,
  402. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  403. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  404. .ops = &clkops_null,
  405. .recalc = &omap2_clksel_recalc,
  406. .round_rate = &omap2_clksel_round_rate,
  407. .set_rate = &omap2_clksel_set_rate,
  408. };
  409. static struct clk ddrphy_ck = {
  410. .name = "ddrphy_ck",
  411. .parent = &dpll_core_m2_ck,
  412. .ops = &clkops_null,
  413. .recalc = &followparent_recalc,
  414. };
  415. static struct clk dpll_core_m5_ck = {
  416. .name = "dpll_core_m5_ck",
  417. .parent = &dpll_core_ck,
  418. .clksel = dpll_core_m6_div,
  419. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  420. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  421. .ops = &clkops_null,
  422. .recalc = &omap2_clksel_recalc,
  423. .round_rate = &omap2_clksel_round_rate,
  424. .set_rate = &omap2_clksel_set_rate,
  425. };
  426. static const struct clksel div_core_div[] = {
  427. { .parent = &dpll_core_m5_ck, .rates = div2_1to2_rates },
  428. { .parent = NULL },
  429. };
  430. static struct clk div_core_ck = {
  431. .name = "div_core_ck",
  432. .parent = &dpll_core_m5_ck,
  433. .clksel = div_core_div,
  434. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  435. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  436. .ops = &clkops_null,
  437. .recalc = &omap2_clksel_recalc,
  438. .round_rate = &omap2_clksel_round_rate,
  439. .set_rate = &omap2_clksel_set_rate,
  440. };
  441. static const struct clksel_rate div4_1to8_rates[] = {
  442. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  443. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  444. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  445. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  446. { .div = 0 },
  447. };
  448. static const struct clksel div_iva_hs_clk_div[] = {
  449. { .parent = &dpll_core_m5_ck, .rates = div4_1to8_rates },
  450. { .parent = NULL },
  451. };
  452. static struct clk div_iva_hs_clk = {
  453. .name = "div_iva_hs_clk",
  454. .parent = &dpll_core_m5_ck,
  455. .clksel = div_iva_hs_clk_div,
  456. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  457. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  458. .ops = &clkops_null,
  459. .recalc = &omap2_clksel_recalc,
  460. .round_rate = &omap2_clksel_round_rate,
  461. .set_rate = &omap2_clksel_set_rate,
  462. };
  463. static struct clk div_mpu_hs_clk = {
  464. .name = "div_mpu_hs_clk",
  465. .parent = &dpll_core_m5_ck,
  466. .clksel = div_iva_hs_clk_div,
  467. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  468. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  469. .ops = &clkops_null,
  470. .recalc = &omap2_clksel_recalc,
  471. .round_rate = &omap2_clksel_round_rate,
  472. .set_rate = &omap2_clksel_set_rate,
  473. };
  474. static struct clk dpll_core_m4_ck = {
  475. .name = "dpll_core_m4_ck",
  476. .parent = &dpll_core_ck,
  477. .clksel = dpll_core_m6_div,
  478. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  479. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  480. .ops = &clkops_null,
  481. .recalc = &omap2_clksel_recalc,
  482. .round_rate = &omap2_clksel_round_rate,
  483. .set_rate = &omap2_clksel_set_rate,
  484. };
  485. static struct clk dll_clk_div_ck = {
  486. .name = "dll_clk_div_ck",
  487. .parent = &dpll_core_m4_ck,
  488. .ops = &clkops_null,
  489. .recalc = &followparent_recalc,
  490. };
  491. static struct clk dpll_abe_m2_ck = {
  492. .name = "dpll_abe_m2_ck",
  493. .parent = &dpll_abe_ck,
  494. .clksel = dpll_abe_m3_div,
  495. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  496. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  497. .ops = &clkops_null,
  498. .recalc = &omap2_clksel_recalc,
  499. .round_rate = &omap2_clksel_round_rate,
  500. .set_rate = &omap2_clksel_set_rate,
  501. };
  502. static struct clk dpll_core_m3_ck = {
  503. .name = "dpll_core_m3_ck",
  504. .parent = &dpll_core_ck,
  505. .clksel = dpll_core_m6_div,
  506. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  507. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  508. .ops = &clkops_null,
  509. .recalc = &omap2_clksel_recalc,
  510. .round_rate = &omap2_clksel_round_rate,
  511. .set_rate = &omap2_clksel_set_rate,
  512. };
  513. static struct clk dpll_core_m7_ck = {
  514. .name = "dpll_core_m7_ck",
  515. .parent = &dpll_core_ck,
  516. .clksel = dpll_core_m6_div,
  517. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  518. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  519. .ops = &clkops_null,
  520. .recalc = &omap2_clksel_recalc,
  521. .round_rate = &omap2_clksel_round_rate,
  522. .set_rate = &omap2_clksel_set_rate,
  523. };
  524. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  525. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  526. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  527. { .parent = NULL },
  528. };
  529. static struct clk iva_hsd_byp_clk_mux_ck = {
  530. .name = "iva_hsd_byp_clk_mux_ck",
  531. .parent = &dpll_sys_ref_clk,
  532. .ops = &clkops_null,
  533. .recalc = &followparent_recalc,
  534. };
  535. /* DPLL_IVA */
  536. static struct dpll_data dpll_iva_dd = {
  537. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  538. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  539. .clk_ref = &dpll_sys_ref_clk,
  540. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  541. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  542. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  543. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  544. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  545. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  546. .enable_mask = OMAP4430_DPLL_EN_MASK,
  547. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  548. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  549. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  550. .max_divider = OMAP4430_MAX_DPLL_DIV,
  551. .min_divider = 1,
  552. };
  553. static struct clk dpll_iva_ck = {
  554. .name = "dpll_iva_ck",
  555. .parent = &dpll_sys_ref_clk,
  556. .dpll_data = &dpll_iva_dd,
  557. .init = &omap2_init_dpll_parent,
  558. .ops = &clkops_omap3_noncore_dpll_ops,
  559. .recalc = &omap3_dpll_recalc,
  560. .round_rate = &omap2_dpll_round_rate,
  561. .set_rate = &omap3_noncore_dpll_set_rate,
  562. };
  563. static const struct clksel dpll_iva_m4_div[] = {
  564. { .parent = &dpll_iva_ck, .rates = div31_1to31_rates },
  565. { .parent = NULL },
  566. };
  567. static struct clk dpll_iva_m4_ck = {
  568. .name = "dpll_iva_m4_ck",
  569. .parent = &dpll_iva_ck,
  570. .clksel = dpll_iva_m4_div,
  571. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  572. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  573. .ops = &clkops_null,
  574. .recalc = &omap2_clksel_recalc,
  575. .round_rate = &omap2_clksel_round_rate,
  576. .set_rate = &omap2_clksel_set_rate,
  577. };
  578. static struct clk dpll_iva_m5_ck = {
  579. .name = "dpll_iva_m5_ck",
  580. .parent = &dpll_iva_ck,
  581. .clksel = dpll_iva_m4_div,
  582. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  583. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  584. .ops = &clkops_null,
  585. .recalc = &omap2_clksel_recalc,
  586. .round_rate = &omap2_clksel_round_rate,
  587. .set_rate = &omap2_clksel_set_rate,
  588. };
  589. /* DPLL_MPU */
  590. static struct dpll_data dpll_mpu_dd = {
  591. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  592. .clk_bypass = &div_mpu_hs_clk,
  593. .clk_ref = &dpll_sys_ref_clk,
  594. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  595. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  596. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  597. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  598. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  599. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  600. .enable_mask = OMAP4430_DPLL_EN_MASK,
  601. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  602. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  603. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  604. .max_divider = OMAP4430_MAX_DPLL_DIV,
  605. .min_divider = 1,
  606. };
  607. static struct clk dpll_mpu_ck = {
  608. .name = "dpll_mpu_ck",
  609. .parent = &dpll_sys_ref_clk,
  610. .dpll_data = &dpll_mpu_dd,
  611. .init = &omap2_init_dpll_parent,
  612. .ops = &clkops_omap3_noncore_dpll_ops,
  613. .recalc = &omap3_dpll_recalc,
  614. .round_rate = &omap2_dpll_round_rate,
  615. .set_rate = &omap3_noncore_dpll_set_rate,
  616. };
  617. static const struct clksel dpll_mpu_m2_div[] = {
  618. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  619. { .parent = NULL },
  620. };
  621. static struct clk dpll_mpu_m2_ck = {
  622. .name = "dpll_mpu_m2_ck",
  623. .parent = &dpll_mpu_ck,
  624. .clksel = dpll_mpu_m2_div,
  625. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  626. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  627. .ops = &clkops_null,
  628. .recalc = &omap2_clksel_recalc,
  629. .round_rate = &omap2_clksel_round_rate,
  630. .set_rate = &omap2_clksel_set_rate,
  631. };
  632. static struct clk per_hs_clk_div_ck = {
  633. .name = "per_hs_clk_div_ck",
  634. .parent = &dpll_abe_m3_ck,
  635. .ops = &clkops_null,
  636. .recalc = &followparent_recalc,
  637. };
  638. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  639. { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
  640. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  641. { .parent = NULL },
  642. };
  643. static struct clk per_hsd_byp_clk_mux_ck = {
  644. .name = "per_hsd_byp_clk_mux_ck",
  645. .parent = &dpll_sys_ref_clk,
  646. .clksel = per_hsd_byp_clk_mux_sel,
  647. .init = &omap2_init_clksel_parent,
  648. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  649. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  650. .ops = &clkops_null,
  651. .recalc = &omap2_clksel_recalc,
  652. };
  653. /* DPLL_PER */
  654. static struct dpll_data dpll_per_dd = {
  655. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  656. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  657. .clk_ref = &dpll_sys_ref_clk,
  658. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  659. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  660. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  661. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  662. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  663. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  664. .enable_mask = OMAP4430_DPLL_EN_MASK,
  665. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  666. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  667. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  668. .max_divider = OMAP4430_MAX_DPLL_DIV,
  669. .min_divider = 1,
  670. };
  671. static struct clk dpll_per_ck = {
  672. .name = "dpll_per_ck",
  673. .parent = &dpll_sys_ref_clk,
  674. .dpll_data = &dpll_per_dd,
  675. .init = &omap2_init_dpll_parent,
  676. .ops = &clkops_omap3_noncore_dpll_ops,
  677. .recalc = &omap3_dpll_recalc,
  678. .round_rate = &omap2_dpll_round_rate,
  679. .set_rate = &omap3_noncore_dpll_set_rate,
  680. };
  681. static const struct clksel dpll_per_m2_div[] = {
  682. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  683. { .parent = NULL },
  684. };
  685. static struct clk dpll_per_m2_ck = {
  686. .name = "dpll_per_m2_ck",
  687. .parent = &dpll_per_ck,
  688. .clksel = dpll_per_m2_div,
  689. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  690. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  691. .ops = &clkops_null,
  692. .recalc = &omap2_clksel_recalc,
  693. .round_rate = &omap2_clksel_round_rate,
  694. .set_rate = &omap2_clksel_set_rate,
  695. };
  696. static struct clk dpll_per_m2x2_ck = {
  697. .name = "dpll_per_m2x2_ck",
  698. .parent = &dpll_per_ck,
  699. .ops = &clkops_null,
  700. .recalc = &followparent_recalc,
  701. };
  702. static struct clk dpll_per_m3_ck = {
  703. .name = "dpll_per_m3_ck",
  704. .parent = &dpll_per_ck,
  705. .clksel = dpll_per_m2_div,
  706. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  707. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  708. .ops = &clkops_null,
  709. .recalc = &omap2_clksel_recalc,
  710. .round_rate = &omap2_clksel_round_rate,
  711. .set_rate = &omap2_clksel_set_rate,
  712. };
  713. static struct clk dpll_per_m4_ck = {
  714. .name = "dpll_per_m4_ck",
  715. .parent = &dpll_per_ck,
  716. .clksel = dpll_per_m2_div,
  717. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  718. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  719. .ops = &clkops_null,
  720. .recalc = &omap2_clksel_recalc,
  721. .round_rate = &omap2_clksel_round_rate,
  722. .set_rate = &omap2_clksel_set_rate,
  723. };
  724. static struct clk dpll_per_m5_ck = {
  725. .name = "dpll_per_m5_ck",
  726. .parent = &dpll_per_ck,
  727. .clksel = dpll_per_m2_div,
  728. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  729. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  730. .ops = &clkops_null,
  731. .recalc = &omap2_clksel_recalc,
  732. .round_rate = &omap2_clksel_round_rate,
  733. .set_rate = &omap2_clksel_set_rate,
  734. };
  735. static struct clk dpll_per_m6_ck = {
  736. .name = "dpll_per_m6_ck",
  737. .parent = &dpll_per_ck,
  738. .clksel = dpll_per_m2_div,
  739. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  740. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  741. .ops = &clkops_null,
  742. .recalc = &omap2_clksel_recalc,
  743. .round_rate = &omap2_clksel_round_rate,
  744. .set_rate = &omap2_clksel_set_rate,
  745. };
  746. static struct clk dpll_per_m7_ck = {
  747. .name = "dpll_per_m7_ck",
  748. .parent = &dpll_per_ck,
  749. .clksel = dpll_per_m2_div,
  750. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  751. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  752. .ops = &clkops_null,
  753. .recalc = &omap2_clksel_recalc,
  754. .round_rate = &omap2_clksel_round_rate,
  755. .set_rate = &omap2_clksel_set_rate,
  756. };
  757. /* DPLL_UNIPRO */
  758. static struct dpll_data dpll_unipro_dd = {
  759. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  760. .clk_bypass = &dpll_sys_ref_clk,
  761. .clk_ref = &dpll_sys_ref_clk,
  762. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  763. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  764. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  765. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  766. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  767. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  768. .enable_mask = OMAP4430_DPLL_EN_MASK,
  769. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  770. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  771. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  772. .max_divider = OMAP4430_MAX_DPLL_DIV,
  773. .min_divider = 1,
  774. };
  775. static struct clk dpll_unipro_ck = {
  776. .name = "dpll_unipro_ck",
  777. .parent = &dpll_sys_ref_clk,
  778. .dpll_data = &dpll_unipro_dd,
  779. .init = &omap2_init_dpll_parent,
  780. .ops = &clkops_omap3_noncore_dpll_ops,
  781. .recalc = &omap3_dpll_recalc,
  782. .round_rate = &omap2_dpll_round_rate,
  783. .set_rate = &omap3_noncore_dpll_set_rate,
  784. };
  785. static const struct clksel dpll_unipro_m2x2_div[] = {
  786. { .parent = &dpll_unipro_ck, .rates = div31_1to31_rates },
  787. { .parent = NULL },
  788. };
  789. static struct clk dpll_unipro_m2x2_ck = {
  790. .name = "dpll_unipro_m2x2_ck",
  791. .parent = &dpll_unipro_ck,
  792. .clksel = dpll_unipro_m2x2_div,
  793. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  794. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  795. .ops = &clkops_null,
  796. .recalc = &omap2_clksel_recalc,
  797. .round_rate = &omap2_clksel_round_rate,
  798. .set_rate = &omap2_clksel_set_rate,
  799. };
  800. static struct clk usb_hs_clk_div_ck = {
  801. .name = "usb_hs_clk_div_ck",
  802. .parent = &dpll_abe_m3_ck,
  803. .ops = &clkops_null,
  804. .recalc = &followparent_recalc,
  805. };
  806. /* DPLL_USB */
  807. static struct dpll_data dpll_usb_dd = {
  808. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  809. .clk_bypass = &usb_hs_clk_div_ck,
  810. .clk_ref = &dpll_sys_ref_clk,
  811. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  812. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  813. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  814. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  815. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  816. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  817. .enable_mask = OMAP4430_DPLL_EN_MASK,
  818. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  819. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  820. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  821. .max_divider = OMAP4430_MAX_DPLL_DIV,
  822. .min_divider = 1,
  823. .flags = DPLL_J_TYPE | DPLL_NO_DCO_SEL
  824. };
  825. static struct clk dpll_usb_ck = {
  826. .name = "dpll_usb_ck",
  827. .parent = &dpll_sys_ref_clk,
  828. .dpll_data = &dpll_usb_dd,
  829. .init = &omap2_init_dpll_parent,
  830. .ops = &clkops_omap3_noncore_dpll_ops,
  831. .recalc = &omap3_dpll_recalc,
  832. .round_rate = &omap2_dpll_round_rate,
  833. .set_rate = &omap3_noncore_dpll_set_rate,
  834. };
  835. static struct clk dpll_usb_clkdcoldo_ck = {
  836. .name = "dpll_usb_clkdcoldo_ck",
  837. .parent = &dpll_usb_ck,
  838. .ops = &clkops_null,
  839. .recalc = &followparent_recalc,
  840. };
  841. static const struct clksel dpll_usb_m2_div[] = {
  842. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  843. { .parent = NULL },
  844. };
  845. static struct clk dpll_usb_m2_ck = {
  846. .name = "dpll_usb_m2_ck",
  847. .parent = &dpll_usb_ck,
  848. .clksel = dpll_usb_m2_div,
  849. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  850. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  851. .ops = &clkops_null,
  852. .recalc = &omap2_clksel_recalc,
  853. .round_rate = &omap2_clksel_round_rate,
  854. .set_rate = &omap2_clksel_set_rate,
  855. };
  856. static const struct clksel ducati_clk_mux_sel[] = {
  857. { .parent = &div_core_ck, .rates = div_1_0_rates },
  858. { .parent = &dpll_per_m6_ck, .rates = div_1_1_rates },
  859. { .parent = NULL },
  860. };
  861. static struct clk ducati_clk_mux_ck = {
  862. .name = "ducati_clk_mux_ck",
  863. .parent = &div_core_ck,
  864. .clksel = ducati_clk_mux_sel,
  865. .init = &omap2_init_clksel_parent,
  866. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  867. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  868. .ops = &clkops_null,
  869. .recalc = &omap2_clksel_recalc,
  870. };
  871. static struct clk func_12m_fclk = {
  872. .name = "func_12m_fclk",
  873. .parent = &dpll_per_m2x2_ck,
  874. .ops = &clkops_null,
  875. .recalc = &followparent_recalc,
  876. };
  877. static struct clk func_24m_clk = {
  878. .name = "func_24m_clk",
  879. .parent = &dpll_per_m2_ck,
  880. .ops = &clkops_null,
  881. .recalc = &followparent_recalc,
  882. };
  883. static struct clk func_24mc_fclk = {
  884. .name = "func_24mc_fclk",
  885. .parent = &dpll_per_m2x2_ck,
  886. .ops = &clkops_null,
  887. .recalc = &followparent_recalc,
  888. };
  889. static const struct clksel_rate div2_4to8_rates[] = {
  890. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  891. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  892. { .div = 0 },
  893. };
  894. static const struct clksel func_48m_fclk_div[] = {
  895. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  896. { .parent = NULL },
  897. };
  898. static struct clk func_48m_fclk = {
  899. .name = "func_48m_fclk",
  900. .parent = &dpll_per_m2x2_ck,
  901. .clksel = func_48m_fclk_div,
  902. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  903. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  904. .ops = &clkops_null,
  905. .recalc = &omap2_clksel_recalc,
  906. .round_rate = &omap2_clksel_round_rate,
  907. .set_rate = &omap2_clksel_set_rate,
  908. };
  909. static struct clk func_48mc_fclk = {
  910. .name = "func_48mc_fclk",
  911. .parent = &dpll_per_m2x2_ck,
  912. .ops = &clkops_null,
  913. .recalc = &followparent_recalc,
  914. };
  915. static const struct clksel_rate div2_2to4_rates[] = {
  916. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  917. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  918. { .div = 0 },
  919. };
  920. static const struct clksel func_64m_fclk_div[] = {
  921. { .parent = &dpll_per_m4_ck, .rates = div2_2to4_rates },
  922. { .parent = NULL },
  923. };
  924. static struct clk func_64m_fclk = {
  925. .name = "func_64m_fclk",
  926. .parent = &dpll_per_m4_ck,
  927. .clksel = func_64m_fclk_div,
  928. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  929. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  930. .ops = &clkops_null,
  931. .recalc = &omap2_clksel_recalc,
  932. .round_rate = &omap2_clksel_round_rate,
  933. .set_rate = &omap2_clksel_set_rate,
  934. };
  935. static const struct clksel func_96m_fclk_div[] = {
  936. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  937. { .parent = NULL },
  938. };
  939. static struct clk func_96m_fclk = {
  940. .name = "func_96m_fclk",
  941. .parent = &dpll_per_m2x2_ck,
  942. .clksel = func_96m_fclk_div,
  943. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  944. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  945. .ops = &clkops_null,
  946. .recalc = &omap2_clksel_recalc,
  947. .round_rate = &omap2_clksel_round_rate,
  948. .set_rate = &omap2_clksel_set_rate,
  949. };
  950. static const struct clksel hsmmc6_fclk_sel[] = {
  951. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  952. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  953. { .parent = NULL },
  954. };
  955. static struct clk hsmmc6_fclk = {
  956. .name = "hsmmc6_fclk",
  957. .parent = &func_64m_fclk,
  958. .ops = &clkops_null,
  959. .recalc = &followparent_recalc,
  960. };
  961. static const struct clksel_rate div2_1to8_rates[] = {
  962. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  963. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  964. { .div = 0 },
  965. };
  966. static const struct clksel init_60m_fclk_div[] = {
  967. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  968. { .parent = NULL },
  969. };
  970. static struct clk init_60m_fclk = {
  971. .name = "init_60m_fclk",
  972. .parent = &dpll_usb_m2_ck,
  973. .clksel = init_60m_fclk_div,
  974. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  975. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  976. .ops = &clkops_null,
  977. .recalc = &omap2_clksel_recalc,
  978. .round_rate = &omap2_clksel_round_rate,
  979. .set_rate = &omap2_clksel_set_rate,
  980. };
  981. static const struct clksel l3_div_div[] = {
  982. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  983. { .parent = NULL },
  984. };
  985. static struct clk l3_div_ck = {
  986. .name = "l3_div_ck",
  987. .parent = &div_core_ck,
  988. .clksel = l3_div_div,
  989. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  990. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  991. .ops = &clkops_null,
  992. .recalc = &omap2_clksel_recalc,
  993. .round_rate = &omap2_clksel_round_rate,
  994. .set_rate = &omap2_clksel_set_rate,
  995. };
  996. static const struct clksel l4_div_div[] = {
  997. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  998. { .parent = NULL },
  999. };
  1000. static struct clk l4_div_ck = {
  1001. .name = "l4_div_ck",
  1002. .parent = &l3_div_ck,
  1003. .clksel = l4_div_div,
  1004. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1005. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1006. .ops = &clkops_null,
  1007. .recalc = &omap2_clksel_recalc,
  1008. .round_rate = &omap2_clksel_round_rate,
  1009. .set_rate = &omap2_clksel_set_rate,
  1010. };
  1011. static struct clk lp_clk_div_ck = {
  1012. .name = "lp_clk_div_ck",
  1013. .parent = &dpll_abe_m2x2_ck,
  1014. .ops = &clkops_null,
  1015. .recalc = &followparent_recalc,
  1016. };
  1017. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1018. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1019. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1020. { .parent = NULL },
  1021. };
  1022. static struct clk l4_wkup_clk_mux_ck = {
  1023. .name = "l4_wkup_clk_mux_ck",
  1024. .parent = &sys_clkin_ck,
  1025. .clksel = l4_wkup_clk_mux_sel,
  1026. .init = &omap2_init_clksel_parent,
  1027. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1028. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1029. .ops = &clkops_null,
  1030. .recalc = &omap2_clksel_recalc,
  1031. };
  1032. static const struct clksel per_abe_nc_fclk_div[] = {
  1033. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1034. { .parent = NULL },
  1035. };
  1036. static struct clk per_abe_nc_fclk = {
  1037. .name = "per_abe_nc_fclk",
  1038. .parent = &dpll_abe_m2_ck,
  1039. .clksel = per_abe_nc_fclk_div,
  1040. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1041. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1042. .ops = &clkops_null,
  1043. .recalc = &omap2_clksel_recalc,
  1044. .round_rate = &omap2_clksel_round_rate,
  1045. .set_rate = &omap2_clksel_set_rate,
  1046. };
  1047. static const struct clksel mcasp2_fclk_sel[] = {
  1048. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1049. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1050. { .parent = NULL },
  1051. };
  1052. static struct clk mcasp2_fclk = {
  1053. .name = "mcasp2_fclk",
  1054. .parent = &func_96m_fclk,
  1055. .ops = &clkops_null,
  1056. .recalc = &followparent_recalc,
  1057. };
  1058. static struct clk mcasp3_fclk = {
  1059. .name = "mcasp3_fclk",
  1060. .parent = &func_96m_fclk,
  1061. .ops = &clkops_null,
  1062. .recalc = &followparent_recalc,
  1063. };
  1064. static struct clk ocp_abe_iclk = {
  1065. .name = "ocp_abe_iclk",
  1066. .parent = &aess_fclk,
  1067. .ops = &clkops_null,
  1068. .recalc = &followparent_recalc,
  1069. };
  1070. static struct clk per_abe_24m_fclk = {
  1071. .name = "per_abe_24m_fclk",
  1072. .parent = &dpll_abe_m2_ck,
  1073. .ops = &clkops_null,
  1074. .recalc = &followparent_recalc,
  1075. };
  1076. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1077. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1078. { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
  1079. { .parent = &dpll_per_m7_ck, .rates = div_1_2_rates },
  1080. { .parent = NULL },
  1081. };
  1082. static struct clk pmd_stm_clock_mux_ck = {
  1083. .name = "pmd_stm_clock_mux_ck",
  1084. .parent = &sys_clkin_ck,
  1085. .ops = &clkops_null,
  1086. .recalc = &followparent_recalc,
  1087. };
  1088. static struct clk pmd_trace_clk_mux_ck = {
  1089. .name = "pmd_trace_clk_mux_ck",
  1090. .parent = &sys_clkin_ck,
  1091. .ops = &clkops_null,
  1092. .recalc = &followparent_recalc,
  1093. };
  1094. static struct clk syc_clk_div_ck = {
  1095. .name = "syc_clk_div_ck",
  1096. .parent = &sys_clkin_ck,
  1097. .clksel = dpll_sys_ref_clk_div,
  1098. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1099. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1100. .ops = &clkops_null,
  1101. .recalc = &omap2_clksel_recalc,
  1102. .round_rate = &omap2_clksel_round_rate,
  1103. .set_rate = &omap2_clksel_set_rate,
  1104. };
  1105. /* Leaf clocks controlled by modules */
  1106. static struct clk aes1_fck = {
  1107. .name = "aes1_fck",
  1108. .ops = &clkops_omap2_dflt,
  1109. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1110. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1111. .clkdm_name = "l4_secure_clkdm",
  1112. .parent = &l3_div_ck,
  1113. .recalc = &followparent_recalc,
  1114. };
  1115. static struct clk aes2_fck = {
  1116. .name = "aes2_fck",
  1117. .ops = &clkops_omap2_dflt,
  1118. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1119. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1120. .clkdm_name = "l4_secure_clkdm",
  1121. .parent = &l3_div_ck,
  1122. .recalc = &followparent_recalc,
  1123. };
  1124. static struct clk aess_fck = {
  1125. .name = "aess_fck",
  1126. .ops = &clkops_omap2_dflt,
  1127. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1128. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1129. .clkdm_name = "abe_clkdm",
  1130. .parent = &aess_fclk,
  1131. .recalc = &followparent_recalc,
  1132. };
  1133. static struct clk cust_efuse_fck = {
  1134. .name = "cust_efuse_fck",
  1135. .ops = &clkops_omap2_dflt,
  1136. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1137. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1138. .clkdm_name = "l4_cefuse_clkdm",
  1139. .parent = &sys_clkin_ck,
  1140. .recalc = &followparent_recalc,
  1141. };
  1142. static struct clk des3des_fck = {
  1143. .name = "des3des_fck",
  1144. .ops = &clkops_omap2_dflt,
  1145. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1146. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1147. .clkdm_name = "l4_secure_clkdm",
  1148. .parent = &l4_div_ck,
  1149. .recalc = &followparent_recalc,
  1150. };
  1151. static const struct clksel dmic_sync_mux_sel[] = {
  1152. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1153. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1154. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1155. { .parent = NULL },
  1156. };
  1157. static struct clk dmic_sync_mux_ck = {
  1158. .name = "dmic_sync_mux_ck",
  1159. .parent = &abe_24m_fclk,
  1160. .clksel = dmic_sync_mux_sel,
  1161. .init = &omap2_init_clksel_parent,
  1162. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1163. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1164. .ops = &clkops_null,
  1165. .recalc = &omap2_clksel_recalc,
  1166. };
  1167. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1168. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1169. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1170. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1171. { .parent = NULL },
  1172. };
  1173. /* Merged func_dmic_abe_gfclk into dmic */
  1174. static struct clk dmic_fck = {
  1175. .name = "dmic_fck",
  1176. .parent = &dmic_sync_mux_ck,
  1177. .clksel = func_dmic_abe_gfclk_sel,
  1178. .init = &omap2_init_clksel_parent,
  1179. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1180. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1181. .ops = &clkops_omap2_dflt,
  1182. .recalc = &omap2_clksel_recalc,
  1183. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1184. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1185. .clkdm_name = "abe_clkdm",
  1186. };
  1187. static struct clk dss_fck = {
  1188. .name = "dss_fck",
  1189. .ops = &clkops_omap2_dflt,
  1190. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1191. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1192. .clkdm_name = "l3_dss_clkdm",
  1193. .parent = &l3_div_ck,
  1194. .recalc = &followparent_recalc,
  1195. };
  1196. static struct clk ducati_ick = {
  1197. .name = "ducati_ick",
  1198. .ops = &clkops_omap2_dflt,
  1199. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1200. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1201. .clkdm_name = "ducati_clkdm",
  1202. .parent = &ducati_clk_mux_ck,
  1203. .recalc = &followparent_recalc,
  1204. };
  1205. static struct clk emif1_ick = {
  1206. .name = "emif1_ick",
  1207. .ops = &clkops_omap2_dflt,
  1208. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1209. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1210. .flags = ENABLE_ON_INIT,
  1211. .clkdm_name = "l3_emif_clkdm",
  1212. .parent = &ddrphy_ck,
  1213. .recalc = &followparent_recalc,
  1214. };
  1215. static struct clk emif2_ick = {
  1216. .name = "emif2_ick",
  1217. .ops = &clkops_omap2_dflt,
  1218. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1219. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1220. .flags = ENABLE_ON_INIT,
  1221. .clkdm_name = "l3_emif_clkdm",
  1222. .parent = &ddrphy_ck,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. static const struct clksel fdif_fclk_div[] = {
  1226. { .parent = &dpll_per_m4_ck, .rates = div3_1to4_rates },
  1227. { .parent = NULL },
  1228. };
  1229. /* Merged fdif_fclk into fdif */
  1230. static struct clk fdif_fck = {
  1231. .name = "fdif_fck",
  1232. .parent = &dpll_per_m4_ck,
  1233. .clksel = fdif_fclk_div,
  1234. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1235. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1236. .ops = &clkops_omap2_dflt,
  1237. .recalc = &omap2_clksel_recalc,
  1238. .round_rate = &omap2_clksel_round_rate,
  1239. .set_rate = &omap2_clksel_set_rate,
  1240. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1241. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1242. .clkdm_name = "iss_clkdm",
  1243. };
  1244. static const struct clksel per_sgx_fclk_div[] = {
  1245. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1246. { .parent = NULL },
  1247. };
  1248. static struct clk per_sgx_fclk = {
  1249. .name = "per_sgx_fclk",
  1250. .parent = &dpll_per_m2x2_ck,
  1251. .clksel = per_sgx_fclk_div,
  1252. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1253. .clksel_mask = OMAP4430_CLKSEL_PER_192M_MASK,
  1254. .ops = &clkops_null,
  1255. .recalc = &omap2_clksel_recalc,
  1256. .round_rate = &omap2_clksel_round_rate,
  1257. .set_rate = &omap2_clksel_set_rate,
  1258. };
  1259. static const struct clksel sgx_clk_mux_sel[] = {
  1260. { .parent = &dpll_core_m7_ck, .rates = div_1_0_rates },
  1261. { .parent = &per_sgx_fclk, .rates = div_1_1_rates },
  1262. { .parent = NULL },
  1263. };
  1264. /* Merged sgx_clk_mux into gfx */
  1265. static struct clk gfx_fck = {
  1266. .name = "gfx_fck",
  1267. .parent = &dpll_core_m7_ck,
  1268. .clksel = sgx_clk_mux_sel,
  1269. .init = &omap2_init_clksel_parent,
  1270. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1271. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1272. .ops = &clkops_omap2_dflt,
  1273. .recalc = &omap2_clksel_recalc,
  1274. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1275. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1276. .clkdm_name = "l3_gfx_clkdm",
  1277. };
  1278. static struct clk gpio1_ick = {
  1279. .name = "gpio1_ick",
  1280. .ops = &clkops_omap2_dflt,
  1281. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1282. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1283. .clkdm_name = "l4_wkup_clkdm",
  1284. .parent = &l4_wkup_clk_mux_ck,
  1285. .recalc = &followparent_recalc,
  1286. };
  1287. static struct clk gpio2_ick = {
  1288. .name = "gpio2_ick",
  1289. .ops = &clkops_omap2_dflt,
  1290. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1291. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1292. .clkdm_name = "l4_per_clkdm",
  1293. .parent = &l4_div_ck,
  1294. .recalc = &followparent_recalc,
  1295. };
  1296. static struct clk gpio3_ick = {
  1297. .name = "gpio3_ick",
  1298. .ops = &clkops_omap2_dflt,
  1299. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1300. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1301. .clkdm_name = "l4_per_clkdm",
  1302. .parent = &l4_div_ck,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk gpio4_ick = {
  1306. .name = "gpio4_ick",
  1307. .ops = &clkops_omap2_dflt,
  1308. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1309. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1310. .clkdm_name = "l4_per_clkdm",
  1311. .parent = &l4_div_ck,
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. static struct clk gpio5_ick = {
  1315. .name = "gpio5_ick",
  1316. .ops = &clkops_omap2_dflt,
  1317. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1318. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1319. .clkdm_name = "l4_per_clkdm",
  1320. .parent = &l4_div_ck,
  1321. .recalc = &followparent_recalc,
  1322. };
  1323. static struct clk gpio6_ick = {
  1324. .name = "gpio6_ick",
  1325. .ops = &clkops_omap2_dflt,
  1326. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1327. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1328. .clkdm_name = "l4_per_clkdm",
  1329. .parent = &l4_div_ck,
  1330. .recalc = &followparent_recalc,
  1331. };
  1332. static struct clk gpmc_ick = {
  1333. .name = "gpmc_ick",
  1334. .ops = &clkops_omap2_dflt,
  1335. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1336. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1337. .clkdm_name = "l3_2_clkdm",
  1338. .parent = &l3_div_ck,
  1339. .recalc = &followparent_recalc,
  1340. };
  1341. static const struct clksel dmt1_clk_mux_sel[] = {
  1342. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1343. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1344. { .parent = NULL },
  1345. };
  1346. /*
  1347. * Merged dmt1_clk_mux into gptimer1
  1348. * gptimer1 renamed temporarily into gpt1 to match OMAP3 convention
  1349. */
  1350. static struct clk gpt1_fck = {
  1351. .name = "gpt1_fck",
  1352. .parent = &sys_clkin_ck,
  1353. .clksel = dmt1_clk_mux_sel,
  1354. .init = &omap2_init_clksel_parent,
  1355. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1356. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1357. .ops = &clkops_omap2_dflt,
  1358. .recalc = &omap2_clksel_recalc,
  1359. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1360. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1361. .clkdm_name = "l4_wkup_clkdm",
  1362. };
  1363. /*
  1364. * Merged cm2_dm10_mux into gptimer10
  1365. * gptimer10 renamed temporarily into gpt10 to match OMAP3 convention
  1366. */
  1367. static struct clk gpt10_fck = {
  1368. .name = "gpt10_fck",
  1369. .parent = &sys_clkin_ck,
  1370. .clksel = dmt1_clk_mux_sel,
  1371. .init = &omap2_init_clksel_parent,
  1372. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1373. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1374. .ops = &clkops_omap2_dflt,
  1375. .recalc = &omap2_clksel_recalc,
  1376. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1377. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1378. .clkdm_name = "l4_per_clkdm",
  1379. };
  1380. /*
  1381. * Merged cm2_dm11_mux into gptimer11
  1382. * gptimer11 renamed temporarily into gpt11 to match OMAP3 convention
  1383. */
  1384. static struct clk gpt11_fck = {
  1385. .name = "gpt11_fck",
  1386. .parent = &sys_clkin_ck,
  1387. .clksel = dmt1_clk_mux_sel,
  1388. .init = &omap2_init_clksel_parent,
  1389. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1390. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1391. .ops = &clkops_omap2_dflt,
  1392. .recalc = &omap2_clksel_recalc,
  1393. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1394. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1395. .clkdm_name = "l4_per_clkdm",
  1396. };
  1397. /*
  1398. * Merged cm2_dm2_mux into gptimer2
  1399. * gptimer2 renamed temporarily into gpt2 to match OMAP3 convention
  1400. */
  1401. static struct clk gpt2_fck = {
  1402. .name = "gpt2_fck",
  1403. .parent = &sys_clkin_ck,
  1404. .clksel = dmt1_clk_mux_sel,
  1405. .init = &omap2_init_clksel_parent,
  1406. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1407. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1408. .ops = &clkops_omap2_dflt,
  1409. .recalc = &omap2_clksel_recalc,
  1410. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1411. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1412. .clkdm_name = "l4_per_clkdm",
  1413. };
  1414. /*
  1415. * Merged cm2_dm3_mux into gptimer3
  1416. * gptimer3 renamed temporarily into gpt3 to match OMAP3 convention
  1417. */
  1418. static struct clk gpt3_fck = {
  1419. .name = "gpt3_fck",
  1420. .parent = &sys_clkin_ck,
  1421. .clksel = dmt1_clk_mux_sel,
  1422. .init = &omap2_init_clksel_parent,
  1423. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1424. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1425. .ops = &clkops_omap2_dflt,
  1426. .recalc = &omap2_clksel_recalc,
  1427. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1428. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1429. .clkdm_name = "l4_per_clkdm",
  1430. };
  1431. /*
  1432. * Merged cm2_dm4_mux into gptimer4
  1433. * gptimer4 renamed temporarily into gpt4 to match OMAP3 convention
  1434. */
  1435. static struct clk gpt4_fck = {
  1436. .name = "gpt4_fck",
  1437. .parent = &sys_clkin_ck,
  1438. .clksel = dmt1_clk_mux_sel,
  1439. .init = &omap2_init_clksel_parent,
  1440. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1441. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1442. .ops = &clkops_omap2_dflt,
  1443. .recalc = &omap2_clksel_recalc,
  1444. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1445. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1446. .clkdm_name = "l4_per_clkdm",
  1447. };
  1448. static const struct clksel timer5_sync_mux_sel[] = {
  1449. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1450. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1451. { .parent = NULL },
  1452. };
  1453. /*
  1454. * Merged timer5_sync_mux into gptimer5
  1455. * gptimer5 renamed temporarily into gpt5 to match OMAP3 convention
  1456. */
  1457. static struct clk gpt5_fck = {
  1458. .name = "gpt5_fck",
  1459. .parent = &syc_clk_div_ck,
  1460. .clksel = timer5_sync_mux_sel,
  1461. .init = &omap2_init_clksel_parent,
  1462. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1463. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1464. .ops = &clkops_omap2_dflt,
  1465. .recalc = &omap2_clksel_recalc,
  1466. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1467. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1468. .clkdm_name = "abe_clkdm",
  1469. };
  1470. /*
  1471. * Merged timer6_sync_mux into gptimer6
  1472. * gptimer6 renamed temporarily into gpt6 to match OMAP3 convention
  1473. */
  1474. static struct clk gpt6_fck = {
  1475. .name = "gpt6_fck",
  1476. .parent = &syc_clk_div_ck,
  1477. .clksel = timer5_sync_mux_sel,
  1478. .init = &omap2_init_clksel_parent,
  1479. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1480. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1481. .ops = &clkops_omap2_dflt,
  1482. .recalc = &omap2_clksel_recalc,
  1483. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1484. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1485. .clkdm_name = "abe_clkdm",
  1486. };
  1487. /*
  1488. * Merged timer7_sync_mux into gptimer7
  1489. * gptimer7 renamed temporarily into gpt7 to match OMAP3 convention
  1490. */
  1491. static struct clk gpt7_fck = {
  1492. .name = "gpt7_fck",
  1493. .parent = &syc_clk_div_ck,
  1494. .clksel = timer5_sync_mux_sel,
  1495. .init = &omap2_init_clksel_parent,
  1496. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1497. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1498. .ops = &clkops_omap2_dflt,
  1499. .recalc = &omap2_clksel_recalc,
  1500. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1501. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1502. .clkdm_name = "abe_clkdm",
  1503. };
  1504. /*
  1505. * Merged timer8_sync_mux into gptimer8
  1506. * gptimer8 renamed temporarily into gpt8 to match OMAP3 convention
  1507. */
  1508. static struct clk gpt8_fck = {
  1509. .name = "gpt8_fck",
  1510. .parent = &syc_clk_div_ck,
  1511. .clksel = timer5_sync_mux_sel,
  1512. .init = &omap2_init_clksel_parent,
  1513. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1514. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1515. .ops = &clkops_omap2_dflt,
  1516. .recalc = &omap2_clksel_recalc,
  1517. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1518. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1519. .clkdm_name = "abe_clkdm",
  1520. };
  1521. /*
  1522. * Merged cm2_dm9_mux into gptimer9
  1523. * gptimer9 renamed temporarily into gpt9 to match OMAP3 convention
  1524. */
  1525. static struct clk gpt9_fck = {
  1526. .name = "gpt9_fck",
  1527. .parent = &sys_clkin_ck,
  1528. .clksel = dmt1_clk_mux_sel,
  1529. .init = &omap2_init_clksel_parent,
  1530. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1531. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1532. .ops = &clkops_omap2_dflt,
  1533. .recalc = &omap2_clksel_recalc,
  1534. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1535. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1536. .clkdm_name = "l4_per_clkdm",
  1537. };
  1538. static struct clk hdq1w_fck = {
  1539. .name = "hdq1w_fck",
  1540. .ops = &clkops_omap2_dflt,
  1541. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1542. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1543. .clkdm_name = "l4_per_clkdm",
  1544. .parent = &func_12m_fclk,
  1545. .recalc = &followparent_recalc,
  1546. };
  1547. /* Merged hsi_fclk into hsi */
  1548. static struct clk hsi_ick = {
  1549. .name = "hsi_ick",
  1550. .parent = &dpll_per_m2x2_ck,
  1551. .clksel = per_sgx_fclk_div,
  1552. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1553. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1554. .ops = &clkops_omap2_dflt,
  1555. .recalc = &omap2_clksel_recalc,
  1556. .round_rate = &omap2_clksel_round_rate,
  1557. .set_rate = &omap2_clksel_set_rate,
  1558. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1559. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1560. .clkdm_name = "l3_init_clkdm",
  1561. };
  1562. static struct clk i2c1_fck = {
  1563. .name = "i2c1_fck",
  1564. .ops = &clkops_omap2_dflt,
  1565. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1566. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1567. .clkdm_name = "l4_per_clkdm",
  1568. .parent = &func_96m_fclk,
  1569. .recalc = &followparent_recalc,
  1570. };
  1571. static struct clk i2c2_fck = {
  1572. .name = "i2c2_fck",
  1573. .ops = &clkops_omap2_dflt,
  1574. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1575. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1576. .clkdm_name = "l4_per_clkdm",
  1577. .parent = &func_96m_fclk,
  1578. .recalc = &followparent_recalc,
  1579. };
  1580. static struct clk i2c3_fck = {
  1581. .name = "i2c3_fck",
  1582. .ops = &clkops_omap2_dflt,
  1583. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1584. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1585. .clkdm_name = "l4_per_clkdm",
  1586. .parent = &func_96m_fclk,
  1587. .recalc = &followparent_recalc,
  1588. };
  1589. static struct clk i2c4_fck = {
  1590. .name = "i2c4_fck",
  1591. .ops = &clkops_omap2_dflt,
  1592. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1593. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1594. .clkdm_name = "l4_per_clkdm",
  1595. .parent = &func_96m_fclk,
  1596. .recalc = &followparent_recalc,
  1597. };
  1598. static struct clk iss_fck = {
  1599. .name = "iss_fck",
  1600. .ops = &clkops_omap2_dflt,
  1601. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1602. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1603. .clkdm_name = "iss_clkdm",
  1604. .parent = &ducati_clk_mux_ck,
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk ivahd_ick = {
  1608. .name = "ivahd_ick",
  1609. .ops = &clkops_omap2_dflt,
  1610. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1611. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1612. .clkdm_name = "ivahd_clkdm",
  1613. .parent = &dpll_iva_m5_ck,
  1614. .recalc = &followparent_recalc,
  1615. };
  1616. static struct clk keyboard_fck = {
  1617. .name = "keyboard_fck",
  1618. .ops = &clkops_omap2_dflt,
  1619. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1620. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1621. .clkdm_name = "l4_wkup_clkdm",
  1622. .parent = &sys_32k_ck,
  1623. .recalc = &followparent_recalc,
  1624. };
  1625. static struct clk l3_instr_interconnect_ick = {
  1626. .name = "l3_instr_interconnect_ick",
  1627. .ops = &clkops_omap2_dflt,
  1628. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1629. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1630. .clkdm_name = "l3_instr_clkdm",
  1631. .parent = &l3_div_ck,
  1632. .recalc = &followparent_recalc,
  1633. };
  1634. static struct clk l3_interconnect_3_ick = {
  1635. .name = "l3_interconnect_3_ick",
  1636. .ops = &clkops_omap2_dflt,
  1637. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1638. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1639. .clkdm_name = "l3_instr_clkdm",
  1640. .parent = &l3_div_ck,
  1641. .recalc = &followparent_recalc,
  1642. };
  1643. static struct clk mcasp_sync_mux_ck = {
  1644. .name = "mcasp_sync_mux_ck",
  1645. .parent = &abe_24m_fclk,
  1646. .clksel = dmic_sync_mux_sel,
  1647. .init = &omap2_init_clksel_parent,
  1648. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1649. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1650. .ops = &clkops_null,
  1651. .recalc = &omap2_clksel_recalc,
  1652. };
  1653. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1654. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1655. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1656. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1657. { .parent = NULL },
  1658. };
  1659. /* Merged func_mcasp_abe_gfclk into mcasp */
  1660. static struct clk mcasp_fck = {
  1661. .name = "mcasp_fck",
  1662. .parent = &mcasp_sync_mux_ck,
  1663. .clksel = func_mcasp_abe_gfclk_sel,
  1664. .init = &omap2_init_clksel_parent,
  1665. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1666. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1667. .ops = &clkops_omap2_dflt,
  1668. .recalc = &omap2_clksel_recalc,
  1669. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1670. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1671. .clkdm_name = "abe_clkdm",
  1672. };
  1673. static struct clk mcbsp1_sync_mux_ck = {
  1674. .name = "mcbsp1_sync_mux_ck",
  1675. .parent = &abe_24m_fclk,
  1676. .clksel = dmic_sync_mux_sel,
  1677. .init = &omap2_init_clksel_parent,
  1678. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1679. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1680. .ops = &clkops_null,
  1681. .recalc = &omap2_clksel_recalc,
  1682. };
  1683. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1684. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1685. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1686. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1687. { .parent = NULL },
  1688. };
  1689. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1690. static struct clk mcbsp1_fck = {
  1691. .name = "mcbsp1_fck",
  1692. .parent = &mcbsp1_sync_mux_ck,
  1693. .clksel = func_mcbsp1_gfclk_sel,
  1694. .init = &omap2_init_clksel_parent,
  1695. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1696. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1697. .ops = &clkops_omap2_dflt,
  1698. .recalc = &omap2_clksel_recalc,
  1699. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1700. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1701. .clkdm_name = "abe_clkdm",
  1702. };
  1703. static struct clk mcbsp2_sync_mux_ck = {
  1704. .name = "mcbsp2_sync_mux_ck",
  1705. .parent = &abe_24m_fclk,
  1706. .clksel = dmic_sync_mux_sel,
  1707. .init = &omap2_init_clksel_parent,
  1708. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1709. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1710. .ops = &clkops_null,
  1711. .recalc = &omap2_clksel_recalc,
  1712. };
  1713. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1714. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1715. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1716. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1717. { .parent = NULL },
  1718. };
  1719. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1720. static struct clk mcbsp2_fck = {
  1721. .name = "mcbsp2_fck",
  1722. .parent = &mcbsp2_sync_mux_ck,
  1723. .clksel = func_mcbsp2_gfclk_sel,
  1724. .init = &omap2_init_clksel_parent,
  1725. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1726. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1727. .ops = &clkops_omap2_dflt,
  1728. .recalc = &omap2_clksel_recalc,
  1729. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1730. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1731. .clkdm_name = "abe_clkdm",
  1732. };
  1733. static struct clk mcbsp3_sync_mux_ck = {
  1734. .name = "mcbsp3_sync_mux_ck",
  1735. .parent = &abe_24m_fclk,
  1736. .clksel = dmic_sync_mux_sel,
  1737. .init = &omap2_init_clksel_parent,
  1738. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1739. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1740. .ops = &clkops_null,
  1741. .recalc = &omap2_clksel_recalc,
  1742. };
  1743. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1744. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1745. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1746. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1747. { .parent = NULL },
  1748. };
  1749. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1750. static struct clk mcbsp3_fck = {
  1751. .name = "mcbsp3_fck",
  1752. .parent = &mcbsp3_sync_mux_ck,
  1753. .clksel = func_mcbsp3_gfclk_sel,
  1754. .init = &omap2_init_clksel_parent,
  1755. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1756. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1757. .ops = &clkops_omap2_dflt,
  1758. .recalc = &omap2_clksel_recalc,
  1759. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1760. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1761. .clkdm_name = "abe_clkdm",
  1762. };
  1763. static struct clk mcbsp4_sync_mux_ck = {
  1764. .name = "mcbsp4_sync_mux_ck",
  1765. .parent = &func_96m_fclk,
  1766. .clksel = mcasp2_fclk_sel,
  1767. .init = &omap2_init_clksel_parent,
  1768. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1769. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1770. .ops = &clkops_null,
  1771. .recalc = &omap2_clksel_recalc,
  1772. };
  1773. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1774. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1775. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1776. { .parent = NULL },
  1777. };
  1778. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1779. static struct clk mcbsp4_fck = {
  1780. .name = "mcbsp4_fck",
  1781. .parent = &mcbsp4_sync_mux_ck,
  1782. .clksel = per_mcbsp4_gfclk_sel,
  1783. .init = &omap2_init_clksel_parent,
  1784. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1785. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1786. .ops = &clkops_omap2_dflt,
  1787. .recalc = &omap2_clksel_recalc,
  1788. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1789. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1790. .clkdm_name = "l4_per_clkdm",
  1791. };
  1792. static struct clk mcspi1_fck = {
  1793. .name = "mcspi1_fck",
  1794. .ops = &clkops_omap2_dflt,
  1795. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1796. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1797. .clkdm_name = "l4_per_clkdm",
  1798. .parent = &func_48m_fclk,
  1799. .recalc = &followparent_recalc,
  1800. };
  1801. static struct clk mcspi2_fck = {
  1802. .name = "mcspi2_fck",
  1803. .ops = &clkops_omap2_dflt,
  1804. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1805. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1806. .clkdm_name = "l4_per_clkdm",
  1807. .parent = &func_48m_fclk,
  1808. .recalc = &followparent_recalc,
  1809. };
  1810. static struct clk mcspi3_fck = {
  1811. .name = "mcspi3_fck",
  1812. .ops = &clkops_omap2_dflt,
  1813. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1814. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1815. .clkdm_name = "l4_per_clkdm",
  1816. .parent = &func_48m_fclk,
  1817. .recalc = &followparent_recalc,
  1818. };
  1819. static struct clk mcspi4_fck = {
  1820. .name = "mcspi4_fck",
  1821. .ops = &clkops_omap2_dflt,
  1822. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1823. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1824. .clkdm_name = "l4_per_clkdm",
  1825. .parent = &func_48m_fclk,
  1826. .recalc = &followparent_recalc,
  1827. };
  1828. /* Merged hsmmc1_fclk into mmc1 */
  1829. static struct clk mmc1_fck = {
  1830. .name = "mmc1_fck",
  1831. .parent = &func_64m_fclk,
  1832. .clksel = hsmmc6_fclk_sel,
  1833. .init = &omap2_init_clksel_parent,
  1834. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1835. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1836. .ops = &clkops_omap2_dflt,
  1837. .recalc = &omap2_clksel_recalc,
  1838. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1839. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1840. .clkdm_name = "l3_init_clkdm",
  1841. };
  1842. /* Merged hsmmc2_fclk into mmc2 */
  1843. static struct clk mmc2_fck = {
  1844. .name = "mmc2_fck",
  1845. .parent = &func_64m_fclk,
  1846. .clksel = hsmmc6_fclk_sel,
  1847. .init = &omap2_init_clksel_parent,
  1848. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1849. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1850. .ops = &clkops_omap2_dflt,
  1851. .recalc = &omap2_clksel_recalc,
  1852. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1853. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1854. .clkdm_name = "l3_init_clkdm",
  1855. };
  1856. static struct clk mmc3_fck = {
  1857. .name = "mmc3_fck",
  1858. .ops = &clkops_omap2_dflt,
  1859. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1860. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1861. .clkdm_name = "l4_per_clkdm",
  1862. .parent = &func_48m_fclk,
  1863. .recalc = &followparent_recalc,
  1864. };
  1865. static struct clk mmc4_fck = {
  1866. .name = "mmc4_fck",
  1867. .ops = &clkops_omap2_dflt,
  1868. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1869. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1870. .clkdm_name = "l4_per_clkdm",
  1871. .parent = &func_48m_fclk,
  1872. .recalc = &followparent_recalc,
  1873. };
  1874. static struct clk mmc5_fck = {
  1875. .name = "mmc5_fck",
  1876. .ops = &clkops_omap2_dflt,
  1877. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1878. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1879. .clkdm_name = "l4_per_clkdm",
  1880. .parent = &func_48m_fclk,
  1881. .recalc = &followparent_recalc,
  1882. };
  1883. static struct clk ocp_wp1_ick = {
  1884. .name = "ocp_wp1_ick",
  1885. .ops = &clkops_omap2_dflt,
  1886. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1887. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1888. .clkdm_name = "l3_instr_clkdm",
  1889. .parent = &l3_div_ck,
  1890. .recalc = &followparent_recalc,
  1891. };
  1892. static struct clk pdm_fck = {
  1893. .name = "pdm_fck",
  1894. .ops = &clkops_omap2_dflt,
  1895. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1896. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1897. .clkdm_name = "abe_clkdm",
  1898. .parent = &pad_clks_ck,
  1899. .recalc = &followparent_recalc,
  1900. };
  1901. static struct clk pkaeip29_fck = {
  1902. .name = "pkaeip29_fck",
  1903. .ops = &clkops_omap2_dflt,
  1904. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1905. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1906. .clkdm_name = "l4_secure_clkdm",
  1907. .parent = &l4_div_ck,
  1908. .recalc = &followparent_recalc,
  1909. };
  1910. static struct clk rng_ick = {
  1911. .name = "rng_ick",
  1912. .ops = &clkops_omap2_dflt,
  1913. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1914. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1915. .clkdm_name = "l4_secure_clkdm",
  1916. .parent = &l4_div_ck,
  1917. .recalc = &followparent_recalc,
  1918. };
  1919. static struct clk sha2md51_fck = {
  1920. .name = "sha2md51_fck",
  1921. .ops = &clkops_omap2_dflt,
  1922. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1923. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1924. .clkdm_name = "l4_secure_clkdm",
  1925. .parent = &l3_div_ck,
  1926. .recalc = &followparent_recalc,
  1927. };
  1928. static struct clk sl2_ick = {
  1929. .name = "sl2_ick",
  1930. .ops = &clkops_omap2_dflt,
  1931. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1932. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1933. .clkdm_name = "ivahd_clkdm",
  1934. .parent = &dpll_iva_m5_ck,
  1935. .recalc = &followparent_recalc,
  1936. };
  1937. static struct clk slimbus1_fck = {
  1938. .name = "slimbus1_fck",
  1939. .ops = &clkops_omap2_dflt,
  1940. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1941. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1942. .clkdm_name = "abe_clkdm",
  1943. .parent = &ocp_abe_iclk,
  1944. .recalc = &followparent_recalc,
  1945. };
  1946. static struct clk slimbus2_fck = {
  1947. .name = "slimbus2_fck",
  1948. .ops = &clkops_omap2_dflt,
  1949. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1950. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1951. .clkdm_name = "l4_per_clkdm",
  1952. .parent = &l4_div_ck,
  1953. .recalc = &followparent_recalc,
  1954. };
  1955. static struct clk sr_core_fck = {
  1956. .name = "sr_core_fck",
  1957. .ops = &clkops_omap2_dflt,
  1958. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  1959. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1960. .clkdm_name = "l4_ao_clkdm",
  1961. .parent = &l4_wkup_clk_mux_ck,
  1962. .recalc = &followparent_recalc,
  1963. };
  1964. static struct clk sr_iva_fck = {
  1965. .name = "sr_iva_fck",
  1966. .ops = &clkops_omap2_dflt,
  1967. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  1968. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1969. .clkdm_name = "l4_ao_clkdm",
  1970. .parent = &l4_wkup_clk_mux_ck,
  1971. .recalc = &followparent_recalc,
  1972. };
  1973. static struct clk sr_mpu_fck = {
  1974. .name = "sr_mpu_fck",
  1975. .ops = &clkops_omap2_dflt,
  1976. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1977. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1978. .clkdm_name = "l4_ao_clkdm",
  1979. .parent = &l4_wkup_clk_mux_ck,
  1980. .recalc = &followparent_recalc,
  1981. };
  1982. static struct clk tesla_ick = {
  1983. .name = "tesla_ick",
  1984. .ops = &clkops_omap2_dflt,
  1985. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1986. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1987. .clkdm_name = "tesla_clkdm",
  1988. .parent = &dpll_iva_m4_ck,
  1989. .recalc = &followparent_recalc,
  1990. };
  1991. static struct clk uart1_fck = {
  1992. .name = "uart1_fck",
  1993. .ops = &clkops_omap2_dflt,
  1994. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1995. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1996. .clkdm_name = "l4_per_clkdm",
  1997. .parent = &func_48m_fclk,
  1998. .recalc = &followparent_recalc,
  1999. };
  2000. static struct clk uart2_fck = {
  2001. .name = "uart2_fck",
  2002. .ops = &clkops_omap2_dflt,
  2003. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2004. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2005. .clkdm_name = "l4_per_clkdm",
  2006. .parent = &func_48m_fclk,
  2007. .recalc = &followparent_recalc,
  2008. };
  2009. static struct clk uart3_fck = {
  2010. .name = "uart3_fck",
  2011. .ops = &clkops_omap2_dflt,
  2012. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2013. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2014. .clkdm_name = "l4_per_clkdm",
  2015. .parent = &func_48m_fclk,
  2016. .recalc = &followparent_recalc,
  2017. };
  2018. static struct clk uart4_fck = {
  2019. .name = "uart4_fck",
  2020. .ops = &clkops_omap2_dflt,
  2021. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2022. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2023. .clkdm_name = "l4_per_clkdm",
  2024. .parent = &func_48m_fclk,
  2025. .recalc = &followparent_recalc,
  2026. };
  2027. static struct clk unipro1_fck = {
  2028. .name = "unipro1_fck",
  2029. .ops = &clkops_omap2_dflt,
  2030. .enable_reg = OMAP4430_CM_L3INIT_UNIPRO1_CLKCTRL,
  2031. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2032. .clkdm_name = "l3_init_clkdm",
  2033. .parent = &func_96m_fclk,
  2034. .recalc = &followparent_recalc,
  2035. };
  2036. static struct clk usb_host_fck = {
  2037. .name = "usb_host_fck",
  2038. .ops = &clkops_omap2_dflt,
  2039. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2040. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2041. .clkdm_name = "l3_init_clkdm",
  2042. .parent = &init_60m_fclk,
  2043. .recalc = &followparent_recalc,
  2044. };
  2045. static struct clk usb_host_fs_fck = {
  2046. .name = "usb_host_fs_fck",
  2047. .ops = &clkops_omap2_dflt,
  2048. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2049. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2050. .clkdm_name = "l3_init_clkdm",
  2051. .parent = &func_48mc_fclk,
  2052. .recalc = &followparent_recalc,
  2053. };
  2054. static struct clk usb_otg_ick = {
  2055. .name = "usb_otg_ick",
  2056. .ops = &clkops_omap2_dflt,
  2057. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2058. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2059. .clkdm_name = "l3_init_clkdm",
  2060. .parent = &l3_div_ck,
  2061. .recalc = &followparent_recalc,
  2062. };
  2063. static struct clk usb_tll_ick = {
  2064. .name = "usb_tll_ick",
  2065. .ops = &clkops_omap2_dflt,
  2066. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2067. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2068. .clkdm_name = "l3_init_clkdm",
  2069. .parent = &l4_div_ck,
  2070. .recalc = &followparent_recalc,
  2071. };
  2072. static struct clk usbphyocp2scp_ick = {
  2073. .name = "usbphyocp2scp_ick",
  2074. .ops = &clkops_omap2_dflt,
  2075. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  2076. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2077. .clkdm_name = "l3_init_clkdm",
  2078. .parent = &l4_div_ck,
  2079. .recalc = &followparent_recalc,
  2080. };
  2081. static struct clk usim_fck = {
  2082. .name = "usim_fck",
  2083. .ops = &clkops_omap2_dflt,
  2084. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2085. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2086. .clkdm_name = "l4_wkup_clkdm",
  2087. .parent = &sys_32k_ck,
  2088. .recalc = &followparent_recalc,
  2089. };
  2090. static struct clk wdt2_fck = {
  2091. .name = "wdt2_fck",
  2092. .ops = &clkops_omap2_dflt,
  2093. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2094. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2095. .clkdm_name = "l4_wkup_clkdm",
  2096. .parent = &sys_32k_ck,
  2097. .recalc = &followparent_recalc,
  2098. };
  2099. static struct clk wdt3_fck = {
  2100. .name = "wdt3_fck",
  2101. .ops = &clkops_omap2_dflt,
  2102. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2103. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2104. .clkdm_name = "abe_clkdm",
  2105. .parent = &sys_32k_ck,
  2106. .recalc = &followparent_recalc,
  2107. };
  2108. /* Remaining optional clocks */
  2109. static const struct clksel otg_60m_gfclk_sel[] = {
  2110. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2111. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2112. { .parent = NULL },
  2113. };
  2114. static struct clk otg_60m_gfclk_ck = {
  2115. .name = "otg_60m_gfclk_ck",
  2116. .parent = &utmi_phy_clkout_ck,
  2117. .clksel = otg_60m_gfclk_sel,
  2118. .init = &omap2_init_clksel_parent,
  2119. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2120. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2121. .ops = &clkops_null,
  2122. .recalc = &omap2_clksel_recalc,
  2123. };
  2124. static const struct clksel stm_clk_div_div[] = {
  2125. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2126. { .parent = NULL },
  2127. };
  2128. static struct clk stm_clk_div_ck = {
  2129. .name = "stm_clk_div_ck",
  2130. .parent = &pmd_stm_clock_mux_ck,
  2131. .clksel = stm_clk_div_div,
  2132. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2133. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2134. .ops = &clkops_null,
  2135. .recalc = &omap2_clksel_recalc,
  2136. .round_rate = &omap2_clksel_round_rate,
  2137. .set_rate = &omap2_clksel_set_rate,
  2138. };
  2139. static const struct clksel trace_clk_div_div[] = {
  2140. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2141. { .parent = NULL },
  2142. };
  2143. static struct clk trace_clk_div_ck = {
  2144. .name = "trace_clk_div_ck",
  2145. .parent = &pmd_trace_clk_mux_ck,
  2146. .clksel = trace_clk_div_div,
  2147. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2148. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2149. .ops = &clkops_null,
  2150. .recalc = &omap2_clksel_recalc,
  2151. .round_rate = &omap2_clksel_round_rate,
  2152. .set_rate = &omap2_clksel_set_rate,
  2153. };
  2154. static const struct clksel_rate div2_14to18_rates[] = {
  2155. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2156. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2157. { .div = 0 },
  2158. };
  2159. static const struct clksel usim_fclk_div[] = {
  2160. { .parent = &dpll_per_m4_ck, .rates = div2_14to18_rates },
  2161. { .parent = NULL },
  2162. };
  2163. static struct clk usim_fclk = {
  2164. .name = "usim_fclk",
  2165. .parent = &dpll_per_m4_ck,
  2166. .clksel = usim_fclk_div,
  2167. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2168. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2169. .ops = &clkops_null,
  2170. .recalc = &omap2_clksel_recalc,
  2171. .round_rate = &omap2_clksel_round_rate,
  2172. .set_rate = &omap2_clksel_set_rate,
  2173. };
  2174. static const struct clksel utmi_p1_gfclk_sel[] = {
  2175. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2176. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2177. { .parent = NULL },
  2178. };
  2179. static struct clk utmi_p1_gfclk_ck = {
  2180. .name = "utmi_p1_gfclk_ck",
  2181. .parent = &init_60m_fclk,
  2182. .clksel = utmi_p1_gfclk_sel,
  2183. .init = &omap2_init_clksel_parent,
  2184. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2185. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2186. .ops = &clkops_null,
  2187. .recalc = &omap2_clksel_recalc,
  2188. };
  2189. static const struct clksel utmi_p2_gfclk_sel[] = {
  2190. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2191. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2192. { .parent = NULL },
  2193. };
  2194. static struct clk utmi_p2_gfclk_ck = {
  2195. .name = "utmi_p2_gfclk_ck",
  2196. .parent = &init_60m_fclk,
  2197. .clksel = utmi_p2_gfclk_sel,
  2198. .init = &omap2_init_clksel_parent,
  2199. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2200. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2201. .ops = &clkops_null,
  2202. .recalc = &omap2_clksel_recalc,
  2203. };
  2204. /*
  2205. * clkdev
  2206. */
  2207. static struct omap_clk omap44xx_clks[] = {
  2208. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2209. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2210. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2211. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2212. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2213. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2214. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2215. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2216. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2217. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2218. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2219. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2220. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2221. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2222. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2223. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2224. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2225. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2226. CLK(NULL, "dpll_sys_ref_clk", &dpll_sys_ref_clk, CK_443X),
  2227. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2228. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2229. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2230. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2231. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2232. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2233. CLK(NULL, "dpll_abe_m3_ck", &dpll_abe_m3_ck, CK_443X),
  2234. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2235. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2236. CLK(NULL, "dpll_core_m6_ck", &dpll_core_m6_ck, CK_443X),
  2237. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2238. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2239. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2240. CLK(NULL, "dpll_core_m5_ck", &dpll_core_m5_ck, CK_443X),
  2241. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2242. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2243. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2244. CLK(NULL, "dpll_core_m4_ck", &dpll_core_m4_ck, CK_443X),
  2245. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2246. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2247. CLK(NULL, "dpll_core_m3_ck", &dpll_core_m3_ck, CK_443X),
  2248. CLK(NULL, "dpll_core_m7_ck", &dpll_core_m7_ck, CK_443X),
  2249. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2250. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2251. CLK(NULL, "dpll_iva_m4_ck", &dpll_iva_m4_ck, CK_443X),
  2252. CLK(NULL, "dpll_iva_m5_ck", &dpll_iva_m5_ck, CK_443X),
  2253. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2254. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2255. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2256. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2257. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2258. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2259. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2260. CLK(NULL, "dpll_per_m3_ck", &dpll_per_m3_ck, CK_443X),
  2261. CLK(NULL, "dpll_per_m4_ck", &dpll_per_m4_ck, CK_443X),
  2262. CLK(NULL, "dpll_per_m5_ck", &dpll_per_m5_ck, CK_443X),
  2263. CLK(NULL, "dpll_per_m6_ck", &dpll_per_m6_ck, CK_443X),
  2264. CLK(NULL, "dpll_per_m7_ck", &dpll_per_m7_ck, CK_443X),
  2265. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2266. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2267. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2268. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2269. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2270. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2271. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2272. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2273. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2274. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2275. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2276. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2277. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2278. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2279. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2280. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2281. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2282. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2283. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2284. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2285. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2286. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2287. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2288. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2289. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2290. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2291. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2292. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2293. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2294. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2295. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2296. CLK(NULL, "cust_efuse_fck", &cust_efuse_fck, CK_443X),
  2297. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2298. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2299. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2300. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2301. CLK(NULL, "ducati_ick", &ducati_ick, CK_443X),
  2302. CLK(NULL, "emif1_ick", &emif1_ick, CK_443X),
  2303. CLK(NULL, "emif2_ick", &emif2_ick, CK_443X),
  2304. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2305. CLK(NULL, "per_sgx_fclk", &per_sgx_fclk, CK_443X),
  2306. CLK(NULL, "gfx_fck", &gfx_fck, CK_443X),
  2307. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2308. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2309. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2310. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2311. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2312. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2313. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2314. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_443X),
  2315. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_443X),
  2316. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_443X),
  2317. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_443X),
  2318. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_443X),
  2319. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_443X),
  2320. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_443X),
  2321. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_443X),
  2322. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_443X),
  2323. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_443X),
  2324. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_443X),
  2325. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2326. CLK(NULL, "hsi_ick", &hsi_ick, CK_443X),
  2327. CLK("i2c_omap.1", "fck", &i2c1_fck, CK_443X),
  2328. CLK("i2c_omap.2", "fck", &i2c2_fck, CK_443X),
  2329. CLK("i2c_omap.3", "fck", &i2c3_fck, CK_443X),
  2330. CLK("i2c_omap.4", "fck", &i2c4_fck, CK_443X),
  2331. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2332. CLK(NULL, "ivahd_ick", &ivahd_ick, CK_443X),
  2333. CLK(NULL, "keyboard_fck", &keyboard_fck, CK_443X),
  2334. CLK(NULL, "l3_instr_interconnect_ick", &l3_instr_interconnect_ick, CK_443X),
  2335. CLK(NULL, "l3_interconnect_3_ick", &l3_interconnect_3_ick, CK_443X),
  2336. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2337. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2338. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2339. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2340. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2341. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2342. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2343. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2344. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2345. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2346. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2347. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2348. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2349. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2350. CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
  2351. CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
  2352. CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
  2353. CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
  2354. CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
  2355. CLK(NULL, "ocp_wp1_ick", &ocp_wp1_ick, CK_443X),
  2356. CLK(NULL, "pdm_fck", &pdm_fck, CK_443X),
  2357. CLK(NULL, "pkaeip29_fck", &pkaeip29_fck, CK_443X),
  2358. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2359. CLK(NULL, "sha2md51_fck", &sha2md51_fck, CK_443X),
  2360. CLK(NULL, "sl2_ick", &sl2_ick, CK_443X),
  2361. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2362. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2363. CLK(NULL, "sr_core_fck", &sr_core_fck, CK_443X),
  2364. CLK(NULL, "sr_iva_fck", &sr_iva_fck, CK_443X),
  2365. CLK(NULL, "sr_mpu_fck", &sr_mpu_fck, CK_443X),
  2366. CLK(NULL, "tesla_ick", &tesla_ick, CK_443X),
  2367. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2368. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2369. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2370. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2371. CLK(NULL, "unipro1_fck", &unipro1_fck, CK_443X),
  2372. CLK(NULL, "usb_host_fck", &usb_host_fck, CK_443X),
  2373. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2374. CLK("musb_hdrc", "ick", &usb_otg_ick, CK_443X),
  2375. CLK(NULL, "usb_tll_ick", &usb_tll_ick, CK_443X),
  2376. CLK(NULL, "usbphyocp2scp_ick", &usbphyocp2scp_ick, CK_443X),
  2377. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2378. CLK("omap_wdt", "fck", &wdt2_fck, CK_443X),
  2379. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_443X),
  2380. CLK(NULL, "otg_60m_gfclk_ck", &otg_60m_gfclk_ck, CK_443X),
  2381. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2382. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2383. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2384. CLK(NULL, "utmi_p1_gfclk_ck", &utmi_p1_gfclk_ck, CK_443X),
  2385. CLK(NULL, "utmi_p2_gfclk_ck", &utmi_p2_gfclk_ck, CK_443X),
  2386. CLK(NULL, "gpio1_dbck", &dummy_ck, CK_443X),
  2387. CLK(NULL, "gpio2_dbck", &dummy_ck, CK_443X),
  2388. CLK(NULL, "gpio3_dbck", &dummy_ck, CK_443X),
  2389. CLK(NULL, "gpio4_dbck", &dummy_ck, CK_443X),
  2390. CLK(NULL, "gpio5_dbck", &dummy_ck, CK_443X),
  2391. CLK(NULL, "gpio6_dbck", &dummy_ck, CK_443X),
  2392. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2393. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2394. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2395. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2396. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2397. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2398. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2399. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2400. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2401. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2402. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2403. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2404. CLK("i2c_omap.1", "ick", &dummy_ck, CK_443X),
  2405. CLK("i2c_omap.2", "ick", &dummy_ck, CK_443X),
  2406. CLK("i2c_omap.3", "ick", &dummy_ck, CK_443X),
  2407. CLK("i2c_omap.4", "ick", &dummy_ck, CK_443X),
  2408. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2409. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2410. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2411. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2412. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2413. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2414. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2415. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2416. CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
  2417. CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
  2418. CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
  2419. CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
  2420. CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
  2421. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2422. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2423. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2424. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2425. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2426. };
  2427. int __init omap4xxx_clk_init(void)
  2428. {
  2429. struct omap_clk *c;
  2430. u32 cpu_clkflg;
  2431. if (cpu_is_omap44xx()) {
  2432. cpu_mask = RATE_IN_4430;
  2433. cpu_clkflg = CK_443X;
  2434. }
  2435. clk_init(&omap2_clk_functions);
  2436. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2437. c++)
  2438. clk_preinit(c->lk.clk);
  2439. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2440. c++)
  2441. if (c->cpu & cpu_clkflg) {
  2442. clkdev_add(&c->lk);
  2443. clk_register(c->lk.clk);
  2444. omap2_init_clk_clkdm(c->lk.clk);
  2445. }
  2446. recalculate_root_clocks();
  2447. /*
  2448. * Only enable those clocks we will need, let the drivers
  2449. * enable other clocks as necessary
  2450. */
  2451. clk_enable_init_clocks();
  2452. return 0;
  2453. }