clock3xxx.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * OMAP3-specific clock framework functions
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Jouni Högander
  9. *
  10. * Parts of this code are based on code written by
  11. * Richard Woodruff, Tony Lindgren, Tuukka Tikkanen, Karthik Dasu
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #include <linux/kernel.h>
  19. #include <linux/errno.h>
  20. #include <linux/clk.h>
  21. #include <linux/io.h>
  22. #include <plat/clock.h>
  23. #include "clock.h"
  24. #include "clock3xxx.h"
  25. #include "prm.h"
  26. #include "prm-regbits-34xx.h"
  27. #include "cm.h"
  28. #include "cm-regbits-34xx.h"
  29. /*
  30. * DPLL5_FREQ_FOR_USBHOST: USBHOST and USBTLL are the only clocks
  31. * that are sourced by DPLL5, and both of these require this clock
  32. * to be at 120 MHz for proper operation.
  33. */
  34. #define DPLL5_FREQ_FOR_USBHOST 120000000
  35. /* needed by omap3_core_dpll_m2_set_rate() */
  36. struct clk *sdrc_ick_p, *arm_fck_p;
  37. int omap3_dpll4_set_rate(struct clk *clk, unsigned long rate)
  38. {
  39. /*
  40. * According to the 12-5 CDP code from TI, "Limitation 2.5"
  41. * on 3430ES1 prevents us from changing DPLL multipliers or dividers
  42. * on DPLL4.
  43. */
  44. if (omap_rev() == OMAP3430_REV_ES1_0) {
  45. pr_err("clock: DPLL4 cannot change rate due to "
  46. "silicon 'Limitation 2.5' on 3430ES1.\n");
  47. return -EINVAL;
  48. }
  49. return omap3_noncore_dpll_set_rate(clk, rate);
  50. }
  51. void __init omap3_clk_lock_dpll5(void)
  52. {
  53. struct clk *dpll5_clk;
  54. struct clk *dpll5_m2_clk;
  55. dpll5_clk = clk_get(NULL, "dpll5_ck");
  56. clk_set_rate(dpll5_clk, DPLL5_FREQ_FOR_USBHOST);
  57. clk_enable(dpll5_clk);
  58. /* Enable autoidle to allow it to enter low power bypass */
  59. omap3_dpll_allow_idle(dpll5_clk);
  60. /* Program dpll5_m2_clk divider for no division */
  61. dpll5_m2_clk = clk_get(NULL, "dpll5_m2_ck");
  62. clk_enable(dpll5_m2_clk);
  63. clk_set_rate(dpll5_m2_clk, DPLL5_FREQ_FOR_USBHOST);
  64. clk_disable(dpll5_m2_clk);
  65. clk_disable(dpll5_clk);
  66. return;
  67. }
  68. /* Common clock code */
  69. /*
  70. * Switch the MPU rate if specified on cmdline. We cannot do this
  71. * early until cmdline is parsed. XXX This should be removed from the
  72. * clock code and handled by the OPP layer code in the near future.
  73. */
  74. static int __init omap3xxx_clk_arch_init(void)
  75. {
  76. int ret;
  77. if (!cpu_is_omap34xx())
  78. return 0;
  79. ret = omap2_clk_switch_mpurate_at_boot("dpll1_ck");
  80. if (!ret)
  81. omap2_clk_print_new_rates("osc_sys_ck", "arm_fck", "core_ck");
  82. return ret;
  83. }
  84. arch_initcall(omap3xxx_clk_arch_init);