clock2430_data.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008
  1. /*
  2. * linux/arch/arm/mach-omap2/clock2430_data.c
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "prm.h"
  23. #include "cm.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  28. /*
  29. * 2430 clock tree.
  30. *
  31. * NOTE:In many cases here we are assigning a 'default' parent. In many
  32. * cases the parent is selectable. The get/set parent calls will also
  33. * switch sources.
  34. *
  35. * Many some clocks say always_enabled, but they can be auto idled for
  36. * power savings. They will always be available upon clock request.
  37. *
  38. * Several sources are given initial rates which may be wrong, this will
  39. * be fixed up in the init func.
  40. *
  41. * Things are broadly separated below by clock domains. It is
  42. * noteworthy that most periferals have dependencies on multiple clock
  43. * domains. Many get their interface clocks from the L4 domain, but get
  44. * functional clocks from fixed sources or other core domain derived
  45. * clocks.
  46. */
  47. /* Base external input clocks */
  48. static struct clk func_32k_ck = {
  49. .name = "func_32k_ck",
  50. .ops = &clkops_null,
  51. .rate = 32000,
  52. .clkdm_name = "wkup_clkdm",
  53. };
  54. static struct clk secure_32k_ck = {
  55. .name = "secure_32k_ck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .clkdm_name = "wkup_clkdm",
  59. };
  60. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  61. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  62. .name = "osc_ck",
  63. .ops = &clkops_oscck,
  64. .clkdm_name = "wkup_clkdm",
  65. .recalc = &omap2_osc_clk_recalc,
  66. };
  67. /* Without modem likely 12MHz, with modem likely 13MHz */
  68. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  69. .name = "sys_ck", /* ~ ref_clk also */
  70. .ops = &clkops_null,
  71. .parent = &osc_ck,
  72. .clkdm_name = "wkup_clkdm",
  73. .recalc = &omap2xxx_sys_clk_recalc,
  74. };
  75. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  76. .name = "alt_ck",
  77. .ops = &clkops_null,
  78. .rate = 54000000,
  79. .clkdm_name = "wkup_clkdm",
  80. };
  81. /*
  82. * Analog domain root source clocks
  83. */
  84. /* dpll_ck, is broken out in to special cases through clksel */
  85. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  86. * deal with this
  87. */
  88. static struct dpll_data dpll_dd = {
  89. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  90. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  91. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  92. .clk_bypass = &sys_ck,
  93. .clk_ref = &sys_ck,
  94. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  95. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  96. .max_multiplier = 1023,
  97. .min_divider = 1,
  98. .max_divider = 16,
  99. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  100. };
  101. /*
  102. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  103. * not just a DPLL
  104. */
  105. static struct clk dpll_ck = {
  106. .name = "dpll_ck",
  107. .ops = &clkops_null,
  108. .parent = &sys_ck, /* Can be func_32k also */
  109. .dpll_data = &dpll_dd,
  110. .clkdm_name = "wkup_clkdm",
  111. .recalc = &omap2_dpllcore_recalc,
  112. .set_rate = &omap2_reprogram_dpllcore,
  113. };
  114. static struct clk apll96_ck = {
  115. .name = "apll96_ck",
  116. .ops = &clkops_apll96,
  117. .parent = &sys_ck,
  118. .rate = 96000000,
  119. .flags = ENABLE_ON_INIT,
  120. .clkdm_name = "wkup_clkdm",
  121. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  122. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  123. };
  124. static struct clk apll54_ck = {
  125. .name = "apll54_ck",
  126. .ops = &clkops_apll54,
  127. .parent = &sys_ck,
  128. .rate = 54000000,
  129. .flags = ENABLE_ON_INIT,
  130. .clkdm_name = "wkup_clkdm",
  131. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  132. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  133. };
  134. /*
  135. * PRCM digital base sources
  136. */
  137. /* func_54m_ck */
  138. static const struct clksel_rate func_54m_apll54_rates[] = {
  139. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  140. { .div = 0 },
  141. };
  142. static const struct clksel_rate func_54m_alt_rates[] = {
  143. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  144. { .div = 0 },
  145. };
  146. static const struct clksel func_54m_clksel[] = {
  147. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  148. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  149. { .parent = NULL },
  150. };
  151. static struct clk func_54m_ck = {
  152. .name = "func_54m_ck",
  153. .ops = &clkops_null,
  154. .parent = &apll54_ck, /* can also be alt_clk */
  155. .clkdm_name = "wkup_clkdm",
  156. .init = &omap2_init_clksel_parent,
  157. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  158. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  159. .clksel = func_54m_clksel,
  160. .recalc = &omap2_clksel_recalc,
  161. };
  162. static struct clk core_ck = {
  163. .name = "core_ck",
  164. .ops = &clkops_null,
  165. .parent = &dpll_ck, /* can also be 32k */
  166. .clkdm_name = "wkup_clkdm",
  167. .recalc = &followparent_recalc,
  168. };
  169. /* func_96m_ck */
  170. static const struct clksel_rate func_96m_apll96_rates[] = {
  171. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  172. { .div = 0 },
  173. };
  174. static const struct clksel_rate func_96m_alt_rates[] = {
  175. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  176. { .div = 0 },
  177. };
  178. static const struct clksel func_96m_clksel[] = {
  179. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  180. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  181. { .parent = NULL }
  182. };
  183. static struct clk func_96m_ck = {
  184. .name = "func_96m_ck",
  185. .ops = &clkops_null,
  186. .parent = &apll96_ck,
  187. .clkdm_name = "wkup_clkdm",
  188. .init = &omap2_init_clksel_parent,
  189. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  190. .clksel_mask = OMAP2430_96M_SOURCE_MASK,
  191. .clksel = func_96m_clksel,
  192. .recalc = &omap2_clksel_recalc,
  193. };
  194. /* func_48m_ck */
  195. static const struct clksel_rate func_48m_apll96_rates[] = {
  196. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  197. { .div = 0 },
  198. };
  199. static const struct clksel_rate func_48m_alt_rates[] = {
  200. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  201. { .div = 0 },
  202. };
  203. static const struct clksel func_48m_clksel[] = {
  204. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  205. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  206. { .parent = NULL }
  207. };
  208. static struct clk func_48m_ck = {
  209. .name = "func_48m_ck",
  210. .ops = &clkops_null,
  211. .parent = &apll96_ck, /* 96M or Alt */
  212. .clkdm_name = "wkup_clkdm",
  213. .init = &omap2_init_clksel_parent,
  214. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  215. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  216. .clksel = func_48m_clksel,
  217. .recalc = &omap2_clksel_recalc,
  218. .round_rate = &omap2_clksel_round_rate,
  219. .set_rate = &omap2_clksel_set_rate
  220. };
  221. static struct clk func_12m_ck = {
  222. .name = "func_12m_ck",
  223. .ops = &clkops_null,
  224. .parent = &func_48m_ck,
  225. .fixed_div = 4,
  226. .clkdm_name = "wkup_clkdm",
  227. .recalc = &omap_fixed_divisor_recalc,
  228. };
  229. /* Secure timer, only available in secure mode */
  230. static struct clk wdt1_osc_ck = {
  231. .name = "ck_wdt1_osc",
  232. .ops = &clkops_null, /* RMK: missing? */
  233. .parent = &osc_ck,
  234. .recalc = &followparent_recalc,
  235. };
  236. /*
  237. * The common_clkout* clksel_rate structs are common to
  238. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  239. * sys_clkout2_* are 2420-only, so the
  240. * clksel_rate flags fields are inaccurate for those clocks. This is
  241. * harmless since access to those clocks are gated by the struct clk
  242. * flags fields, which mark them as 2420-only.
  243. */
  244. static const struct clksel_rate common_clkout_src_core_rates[] = {
  245. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  246. { .div = 0 }
  247. };
  248. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  249. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  250. { .div = 0 }
  251. };
  252. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  253. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  254. { .div = 0 }
  255. };
  256. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  257. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  258. { .div = 0 }
  259. };
  260. static const struct clksel common_clkout_src_clksel[] = {
  261. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  262. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  263. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  264. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  265. { .parent = NULL }
  266. };
  267. static struct clk sys_clkout_src = {
  268. .name = "sys_clkout_src",
  269. .ops = &clkops_omap2_dflt,
  270. .parent = &func_54m_ck,
  271. .clkdm_name = "wkup_clkdm",
  272. .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  273. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  274. .init = &omap2_init_clksel_parent,
  275. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  276. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  277. .clksel = common_clkout_src_clksel,
  278. .recalc = &omap2_clksel_recalc,
  279. .round_rate = &omap2_clksel_round_rate,
  280. .set_rate = &omap2_clksel_set_rate
  281. };
  282. static const struct clksel_rate common_clkout_rates[] = {
  283. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  284. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  285. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  286. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  287. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  288. { .div = 0 },
  289. };
  290. static const struct clksel sys_clkout_clksel[] = {
  291. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  292. { .parent = NULL }
  293. };
  294. static struct clk sys_clkout = {
  295. .name = "sys_clkout",
  296. .ops = &clkops_null,
  297. .parent = &sys_clkout_src,
  298. .clkdm_name = "wkup_clkdm",
  299. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  300. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  301. .clksel = sys_clkout_clksel,
  302. .recalc = &omap2_clksel_recalc,
  303. .round_rate = &omap2_clksel_round_rate,
  304. .set_rate = &omap2_clksel_set_rate
  305. };
  306. static struct clk emul_ck = {
  307. .name = "emul_ck",
  308. .ops = &clkops_omap2_dflt,
  309. .parent = &func_54m_ck,
  310. .clkdm_name = "wkup_clkdm",
  311. .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
  312. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  313. .recalc = &followparent_recalc,
  314. };
  315. /*
  316. * MPU clock domain
  317. * Clocks:
  318. * MPU_FCLK, MPU_ICLK
  319. * INT_M_FCLK, INT_M_I_CLK
  320. *
  321. * - Individual clocks are hardware managed.
  322. * - Base divider comes from: CM_CLKSEL_MPU
  323. *
  324. */
  325. static const struct clksel_rate mpu_core_rates[] = {
  326. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  327. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  328. { .div = 0 },
  329. };
  330. static const struct clksel mpu_clksel[] = {
  331. { .parent = &core_ck, .rates = mpu_core_rates },
  332. { .parent = NULL }
  333. };
  334. static struct clk mpu_ck = { /* Control cpu */
  335. .name = "mpu_ck",
  336. .ops = &clkops_null,
  337. .parent = &core_ck,
  338. .clkdm_name = "mpu_clkdm",
  339. .init = &omap2_init_clksel_parent,
  340. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  341. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  342. .clksel = mpu_clksel,
  343. .recalc = &omap2_clksel_recalc,
  344. };
  345. /*
  346. * DSP (2430-IVA2.1) clock domain
  347. * Clocks:
  348. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  349. *
  350. * Won't be too specific here. The core clock comes into this block
  351. * it is divided then tee'ed. One branch goes directly to xyz enable
  352. * controls. The other branch gets further divided by 2 then possibly
  353. * routed into a synchronizer and out of clocks abc.
  354. */
  355. static const struct clksel_rate dsp_fck_core_rates[] = {
  356. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  357. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  358. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  359. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  360. { .div = 0 },
  361. };
  362. static const struct clksel dsp_fck_clksel[] = {
  363. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  364. { .parent = NULL }
  365. };
  366. static struct clk dsp_fck = {
  367. .name = "dsp_fck",
  368. .ops = &clkops_omap2_dflt_wait,
  369. .parent = &core_ck,
  370. .clkdm_name = "dsp_clkdm",
  371. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  372. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  373. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  374. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  375. .clksel = dsp_fck_clksel,
  376. .recalc = &omap2_clksel_recalc,
  377. };
  378. /* DSP interface clock */
  379. static const struct clksel_rate dsp_irate_ick_rates[] = {
  380. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  381. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  382. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  383. { .div = 0 },
  384. };
  385. static const struct clksel dsp_irate_ick_clksel[] = {
  386. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  387. { .parent = NULL }
  388. };
  389. /* This clock does not exist as such in the TRM. */
  390. static struct clk dsp_irate_ick = {
  391. .name = "dsp_irate_ick",
  392. .ops = &clkops_null,
  393. .parent = &dsp_fck,
  394. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  395. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  396. .clksel = dsp_irate_ick_clksel,
  397. .recalc = &omap2_clksel_recalc,
  398. };
  399. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  400. static struct clk iva2_1_ick = {
  401. .name = "iva2_1_ick",
  402. .ops = &clkops_omap2_dflt_wait,
  403. .parent = &dsp_irate_ick,
  404. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  405. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  406. };
  407. /*
  408. * L3 clock domain
  409. * L3 clocks are used for both interface and functional clocks to
  410. * multiple entities. Some of these clocks are completely managed
  411. * by hardware, and some others allow software control. Hardware
  412. * managed ones general are based on directly CLK_REQ signals and
  413. * various auto idle settings. The functional spec sets many of these
  414. * as 'tie-high' for their enables.
  415. *
  416. * I-CLOCKS:
  417. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  418. * CAM, HS-USB.
  419. * F-CLOCK
  420. * SSI.
  421. *
  422. * GPMC memories and SDRC have timing and clock sensitive registers which
  423. * may very well need notification when the clock changes. Currently for low
  424. * operating points, these are taken care of in sleep.S.
  425. */
  426. static const struct clksel_rate core_l3_core_rates[] = {
  427. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  428. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  429. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  430. { .div = 0 }
  431. };
  432. static const struct clksel core_l3_clksel[] = {
  433. { .parent = &core_ck, .rates = core_l3_core_rates },
  434. { .parent = NULL }
  435. };
  436. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  437. .name = "core_l3_ck",
  438. .ops = &clkops_null,
  439. .parent = &core_ck,
  440. .clkdm_name = "core_l3_clkdm",
  441. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  442. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  443. .clksel = core_l3_clksel,
  444. .recalc = &omap2_clksel_recalc,
  445. };
  446. /* usb_l4_ick */
  447. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  448. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  449. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  450. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  451. { .div = 0 }
  452. };
  453. static const struct clksel usb_l4_ick_clksel[] = {
  454. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  455. { .parent = NULL },
  456. };
  457. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  458. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  459. .name = "usb_l4_ick",
  460. .ops = &clkops_omap2_dflt_wait,
  461. .parent = &core_l3_ck,
  462. .clkdm_name = "core_l4_clkdm",
  463. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  464. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  465. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  466. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  467. .clksel = usb_l4_ick_clksel,
  468. .recalc = &omap2_clksel_recalc,
  469. };
  470. /*
  471. * L4 clock management domain
  472. *
  473. * This domain contains lots of interface clocks from the L4 interface, some
  474. * functional clocks. Fixed APLL functional source clocks are managed in
  475. * this domain.
  476. */
  477. static const struct clksel_rate l4_core_l3_rates[] = {
  478. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  479. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  480. { .div = 0 }
  481. };
  482. static const struct clksel l4_clksel[] = {
  483. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  484. { .parent = NULL }
  485. };
  486. static struct clk l4_ck = { /* used both as an ick and fck */
  487. .name = "l4_ck",
  488. .ops = &clkops_null,
  489. .parent = &core_l3_ck,
  490. .clkdm_name = "core_l4_clkdm",
  491. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  492. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  493. .clksel = l4_clksel,
  494. .recalc = &omap2_clksel_recalc,
  495. };
  496. /*
  497. * SSI is in L3 management domain, its direct parent is core not l3,
  498. * many core power domain entities are grouped into the L3 clock
  499. * domain.
  500. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  501. *
  502. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  503. */
  504. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  505. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  506. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  507. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  508. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  509. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  510. { .div = 0 }
  511. };
  512. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  513. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  514. { .parent = NULL }
  515. };
  516. static struct clk ssi_ssr_sst_fck = {
  517. .name = "ssi_fck",
  518. .ops = &clkops_omap2_dflt_wait,
  519. .parent = &core_ck,
  520. .clkdm_name = "core_l3_clkdm",
  521. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  522. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  523. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  524. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  525. .clksel = ssi_ssr_sst_fck_clksel,
  526. .recalc = &omap2_clksel_recalc,
  527. };
  528. /*
  529. * Presumably this is the same as SSI_ICLK.
  530. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  531. */
  532. static struct clk ssi_l4_ick = {
  533. .name = "ssi_l4_ick",
  534. .ops = &clkops_omap2_dflt_wait,
  535. .parent = &l4_ck,
  536. .clkdm_name = "core_l4_clkdm",
  537. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  538. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  539. .recalc = &followparent_recalc,
  540. };
  541. /*
  542. * GFX clock domain
  543. * Clocks:
  544. * GFX_FCLK, GFX_ICLK
  545. * GFX_CG1(2d), GFX_CG2(3d)
  546. *
  547. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  548. * The 2d and 3d clocks run at a hardware determined
  549. * divided value of fclk.
  550. *
  551. */
  552. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  553. static const struct clksel gfx_fck_clksel[] = {
  554. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  555. { .parent = NULL },
  556. };
  557. static struct clk gfx_3d_fck = {
  558. .name = "gfx_3d_fck",
  559. .ops = &clkops_omap2_dflt_wait,
  560. .parent = &core_l3_ck,
  561. .clkdm_name = "gfx_clkdm",
  562. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  563. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  564. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  565. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  566. .clksel = gfx_fck_clksel,
  567. .recalc = &omap2_clksel_recalc,
  568. .round_rate = &omap2_clksel_round_rate,
  569. .set_rate = &omap2_clksel_set_rate
  570. };
  571. static struct clk gfx_2d_fck = {
  572. .name = "gfx_2d_fck",
  573. .ops = &clkops_omap2_dflt_wait,
  574. .parent = &core_l3_ck,
  575. .clkdm_name = "gfx_clkdm",
  576. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  577. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  578. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  579. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  580. .clksel = gfx_fck_clksel,
  581. .recalc = &omap2_clksel_recalc,
  582. };
  583. static struct clk gfx_ick = {
  584. .name = "gfx_ick", /* From l3 */
  585. .ops = &clkops_omap2_dflt_wait,
  586. .parent = &core_l3_ck,
  587. .clkdm_name = "gfx_clkdm",
  588. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  589. .enable_bit = OMAP_EN_GFX_SHIFT,
  590. .recalc = &followparent_recalc,
  591. };
  592. /*
  593. * Modem clock domain (2430)
  594. * CLOCKS:
  595. * MDM_OSC_CLK
  596. * MDM_ICLK
  597. * These clocks are usable in chassis mode only.
  598. */
  599. static const struct clksel_rate mdm_ick_core_rates[] = {
  600. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  601. { .div = 4, .val = 4, .flags = RATE_IN_243X },
  602. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  603. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  604. { .div = 0 }
  605. };
  606. static const struct clksel mdm_ick_clksel[] = {
  607. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  608. { .parent = NULL }
  609. };
  610. static struct clk mdm_ick = { /* used both as a ick and fck */
  611. .name = "mdm_ick",
  612. .ops = &clkops_omap2_dflt_wait,
  613. .parent = &core_ck,
  614. .clkdm_name = "mdm_clkdm",
  615. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  616. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  617. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  618. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  619. .clksel = mdm_ick_clksel,
  620. .recalc = &omap2_clksel_recalc,
  621. };
  622. static struct clk mdm_osc_ck = {
  623. .name = "mdm_osc_ck",
  624. .ops = &clkops_omap2_dflt_wait,
  625. .parent = &osc_ck,
  626. .clkdm_name = "mdm_clkdm",
  627. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  628. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  629. .recalc = &followparent_recalc,
  630. };
  631. /*
  632. * DSS clock domain
  633. * CLOCKs:
  634. * DSS_L4_ICLK, DSS_L3_ICLK,
  635. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  636. *
  637. * DSS is both initiator and target.
  638. */
  639. /* XXX Add RATE_NOT_VALIDATED */
  640. static const struct clksel_rate dss1_fck_sys_rates[] = {
  641. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  642. { .div = 0 }
  643. };
  644. static const struct clksel_rate dss1_fck_core_rates[] = {
  645. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  646. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  647. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  648. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  649. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  650. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  651. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  652. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  653. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  654. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  655. { .div = 0 }
  656. };
  657. static const struct clksel dss1_fck_clksel[] = {
  658. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  659. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  660. { .parent = NULL },
  661. };
  662. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  663. .name = "dss_ick",
  664. .ops = &clkops_omap2_dflt,
  665. .parent = &l4_ck, /* really both l3 and l4 */
  666. .clkdm_name = "dss_clkdm",
  667. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  668. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  669. .recalc = &followparent_recalc,
  670. };
  671. static struct clk dss1_fck = {
  672. .name = "dss1_fck",
  673. .ops = &clkops_omap2_dflt,
  674. .parent = &core_ck, /* Core or sys */
  675. .clkdm_name = "dss_clkdm",
  676. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  677. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  678. .init = &omap2_init_clksel_parent,
  679. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  680. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  681. .clksel = dss1_fck_clksel,
  682. .recalc = &omap2_clksel_recalc,
  683. };
  684. static const struct clksel_rate dss2_fck_sys_rates[] = {
  685. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  686. { .div = 0 }
  687. };
  688. static const struct clksel_rate dss2_fck_48m_rates[] = {
  689. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  690. { .div = 0 }
  691. };
  692. static const struct clksel dss2_fck_clksel[] = {
  693. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  694. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  695. { .parent = NULL }
  696. };
  697. static struct clk dss2_fck = { /* Alt clk used in power management */
  698. .name = "dss2_fck",
  699. .ops = &clkops_omap2_dflt,
  700. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  701. .clkdm_name = "dss_clkdm",
  702. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  703. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  704. .init = &omap2_init_clksel_parent,
  705. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  706. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  707. .clksel = dss2_fck_clksel,
  708. .recalc = &followparent_recalc,
  709. };
  710. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  711. .name = "dss_54m_fck", /* 54m tv clk */
  712. .ops = &clkops_omap2_dflt_wait,
  713. .parent = &func_54m_ck,
  714. .clkdm_name = "dss_clkdm",
  715. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  716. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  717. .recalc = &followparent_recalc,
  718. };
  719. /*
  720. * CORE power domain ICLK & FCLK defines.
  721. * Many of the these can have more than one possible parent. Entries
  722. * here will likely have an L4 interface parent, and may have multiple
  723. * functional clock parents.
  724. */
  725. static const struct clksel_rate gpt_alt_rates[] = {
  726. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  727. { .div = 0 }
  728. };
  729. static const struct clksel omap24xx_gpt_clksel[] = {
  730. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  731. { .parent = &sys_ck, .rates = gpt_sys_rates },
  732. { .parent = &alt_ck, .rates = gpt_alt_rates },
  733. { .parent = NULL },
  734. };
  735. static struct clk gpt1_ick = {
  736. .name = "gpt1_ick",
  737. .ops = &clkops_omap2_dflt_wait,
  738. .parent = &l4_ck,
  739. .clkdm_name = "core_l4_clkdm",
  740. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  741. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  742. .recalc = &followparent_recalc,
  743. };
  744. static struct clk gpt1_fck = {
  745. .name = "gpt1_fck",
  746. .ops = &clkops_omap2_dflt_wait,
  747. .parent = &func_32k_ck,
  748. .clkdm_name = "core_l4_clkdm",
  749. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  750. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  751. .init = &omap2_init_clksel_parent,
  752. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  753. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  754. .clksel = omap24xx_gpt_clksel,
  755. .recalc = &omap2_clksel_recalc,
  756. .round_rate = &omap2_clksel_round_rate,
  757. .set_rate = &omap2_clksel_set_rate
  758. };
  759. static struct clk gpt2_ick = {
  760. .name = "gpt2_ick",
  761. .ops = &clkops_omap2_dflt_wait,
  762. .parent = &l4_ck,
  763. .clkdm_name = "core_l4_clkdm",
  764. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  765. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  766. .recalc = &followparent_recalc,
  767. };
  768. static struct clk gpt2_fck = {
  769. .name = "gpt2_fck",
  770. .ops = &clkops_omap2_dflt_wait,
  771. .parent = &func_32k_ck,
  772. .clkdm_name = "core_l4_clkdm",
  773. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  774. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  775. .init = &omap2_init_clksel_parent,
  776. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  777. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  778. .clksel = omap24xx_gpt_clksel,
  779. .recalc = &omap2_clksel_recalc,
  780. };
  781. static struct clk gpt3_ick = {
  782. .name = "gpt3_ick",
  783. .ops = &clkops_omap2_dflt_wait,
  784. .parent = &l4_ck,
  785. .clkdm_name = "core_l4_clkdm",
  786. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  787. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  788. .recalc = &followparent_recalc,
  789. };
  790. static struct clk gpt3_fck = {
  791. .name = "gpt3_fck",
  792. .ops = &clkops_omap2_dflt_wait,
  793. .parent = &func_32k_ck,
  794. .clkdm_name = "core_l4_clkdm",
  795. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  796. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  797. .init = &omap2_init_clksel_parent,
  798. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  799. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  800. .clksel = omap24xx_gpt_clksel,
  801. .recalc = &omap2_clksel_recalc,
  802. };
  803. static struct clk gpt4_ick = {
  804. .name = "gpt4_ick",
  805. .ops = &clkops_omap2_dflt_wait,
  806. .parent = &l4_ck,
  807. .clkdm_name = "core_l4_clkdm",
  808. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  809. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  810. .recalc = &followparent_recalc,
  811. };
  812. static struct clk gpt4_fck = {
  813. .name = "gpt4_fck",
  814. .ops = &clkops_omap2_dflt_wait,
  815. .parent = &func_32k_ck,
  816. .clkdm_name = "core_l4_clkdm",
  817. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  818. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  819. .init = &omap2_init_clksel_parent,
  820. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  821. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  822. .clksel = omap24xx_gpt_clksel,
  823. .recalc = &omap2_clksel_recalc,
  824. };
  825. static struct clk gpt5_ick = {
  826. .name = "gpt5_ick",
  827. .ops = &clkops_omap2_dflt_wait,
  828. .parent = &l4_ck,
  829. .clkdm_name = "core_l4_clkdm",
  830. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  831. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  832. .recalc = &followparent_recalc,
  833. };
  834. static struct clk gpt5_fck = {
  835. .name = "gpt5_fck",
  836. .ops = &clkops_omap2_dflt_wait,
  837. .parent = &func_32k_ck,
  838. .clkdm_name = "core_l4_clkdm",
  839. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  840. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  841. .init = &omap2_init_clksel_parent,
  842. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  843. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  844. .clksel = omap24xx_gpt_clksel,
  845. .recalc = &omap2_clksel_recalc,
  846. };
  847. static struct clk gpt6_ick = {
  848. .name = "gpt6_ick",
  849. .ops = &clkops_omap2_dflt_wait,
  850. .parent = &l4_ck,
  851. .clkdm_name = "core_l4_clkdm",
  852. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  853. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  854. .recalc = &followparent_recalc,
  855. };
  856. static struct clk gpt6_fck = {
  857. .name = "gpt6_fck",
  858. .ops = &clkops_omap2_dflt_wait,
  859. .parent = &func_32k_ck,
  860. .clkdm_name = "core_l4_clkdm",
  861. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  862. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  863. .init = &omap2_init_clksel_parent,
  864. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  865. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  866. .clksel = omap24xx_gpt_clksel,
  867. .recalc = &omap2_clksel_recalc,
  868. };
  869. static struct clk gpt7_ick = {
  870. .name = "gpt7_ick",
  871. .ops = &clkops_omap2_dflt_wait,
  872. .parent = &l4_ck,
  873. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  874. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  875. .recalc = &followparent_recalc,
  876. };
  877. static struct clk gpt7_fck = {
  878. .name = "gpt7_fck",
  879. .ops = &clkops_omap2_dflt_wait,
  880. .parent = &func_32k_ck,
  881. .clkdm_name = "core_l4_clkdm",
  882. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  883. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  884. .init = &omap2_init_clksel_parent,
  885. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  886. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  887. .clksel = omap24xx_gpt_clksel,
  888. .recalc = &omap2_clksel_recalc,
  889. };
  890. static struct clk gpt8_ick = {
  891. .name = "gpt8_ick",
  892. .ops = &clkops_omap2_dflt_wait,
  893. .parent = &l4_ck,
  894. .clkdm_name = "core_l4_clkdm",
  895. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  896. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  897. .recalc = &followparent_recalc,
  898. };
  899. static struct clk gpt8_fck = {
  900. .name = "gpt8_fck",
  901. .ops = &clkops_omap2_dflt_wait,
  902. .parent = &func_32k_ck,
  903. .clkdm_name = "core_l4_clkdm",
  904. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  905. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  906. .init = &omap2_init_clksel_parent,
  907. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  908. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  909. .clksel = omap24xx_gpt_clksel,
  910. .recalc = &omap2_clksel_recalc,
  911. };
  912. static struct clk gpt9_ick = {
  913. .name = "gpt9_ick",
  914. .ops = &clkops_omap2_dflt_wait,
  915. .parent = &l4_ck,
  916. .clkdm_name = "core_l4_clkdm",
  917. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  918. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  919. .recalc = &followparent_recalc,
  920. };
  921. static struct clk gpt9_fck = {
  922. .name = "gpt9_fck",
  923. .ops = &clkops_omap2_dflt_wait,
  924. .parent = &func_32k_ck,
  925. .clkdm_name = "core_l4_clkdm",
  926. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  927. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  928. .init = &omap2_init_clksel_parent,
  929. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  930. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  931. .clksel = omap24xx_gpt_clksel,
  932. .recalc = &omap2_clksel_recalc,
  933. };
  934. static struct clk gpt10_ick = {
  935. .name = "gpt10_ick",
  936. .ops = &clkops_omap2_dflt_wait,
  937. .parent = &l4_ck,
  938. .clkdm_name = "core_l4_clkdm",
  939. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  940. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  941. .recalc = &followparent_recalc,
  942. };
  943. static struct clk gpt10_fck = {
  944. .name = "gpt10_fck",
  945. .ops = &clkops_omap2_dflt_wait,
  946. .parent = &func_32k_ck,
  947. .clkdm_name = "core_l4_clkdm",
  948. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  949. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  950. .init = &omap2_init_clksel_parent,
  951. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  952. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  953. .clksel = omap24xx_gpt_clksel,
  954. .recalc = &omap2_clksel_recalc,
  955. };
  956. static struct clk gpt11_ick = {
  957. .name = "gpt11_ick",
  958. .ops = &clkops_omap2_dflt_wait,
  959. .parent = &l4_ck,
  960. .clkdm_name = "core_l4_clkdm",
  961. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  962. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  963. .recalc = &followparent_recalc,
  964. };
  965. static struct clk gpt11_fck = {
  966. .name = "gpt11_fck",
  967. .ops = &clkops_omap2_dflt_wait,
  968. .parent = &func_32k_ck,
  969. .clkdm_name = "core_l4_clkdm",
  970. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  971. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  972. .init = &omap2_init_clksel_parent,
  973. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  974. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  975. .clksel = omap24xx_gpt_clksel,
  976. .recalc = &omap2_clksel_recalc,
  977. };
  978. static struct clk gpt12_ick = {
  979. .name = "gpt12_ick",
  980. .ops = &clkops_omap2_dflt_wait,
  981. .parent = &l4_ck,
  982. .clkdm_name = "core_l4_clkdm",
  983. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  984. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  985. .recalc = &followparent_recalc,
  986. };
  987. static struct clk gpt12_fck = {
  988. .name = "gpt12_fck",
  989. .ops = &clkops_omap2_dflt_wait,
  990. .parent = &secure_32k_ck,
  991. .clkdm_name = "core_l4_clkdm",
  992. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  993. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  994. .init = &omap2_init_clksel_parent,
  995. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  996. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  997. .clksel = omap24xx_gpt_clksel,
  998. .recalc = &omap2_clksel_recalc,
  999. };
  1000. static struct clk mcbsp1_ick = {
  1001. .name = "mcbsp1_ick",
  1002. .ops = &clkops_omap2_dflt_wait,
  1003. .parent = &l4_ck,
  1004. .clkdm_name = "core_l4_clkdm",
  1005. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1006. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1007. .recalc = &followparent_recalc,
  1008. };
  1009. static struct clk mcbsp1_fck = {
  1010. .name = "mcbsp1_fck",
  1011. .ops = &clkops_omap2_dflt_wait,
  1012. .parent = &func_96m_ck,
  1013. .clkdm_name = "core_l4_clkdm",
  1014. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1015. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1016. .recalc = &followparent_recalc,
  1017. };
  1018. static struct clk mcbsp2_ick = {
  1019. .name = "mcbsp2_ick",
  1020. .ops = &clkops_omap2_dflt_wait,
  1021. .parent = &l4_ck,
  1022. .clkdm_name = "core_l4_clkdm",
  1023. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1024. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1025. .recalc = &followparent_recalc,
  1026. };
  1027. static struct clk mcbsp2_fck = {
  1028. .name = "mcbsp2_fck",
  1029. .ops = &clkops_omap2_dflt_wait,
  1030. .parent = &func_96m_ck,
  1031. .clkdm_name = "core_l4_clkdm",
  1032. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1033. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1034. .recalc = &followparent_recalc,
  1035. };
  1036. static struct clk mcbsp3_ick = {
  1037. .name = "mcbsp3_ick",
  1038. .ops = &clkops_omap2_dflt_wait,
  1039. .parent = &l4_ck,
  1040. .clkdm_name = "core_l4_clkdm",
  1041. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1042. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1043. .recalc = &followparent_recalc,
  1044. };
  1045. static struct clk mcbsp3_fck = {
  1046. .name = "mcbsp3_fck",
  1047. .ops = &clkops_omap2_dflt_wait,
  1048. .parent = &func_96m_ck,
  1049. .clkdm_name = "core_l4_clkdm",
  1050. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1051. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1052. .recalc = &followparent_recalc,
  1053. };
  1054. static struct clk mcbsp4_ick = {
  1055. .name = "mcbsp4_ick",
  1056. .ops = &clkops_omap2_dflt_wait,
  1057. .parent = &l4_ck,
  1058. .clkdm_name = "core_l4_clkdm",
  1059. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1060. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1061. .recalc = &followparent_recalc,
  1062. };
  1063. static struct clk mcbsp4_fck = {
  1064. .name = "mcbsp4_fck",
  1065. .ops = &clkops_omap2_dflt_wait,
  1066. .parent = &func_96m_ck,
  1067. .clkdm_name = "core_l4_clkdm",
  1068. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1069. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1070. .recalc = &followparent_recalc,
  1071. };
  1072. static struct clk mcbsp5_ick = {
  1073. .name = "mcbsp5_ick",
  1074. .ops = &clkops_omap2_dflt_wait,
  1075. .parent = &l4_ck,
  1076. .clkdm_name = "core_l4_clkdm",
  1077. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1078. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1079. .recalc = &followparent_recalc,
  1080. };
  1081. static struct clk mcbsp5_fck = {
  1082. .name = "mcbsp5_fck",
  1083. .ops = &clkops_omap2_dflt_wait,
  1084. .parent = &func_96m_ck,
  1085. .clkdm_name = "core_l4_clkdm",
  1086. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1087. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1088. .recalc = &followparent_recalc,
  1089. };
  1090. static struct clk mcspi1_ick = {
  1091. .name = "mcspi1_ick",
  1092. .ops = &clkops_omap2_dflt_wait,
  1093. .parent = &l4_ck,
  1094. .clkdm_name = "core_l4_clkdm",
  1095. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1096. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1097. .recalc = &followparent_recalc,
  1098. };
  1099. static struct clk mcspi1_fck = {
  1100. .name = "mcspi1_fck",
  1101. .ops = &clkops_omap2_dflt_wait,
  1102. .parent = &func_48m_ck,
  1103. .clkdm_name = "core_l4_clkdm",
  1104. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1105. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1106. .recalc = &followparent_recalc,
  1107. };
  1108. static struct clk mcspi2_ick = {
  1109. .name = "mcspi2_ick",
  1110. .ops = &clkops_omap2_dflt_wait,
  1111. .parent = &l4_ck,
  1112. .clkdm_name = "core_l4_clkdm",
  1113. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1114. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1115. .recalc = &followparent_recalc,
  1116. };
  1117. static struct clk mcspi2_fck = {
  1118. .name = "mcspi2_fck",
  1119. .ops = &clkops_omap2_dflt_wait,
  1120. .parent = &func_48m_ck,
  1121. .clkdm_name = "core_l4_clkdm",
  1122. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1123. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1124. .recalc = &followparent_recalc,
  1125. };
  1126. static struct clk mcspi3_ick = {
  1127. .name = "mcspi3_ick",
  1128. .ops = &clkops_omap2_dflt_wait,
  1129. .parent = &l4_ck,
  1130. .clkdm_name = "core_l4_clkdm",
  1131. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1132. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1133. .recalc = &followparent_recalc,
  1134. };
  1135. static struct clk mcspi3_fck = {
  1136. .name = "mcspi3_fck",
  1137. .ops = &clkops_omap2_dflt_wait,
  1138. .parent = &func_48m_ck,
  1139. .clkdm_name = "core_l4_clkdm",
  1140. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1141. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1142. .recalc = &followparent_recalc,
  1143. };
  1144. static struct clk uart1_ick = {
  1145. .name = "uart1_ick",
  1146. .ops = &clkops_omap2_dflt_wait,
  1147. .parent = &l4_ck,
  1148. .clkdm_name = "core_l4_clkdm",
  1149. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1150. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1151. .recalc = &followparent_recalc,
  1152. };
  1153. static struct clk uart1_fck = {
  1154. .name = "uart1_fck",
  1155. .ops = &clkops_omap2_dflt_wait,
  1156. .parent = &func_48m_ck,
  1157. .clkdm_name = "core_l4_clkdm",
  1158. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1159. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1160. .recalc = &followparent_recalc,
  1161. };
  1162. static struct clk uart2_ick = {
  1163. .name = "uart2_ick",
  1164. .ops = &clkops_omap2_dflt_wait,
  1165. .parent = &l4_ck,
  1166. .clkdm_name = "core_l4_clkdm",
  1167. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1168. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1169. .recalc = &followparent_recalc,
  1170. };
  1171. static struct clk uart2_fck = {
  1172. .name = "uart2_fck",
  1173. .ops = &clkops_omap2_dflt_wait,
  1174. .parent = &func_48m_ck,
  1175. .clkdm_name = "core_l4_clkdm",
  1176. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1177. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1178. .recalc = &followparent_recalc,
  1179. };
  1180. static struct clk uart3_ick = {
  1181. .name = "uart3_ick",
  1182. .ops = &clkops_omap2_dflt_wait,
  1183. .parent = &l4_ck,
  1184. .clkdm_name = "core_l4_clkdm",
  1185. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1186. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1187. .recalc = &followparent_recalc,
  1188. };
  1189. static struct clk uart3_fck = {
  1190. .name = "uart3_fck",
  1191. .ops = &clkops_omap2_dflt_wait,
  1192. .parent = &func_48m_ck,
  1193. .clkdm_name = "core_l4_clkdm",
  1194. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1195. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1196. .recalc = &followparent_recalc,
  1197. };
  1198. static struct clk gpios_ick = {
  1199. .name = "gpios_ick",
  1200. .ops = &clkops_omap2_dflt_wait,
  1201. .parent = &l4_ck,
  1202. .clkdm_name = "core_l4_clkdm",
  1203. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1204. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1205. .recalc = &followparent_recalc,
  1206. };
  1207. static struct clk gpios_fck = {
  1208. .name = "gpios_fck",
  1209. .ops = &clkops_omap2_dflt_wait,
  1210. .parent = &func_32k_ck,
  1211. .clkdm_name = "wkup_clkdm",
  1212. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1213. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1214. .recalc = &followparent_recalc,
  1215. };
  1216. static struct clk mpu_wdt_ick = {
  1217. .name = "mpu_wdt_ick",
  1218. .ops = &clkops_omap2_dflt_wait,
  1219. .parent = &l4_ck,
  1220. .clkdm_name = "core_l4_clkdm",
  1221. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1222. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. static struct clk mpu_wdt_fck = {
  1226. .name = "mpu_wdt_fck",
  1227. .ops = &clkops_omap2_dflt_wait,
  1228. .parent = &func_32k_ck,
  1229. .clkdm_name = "wkup_clkdm",
  1230. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1231. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. static struct clk sync_32k_ick = {
  1235. .name = "sync_32k_ick",
  1236. .ops = &clkops_omap2_dflt_wait,
  1237. .parent = &l4_ck,
  1238. .flags = ENABLE_ON_INIT,
  1239. .clkdm_name = "core_l4_clkdm",
  1240. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1241. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1242. .recalc = &followparent_recalc,
  1243. };
  1244. static struct clk wdt1_ick = {
  1245. .name = "wdt1_ick",
  1246. .ops = &clkops_omap2_dflt_wait,
  1247. .parent = &l4_ck,
  1248. .clkdm_name = "core_l4_clkdm",
  1249. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1250. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1251. .recalc = &followparent_recalc,
  1252. };
  1253. static struct clk omapctrl_ick = {
  1254. .name = "omapctrl_ick",
  1255. .ops = &clkops_omap2_dflt_wait,
  1256. .parent = &l4_ck,
  1257. .flags = ENABLE_ON_INIT,
  1258. .clkdm_name = "core_l4_clkdm",
  1259. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1260. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1261. .recalc = &followparent_recalc,
  1262. };
  1263. static struct clk icr_ick = {
  1264. .name = "icr_ick",
  1265. .ops = &clkops_omap2_dflt_wait,
  1266. .parent = &l4_ck,
  1267. .clkdm_name = "core_l4_clkdm",
  1268. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1269. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1270. .recalc = &followparent_recalc,
  1271. };
  1272. static struct clk cam_ick = {
  1273. .name = "cam_ick",
  1274. .ops = &clkops_omap2_dflt,
  1275. .parent = &l4_ck,
  1276. .clkdm_name = "core_l4_clkdm",
  1277. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1278. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1279. .recalc = &followparent_recalc,
  1280. };
  1281. /*
  1282. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1283. * split into two separate clocks, since the parent clocks are different
  1284. * and the clockdomains are also different.
  1285. */
  1286. static struct clk cam_fck = {
  1287. .name = "cam_fck",
  1288. .ops = &clkops_omap2_dflt,
  1289. .parent = &func_96m_ck,
  1290. .clkdm_name = "core_l3_clkdm",
  1291. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1292. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. static struct clk mailboxes_ick = {
  1296. .name = "mailboxes_ick",
  1297. .ops = &clkops_omap2_dflt_wait,
  1298. .parent = &l4_ck,
  1299. .clkdm_name = "core_l4_clkdm",
  1300. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1301. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1302. .recalc = &followparent_recalc,
  1303. };
  1304. static struct clk wdt4_ick = {
  1305. .name = "wdt4_ick",
  1306. .ops = &clkops_omap2_dflt_wait,
  1307. .parent = &l4_ck,
  1308. .clkdm_name = "core_l4_clkdm",
  1309. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1310. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1311. .recalc = &followparent_recalc,
  1312. };
  1313. static struct clk wdt4_fck = {
  1314. .name = "wdt4_fck",
  1315. .ops = &clkops_omap2_dflt_wait,
  1316. .parent = &func_32k_ck,
  1317. .clkdm_name = "core_l4_clkdm",
  1318. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1319. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1320. .recalc = &followparent_recalc,
  1321. };
  1322. static struct clk mspro_ick = {
  1323. .name = "mspro_ick",
  1324. .ops = &clkops_omap2_dflt_wait,
  1325. .parent = &l4_ck,
  1326. .clkdm_name = "core_l4_clkdm",
  1327. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1328. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1329. .recalc = &followparent_recalc,
  1330. };
  1331. static struct clk mspro_fck = {
  1332. .name = "mspro_fck",
  1333. .ops = &clkops_omap2_dflt_wait,
  1334. .parent = &func_96m_ck,
  1335. .clkdm_name = "core_l4_clkdm",
  1336. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1337. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1338. .recalc = &followparent_recalc,
  1339. };
  1340. static struct clk fac_ick = {
  1341. .name = "fac_ick",
  1342. .ops = &clkops_omap2_dflt_wait,
  1343. .parent = &l4_ck,
  1344. .clkdm_name = "core_l4_clkdm",
  1345. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1346. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1347. .recalc = &followparent_recalc,
  1348. };
  1349. static struct clk fac_fck = {
  1350. .name = "fac_fck",
  1351. .ops = &clkops_omap2_dflt_wait,
  1352. .parent = &func_12m_ck,
  1353. .clkdm_name = "core_l4_clkdm",
  1354. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1355. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1356. .recalc = &followparent_recalc,
  1357. };
  1358. static struct clk hdq_ick = {
  1359. .name = "hdq_ick",
  1360. .ops = &clkops_omap2_dflt_wait,
  1361. .parent = &l4_ck,
  1362. .clkdm_name = "core_l4_clkdm",
  1363. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1364. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1365. .recalc = &followparent_recalc,
  1366. };
  1367. static struct clk hdq_fck = {
  1368. .name = "hdq_fck",
  1369. .ops = &clkops_omap2_dflt_wait,
  1370. .parent = &func_12m_ck,
  1371. .clkdm_name = "core_l4_clkdm",
  1372. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1373. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1374. .recalc = &followparent_recalc,
  1375. };
  1376. /*
  1377. * XXX This is marked as a 2420-only define, but it claims to be present
  1378. * on 2430 also. Double-check.
  1379. */
  1380. static struct clk i2c2_ick = {
  1381. .name = "i2c2_ick",
  1382. .ops = &clkops_omap2_dflt_wait,
  1383. .parent = &l4_ck,
  1384. .clkdm_name = "core_l4_clkdm",
  1385. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1386. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1387. .recalc = &followparent_recalc,
  1388. };
  1389. static struct clk i2chs2_fck = {
  1390. .name = "i2chs2_fck",
  1391. .ops = &clkops_omap2430_i2chs_wait,
  1392. .parent = &func_96m_ck,
  1393. .clkdm_name = "core_l4_clkdm",
  1394. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1395. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1396. .recalc = &followparent_recalc,
  1397. };
  1398. /*
  1399. * XXX This is marked as a 2420-only define, but it claims to be present
  1400. * on 2430 also. Double-check.
  1401. */
  1402. static struct clk i2c1_ick = {
  1403. .name = "i2c1_ick",
  1404. .ops = &clkops_omap2_dflt_wait,
  1405. .parent = &l4_ck,
  1406. .clkdm_name = "core_l4_clkdm",
  1407. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1408. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1409. .recalc = &followparent_recalc,
  1410. };
  1411. static struct clk i2chs1_fck = {
  1412. .name = "i2chs1_fck",
  1413. .ops = &clkops_omap2430_i2chs_wait,
  1414. .parent = &func_96m_ck,
  1415. .clkdm_name = "core_l4_clkdm",
  1416. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1417. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1418. .recalc = &followparent_recalc,
  1419. };
  1420. static struct clk gpmc_fck = {
  1421. .name = "gpmc_fck",
  1422. .ops = &clkops_null, /* RMK: missing? */
  1423. .parent = &core_l3_ck,
  1424. .flags = ENABLE_ON_INIT,
  1425. .clkdm_name = "core_l3_clkdm",
  1426. .recalc = &followparent_recalc,
  1427. };
  1428. static struct clk sdma_fck = {
  1429. .name = "sdma_fck",
  1430. .ops = &clkops_null, /* RMK: missing? */
  1431. .parent = &core_l3_ck,
  1432. .clkdm_name = "core_l3_clkdm",
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. static struct clk sdma_ick = {
  1436. .name = "sdma_ick",
  1437. .ops = &clkops_null, /* RMK: missing? */
  1438. .parent = &l4_ck,
  1439. .clkdm_name = "core_l3_clkdm",
  1440. .recalc = &followparent_recalc,
  1441. };
  1442. static struct clk sdrc_ick = {
  1443. .name = "sdrc_ick",
  1444. .ops = &clkops_omap2_dflt_wait,
  1445. .parent = &l4_ck,
  1446. .flags = ENABLE_ON_INIT,
  1447. .clkdm_name = "core_l4_clkdm",
  1448. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1449. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  1450. .recalc = &followparent_recalc,
  1451. };
  1452. static struct clk des_ick = {
  1453. .name = "des_ick",
  1454. .ops = &clkops_omap2_dflt_wait,
  1455. .parent = &l4_ck,
  1456. .clkdm_name = "core_l4_clkdm",
  1457. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1458. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1459. .recalc = &followparent_recalc,
  1460. };
  1461. static struct clk sha_ick = {
  1462. .name = "sha_ick",
  1463. .ops = &clkops_omap2_dflt_wait,
  1464. .parent = &l4_ck,
  1465. .clkdm_name = "core_l4_clkdm",
  1466. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1467. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1468. .recalc = &followparent_recalc,
  1469. };
  1470. static struct clk rng_ick = {
  1471. .name = "rng_ick",
  1472. .ops = &clkops_omap2_dflt_wait,
  1473. .parent = &l4_ck,
  1474. .clkdm_name = "core_l4_clkdm",
  1475. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1476. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1477. .recalc = &followparent_recalc,
  1478. };
  1479. static struct clk aes_ick = {
  1480. .name = "aes_ick",
  1481. .ops = &clkops_omap2_dflt_wait,
  1482. .parent = &l4_ck,
  1483. .clkdm_name = "core_l4_clkdm",
  1484. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1485. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1486. .recalc = &followparent_recalc,
  1487. };
  1488. static struct clk pka_ick = {
  1489. .name = "pka_ick",
  1490. .ops = &clkops_omap2_dflt_wait,
  1491. .parent = &l4_ck,
  1492. .clkdm_name = "core_l4_clkdm",
  1493. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1494. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1495. .recalc = &followparent_recalc,
  1496. };
  1497. static struct clk usb_fck = {
  1498. .name = "usb_fck",
  1499. .ops = &clkops_omap2_dflt_wait,
  1500. .parent = &func_48m_ck,
  1501. .clkdm_name = "core_l3_clkdm",
  1502. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1503. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1504. .recalc = &followparent_recalc,
  1505. };
  1506. static struct clk usbhs_ick = {
  1507. .name = "usbhs_ick",
  1508. .ops = &clkops_omap2_dflt_wait,
  1509. .parent = &core_l3_ck,
  1510. .clkdm_name = "core_l3_clkdm",
  1511. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1512. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  1513. .recalc = &followparent_recalc,
  1514. };
  1515. static struct clk mmchs1_ick = {
  1516. .name = "mmchs1_ick",
  1517. .ops = &clkops_omap2_dflt_wait,
  1518. .parent = &l4_ck,
  1519. .clkdm_name = "core_l4_clkdm",
  1520. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1521. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1522. .recalc = &followparent_recalc,
  1523. };
  1524. static struct clk mmchs1_fck = {
  1525. .name = "mmchs1_fck",
  1526. .ops = &clkops_omap2_dflt_wait,
  1527. .parent = &func_96m_ck,
  1528. .clkdm_name = "core_l3_clkdm",
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1530. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1531. .recalc = &followparent_recalc,
  1532. };
  1533. static struct clk mmchs2_ick = {
  1534. .name = "mmchs2_ick",
  1535. .ops = &clkops_omap2_dflt_wait,
  1536. .parent = &l4_ck,
  1537. .clkdm_name = "core_l4_clkdm",
  1538. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1539. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1540. .recalc = &followparent_recalc,
  1541. };
  1542. static struct clk mmchs2_fck = {
  1543. .name = "mmchs2_fck",
  1544. .ops = &clkops_omap2_dflt_wait,
  1545. .parent = &func_96m_ck,
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1547. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1548. .recalc = &followparent_recalc,
  1549. };
  1550. static struct clk gpio5_ick = {
  1551. .name = "gpio5_ick",
  1552. .ops = &clkops_omap2_dflt_wait,
  1553. .parent = &l4_ck,
  1554. .clkdm_name = "core_l4_clkdm",
  1555. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1556. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1557. .recalc = &followparent_recalc,
  1558. };
  1559. static struct clk gpio5_fck = {
  1560. .name = "gpio5_fck",
  1561. .ops = &clkops_omap2_dflt_wait,
  1562. .parent = &func_32k_ck,
  1563. .clkdm_name = "core_l4_clkdm",
  1564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1565. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. static struct clk mdm_intc_ick = {
  1569. .name = "mdm_intc_ick",
  1570. .ops = &clkops_omap2_dflt_wait,
  1571. .parent = &l4_ck,
  1572. .clkdm_name = "core_l4_clkdm",
  1573. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1574. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  1575. .recalc = &followparent_recalc,
  1576. };
  1577. static struct clk mmchsdb1_fck = {
  1578. .name = "mmchsdb1_fck",
  1579. .ops = &clkops_omap2_dflt_wait,
  1580. .parent = &func_32k_ck,
  1581. .clkdm_name = "core_l4_clkdm",
  1582. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1583. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  1584. .recalc = &followparent_recalc,
  1585. };
  1586. static struct clk mmchsdb2_fck = {
  1587. .name = "mmchsdb2_fck",
  1588. .ops = &clkops_omap2_dflt_wait,
  1589. .parent = &func_32k_ck,
  1590. .clkdm_name = "core_l4_clkdm",
  1591. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1592. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  1593. .recalc = &followparent_recalc,
  1594. };
  1595. /*
  1596. * This clock is a composite clock which does entire set changes then
  1597. * forces a rebalance. It keys on the MPU speed, but it really could
  1598. * be any key speed part of a set in the rate table.
  1599. *
  1600. * to really change a set, you need memory table sets which get changed
  1601. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1602. * having low level display recalc's won't work... this is why dpm notifiers
  1603. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1604. * the bus.
  1605. *
  1606. * This clock should have no parent. It embodies the entire upper level
  1607. * active set. A parent will mess up some of the init also.
  1608. */
  1609. static struct clk virt_prcm_set = {
  1610. .name = "virt_prcm_set",
  1611. .ops = &clkops_null,
  1612. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1613. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1614. .set_rate = &omap2_select_table_rate,
  1615. .round_rate = &omap2_round_to_table_rate,
  1616. };
  1617. /*
  1618. * clkdev integration
  1619. */
  1620. static struct omap_clk omap2430_clks[] = {
  1621. /* external root sources */
  1622. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
  1623. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
  1624. CLK(NULL, "osc_ck", &osc_ck, CK_243X),
  1625. CLK(NULL, "sys_ck", &sys_ck, CK_243X),
  1626. CLK(NULL, "alt_ck", &alt_ck, CK_243X),
  1627. /* internal analog sources */
  1628. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
  1629. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
  1630. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
  1631. /* internal prcm root sources */
  1632. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
  1633. CLK(NULL, "core_ck", &core_ck, CK_243X),
  1634. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
  1635. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
  1636. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
  1637. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
  1638. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
  1639. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
  1640. CLK(NULL, "emul_ck", &emul_ck, CK_243X),
  1641. /* mpu domain clocks */
  1642. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
  1643. /* dsp domain clocks */
  1644. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
  1645. CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X),
  1646. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  1647. /* GFX domain clocks */
  1648. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
  1649. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
  1650. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
  1651. /* Modem domain clocks */
  1652. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  1653. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  1654. /* DSS domain clocks */
  1655. CLK("omapdss", "ick", &dss_ick, CK_243X),
  1656. CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
  1657. CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
  1658. CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
  1659. /* L3 domain clocks */
  1660. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
  1661. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
  1662. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
  1663. /* L4 domain clocks */
  1664. CLK(NULL, "l4_ck", &l4_ck, CK_243X),
  1665. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
  1666. /* virtual meta-group clock */
  1667. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
  1668. /* general l4 interface ck, multi-parent functional clk */
  1669. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
  1670. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
  1671. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
  1672. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
  1673. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
  1674. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
  1675. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
  1676. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
  1677. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
  1678. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
  1679. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
  1680. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
  1681. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
  1682. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
  1683. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
  1684. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
  1685. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
  1686. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
  1687. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
  1688. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
  1689. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
  1690. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
  1691. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
  1692. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
  1693. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
  1694. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
  1695. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
  1696. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
  1697. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  1698. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
  1699. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  1700. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
  1701. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  1702. CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
  1703. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
  1704. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
  1705. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
  1706. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
  1707. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  1708. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
  1709. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
  1710. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
  1711. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
  1712. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
  1713. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
  1714. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
  1715. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
  1716. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
  1717. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
  1718. CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
  1719. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
  1720. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
  1721. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
  1722. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  1723. CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
  1724. CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
  1725. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
  1726. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
  1727. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
  1728. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
  1729. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
  1730. CLK(NULL, "fac_ick", &fac_ick, CK_243X),
  1731. CLK(NULL, "fac_fck", &fac_fck, CK_243X),
  1732. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
  1733. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
  1734. CLK("i2c_omap.1", "ick", &i2c1_ick, CK_243X),
  1735. CLK("i2c_omap.1", "fck", &i2chs1_fck, CK_243X),
  1736. CLK("i2c_omap.2", "ick", &i2c2_ick, CK_243X),
  1737. CLK("i2c_omap.2", "fck", &i2chs2_fck, CK_243X),
  1738. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
  1739. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
  1740. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
  1741. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  1742. CLK(NULL, "des_ick", &des_ick, CK_243X),
  1743. CLK("omap-sham", "ick", &sha_ick, CK_243X),
  1744. CLK("omap_rng", "ick", &rng_ick, CK_243X),
  1745. CLK(NULL, "aes_ick", &aes_ick, CK_243X),
  1746. CLK(NULL, "pka_ick", &pka_ick, CK_243X),
  1747. CLK(NULL, "usb_fck", &usb_fck, CK_243X),
  1748. CLK("musb_hdrc", "ick", &usbhs_ick, CK_243X),
  1749. CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
  1750. CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
  1751. CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
  1752. CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
  1753. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  1754. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  1755. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  1756. CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  1757. CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  1758. };
  1759. /*
  1760. * init code
  1761. */
  1762. int __init omap2430_clk_init(void)
  1763. {
  1764. const struct prcm_config *prcm;
  1765. struct omap_clk *c;
  1766. u32 clkrate;
  1767. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  1768. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1769. cpu_mask = RATE_IN_243X;
  1770. rate_table = omap2430_rate_table;
  1771. clk_init(&omap2_clk_functions);
  1772. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1773. c++)
  1774. clk_preinit(c->lk.clk);
  1775. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1776. propagate_rate(&osc_ck);
  1777. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1778. propagate_rate(&sys_ck);
  1779. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1780. c++) {
  1781. clkdev_add(&c->lk);
  1782. clk_register(c->lk.clk);
  1783. omap2_init_clk_clkdm(c->lk.clk);
  1784. }
  1785. /* Check the MPU rate set by bootloader */
  1786. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1787. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1788. if (!(prcm->flags & cpu_mask))
  1789. continue;
  1790. if (prcm->xtal_speed != sys_ck.rate)
  1791. continue;
  1792. if (prcm->dpll_speed <= clkrate)
  1793. break;
  1794. }
  1795. curr_prcm_set = prcm;
  1796. recalculate_root_clocks();
  1797. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1798. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1799. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1800. /*
  1801. * Only enable those clocks we will need, let the drivers
  1802. * enable other clocks as necessary
  1803. */
  1804. clk_enable_init_clocks();
  1805. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1806. vclk = clk_get(NULL, "virt_prcm_set");
  1807. sclk = clk_get(NULL, "sys_ck");
  1808. dclk = clk_get(NULL, "dpll_ck");
  1809. return 0;
  1810. }