clock_data.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. /*
  2. * linux/arch/arm/mach-omap1/clock_data.c
  3. *
  4. * Copyright (C) 2004 - 2005, 2009-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * To do:
  13. * - Clocks that are only available on some chips should be marked with the
  14. * chips that they are present on.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <asm/mach-types.h> /* for machine_is_* */
  20. #include <plat/clock.h>
  21. #include <plat/cpu.h>
  22. #include <plat/clkdev_omap.h>
  23. #include <plat/usb.h> /* for OTG_BASE */
  24. #include "clock.h"
  25. /* Some ARM_IDLECT1 bit shifts - used in struct arm_idlect1_clk */
  26. #define IDL_CLKOUT_ARM_SHIFT 12
  27. #define IDLTIM_ARM_SHIFT 9
  28. #define IDLAPI_ARM_SHIFT 8
  29. #define IDLIF_ARM_SHIFT 6
  30. #define IDLLB_ARM_SHIFT 4 /* undocumented? */
  31. #define OMAP1510_IDLLCD_ARM_SHIFT 3 /* undocumented? */
  32. #define IDLPER_ARM_SHIFT 2
  33. #define IDLXORP_ARM_SHIFT 1
  34. #define IDLWDT_ARM_SHIFT 0
  35. /* Some MOD_CONF_CTRL_0 bit shifts - used in struct clk.enable_bit */
  36. #define CONF_MOD_UART3_CLK_MODE_R 31
  37. #define CONF_MOD_UART2_CLK_MODE_R 30
  38. #define CONF_MOD_UART1_CLK_MODE_R 29
  39. #define CONF_MOD_MMC_SD_CLK_REQ_R 23
  40. #define CONF_MOD_MCBSP3_AUXON 20
  41. /* Some MOD_CONF_CTRL_1 bit shifts - used in struct clk.enable_bit */
  42. #define CONF_MOD_SOSSI_CLK_EN_R 16
  43. /* Some OTG_SYSCON_2-specific bit fields */
  44. #define OTG_SYSCON_2_UHOST_EN_SHIFT 8
  45. /* Some SOFT_REQ_REG bit fields - used in struct clk.enable_bit */
  46. #define SOFT_MMC2_DPLL_REQ_SHIFT 13
  47. #define SOFT_MMC_DPLL_REQ_SHIFT 12
  48. #define SOFT_UART3_DPLL_REQ_SHIFT 11
  49. #define SOFT_UART2_DPLL_REQ_SHIFT 10
  50. #define SOFT_UART1_DPLL_REQ_SHIFT 9
  51. #define SOFT_USB_OTG_DPLL_REQ_SHIFT 8
  52. #define SOFT_CAM_DPLL_REQ_SHIFT 7
  53. #define SOFT_COM_MCKO_REQ_SHIFT 6
  54. #define SOFT_PERIPH_REQ_SHIFT 5 /* sys_ck gate for UART2 ? */
  55. #define USB_REQ_EN_SHIFT 4
  56. #define SOFT_USB_REQ_SHIFT 3 /* sys_ck gate for USB host? */
  57. #define SOFT_SDW_REQ_SHIFT 2 /* sys_ck gate for Bluetooth? */
  58. #define SOFT_COM_REQ_SHIFT 1 /* sys_ck gate for com proc? */
  59. #define SOFT_DPLL_REQ_SHIFT 0
  60. /*
  61. * Omap1 clocks
  62. */
  63. static struct clk ck_ref = {
  64. .name = "ck_ref",
  65. .ops = &clkops_null,
  66. .rate = 12000000,
  67. };
  68. static struct clk ck_dpll1 = {
  69. .name = "ck_dpll1",
  70. .ops = &clkops_null,
  71. .parent = &ck_ref,
  72. };
  73. /*
  74. * FIXME: This clock seems to be necessary but no-one has asked for its
  75. * activation. [ FIX: SoSSI, SSR ]
  76. */
  77. static struct arm_idlect1_clk ck_dpll1out = {
  78. .clk = {
  79. .name = "ck_dpll1out",
  80. .ops = &clkops_generic,
  81. .parent = &ck_dpll1,
  82. .flags = CLOCK_IDLE_CONTROL | ENABLE_REG_32BIT |
  83. ENABLE_ON_INIT,
  84. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  85. .enable_bit = EN_CKOUT_ARM,
  86. .recalc = &followparent_recalc,
  87. },
  88. .idlect_shift = IDL_CLKOUT_ARM_SHIFT,
  89. };
  90. static struct clk sossi_ck = {
  91. .name = "ck_sossi",
  92. .ops = &clkops_generic,
  93. .parent = &ck_dpll1out.clk,
  94. .flags = CLOCK_NO_IDLE_PARENT | ENABLE_REG_32BIT,
  95. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_1),
  96. .enable_bit = CONF_MOD_SOSSI_CLK_EN_R,
  97. .recalc = &omap1_sossi_recalc,
  98. .set_rate = &omap1_set_sossi_rate,
  99. };
  100. static struct clk arm_ck = {
  101. .name = "arm_ck",
  102. .ops = &clkops_null,
  103. .parent = &ck_dpll1,
  104. .rate_offset = CKCTL_ARMDIV_OFFSET,
  105. .recalc = &omap1_ckctl_recalc,
  106. .round_rate = omap1_clk_round_rate_ckctl_arm,
  107. .set_rate = omap1_clk_set_rate_ckctl_arm,
  108. };
  109. static struct arm_idlect1_clk armper_ck = {
  110. .clk = {
  111. .name = "armper_ck",
  112. .ops = &clkops_generic,
  113. .parent = &ck_dpll1,
  114. .flags = CLOCK_IDLE_CONTROL,
  115. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  116. .enable_bit = EN_PERCK,
  117. .rate_offset = CKCTL_PERDIV_OFFSET,
  118. .recalc = &omap1_ckctl_recalc,
  119. .round_rate = omap1_clk_round_rate_ckctl_arm,
  120. .set_rate = omap1_clk_set_rate_ckctl_arm,
  121. },
  122. .idlect_shift = IDLPER_ARM_SHIFT,
  123. };
  124. /*
  125. * FIXME: This clock seems to be necessary but no-one has asked for its
  126. * activation. [ GPIO code for 1510 ]
  127. */
  128. static struct clk arm_gpio_ck = {
  129. .name = "arm_gpio_ck",
  130. .ops = &clkops_generic,
  131. .parent = &ck_dpll1,
  132. .flags = ENABLE_ON_INIT,
  133. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  134. .enable_bit = EN_GPIOCK,
  135. .recalc = &followparent_recalc,
  136. };
  137. static struct arm_idlect1_clk armxor_ck = {
  138. .clk = {
  139. .name = "armxor_ck",
  140. .ops = &clkops_generic,
  141. .parent = &ck_ref,
  142. .flags = CLOCK_IDLE_CONTROL,
  143. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  144. .enable_bit = EN_XORPCK,
  145. .recalc = &followparent_recalc,
  146. },
  147. .idlect_shift = IDLXORP_ARM_SHIFT,
  148. };
  149. static struct arm_idlect1_clk armtim_ck = {
  150. .clk = {
  151. .name = "armtim_ck",
  152. .ops = &clkops_generic,
  153. .parent = &ck_ref,
  154. .flags = CLOCK_IDLE_CONTROL,
  155. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  156. .enable_bit = EN_TIMCK,
  157. .recalc = &followparent_recalc,
  158. },
  159. .idlect_shift = IDLTIM_ARM_SHIFT,
  160. };
  161. static struct arm_idlect1_clk armwdt_ck = {
  162. .clk = {
  163. .name = "armwdt_ck",
  164. .ops = &clkops_generic,
  165. .parent = &ck_ref,
  166. .flags = CLOCK_IDLE_CONTROL,
  167. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  168. .enable_bit = EN_WDTCK,
  169. .fixed_div = 14,
  170. .recalc = &omap_fixed_divisor_recalc,
  171. },
  172. .idlect_shift = IDLWDT_ARM_SHIFT,
  173. };
  174. static struct clk arminth_ck16xx = {
  175. .name = "arminth_ck",
  176. .ops = &clkops_null,
  177. .parent = &arm_ck,
  178. .recalc = &followparent_recalc,
  179. /* Note: On 16xx the frequency can be divided by 2 by programming
  180. * ARM_CKCTL:ARM_INTHCK_SEL(14) to 1
  181. *
  182. * 1510 version is in TC clocks.
  183. */
  184. };
  185. static struct clk dsp_ck = {
  186. .name = "dsp_ck",
  187. .ops = &clkops_generic,
  188. .parent = &ck_dpll1,
  189. .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
  190. .enable_bit = EN_DSPCK,
  191. .rate_offset = CKCTL_DSPDIV_OFFSET,
  192. .recalc = &omap1_ckctl_recalc,
  193. .round_rate = omap1_clk_round_rate_ckctl_arm,
  194. .set_rate = omap1_clk_set_rate_ckctl_arm,
  195. };
  196. static struct clk dspmmu_ck = {
  197. .name = "dspmmu_ck",
  198. .ops = &clkops_null,
  199. .parent = &ck_dpll1,
  200. .rate_offset = CKCTL_DSPMMUDIV_OFFSET,
  201. .recalc = &omap1_ckctl_recalc,
  202. .round_rate = omap1_clk_round_rate_ckctl_arm,
  203. .set_rate = omap1_clk_set_rate_ckctl_arm,
  204. };
  205. static struct clk dspper_ck = {
  206. .name = "dspper_ck",
  207. .ops = &clkops_dspck,
  208. .parent = &ck_dpll1,
  209. .enable_reg = DSP_IDLECT2,
  210. .enable_bit = EN_PERCK,
  211. .rate_offset = CKCTL_PERDIV_OFFSET,
  212. .recalc = &omap1_ckctl_recalc_dsp_domain,
  213. .round_rate = omap1_clk_round_rate_ckctl_arm,
  214. .set_rate = &omap1_clk_set_rate_dsp_domain,
  215. };
  216. static struct clk dspxor_ck = {
  217. .name = "dspxor_ck",
  218. .ops = &clkops_dspck,
  219. .parent = &ck_ref,
  220. .enable_reg = DSP_IDLECT2,
  221. .enable_bit = EN_XORPCK,
  222. .recalc = &followparent_recalc,
  223. };
  224. static struct clk dsptim_ck = {
  225. .name = "dsptim_ck",
  226. .ops = &clkops_dspck,
  227. .parent = &ck_ref,
  228. .enable_reg = DSP_IDLECT2,
  229. .enable_bit = EN_DSPTIMCK,
  230. .recalc = &followparent_recalc,
  231. };
  232. static struct arm_idlect1_clk tc_ck = {
  233. .clk = {
  234. .name = "tc_ck",
  235. .ops = &clkops_null,
  236. .parent = &ck_dpll1,
  237. .flags = CLOCK_IDLE_CONTROL,
  238. .rate_offset = CKCTL_TCDIV_OFFSET,
  239. .recalc = &omap1_ckctl_recalc,
  240. .round_rate = omap1_clk_round_rate_ckctl_arm,
  241. .set_rate = omap1_clk_set_rate_ckctl_arm,
  242. },
  243. .idlect_shift = IDLIF_ARM_SHIFT,
  244. };
  245. static struct clk arminth_ck1510 = {
  246. .name = "arminth_ck",
  247. .ops = &clkops_null,
  248. .parent = &tc_ck.clk,
  249. .recalc = &followparent_recalc,
  250. /* Note: On 1510 the frequency follows TC_CK
  251. *
  252. * 16xx version is in MPU clocks.
  253. */
  254. };
  255. static struct clk tipb_ck = {
  256. /* No-idle controlled by "tc_ck" */
  257. .name = "tipb_ck",
  258. .ops = &clkops_null,
  259. .parent = &tc_ck.clk,
  260. .recalc = &followparent_recalc,
  261. };
  262. static struct clk l3_ocpi_ck = {
  263. /* No-idle controlled by "tc_ck" */
  264. .name = "l3_ocpi_ck",
  265. .ops = &clkops_generic,
  266. .parent = &tc_ck.clk,
  267. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  268. .enable_bit = EN_OCPI_CK,
  269. .recalc = &followparent_recalc,
  270. };
  271. static struct clk tc1_ck = {
  272. .name = "tc1_ck",
  273. .ops = &clkops_generic,
  274. .parent = &tc_ck.clk,
  275. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  276. .enable_bit = EN_TC1_CK,
  277. .recalc = &followparent_recalc,
  278. };
  279. /*
  280. * FIXME: This clock seems to be necessary but no-one has asked for its
  281. * activation. [ pm.c (SRAM), CCP, Camera ]
  282. */
  283. static struct clk tc2_ck = {
  284. .name = "tc2_ck",
  285. .ops = &clkops_generic,
  286. .parent = &tc_ck.clk,
  287. .flags = ENABLE_ON_INIT,
  288. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT3),
  289. .enable_bit = EN_TC2_CK,
  290. .recalc = &followparent_recalc,
  291. };
  292. static struct clk dma_ck = {
  293. /* No-idle controlled by "tc_ck" */
  294. .name = "dma_ck",
  295. .ops = &clkops_null,
  296. .parent = &tc_ck.clk,
  297. .recalc = &followparent_recalc,
  298. };
  299. static struct clk dma_lcdfree_ck = {
  300. .name = "dma_lcdfree_ck",
  301. .ops = &clkops_null,
  302. .parent = &tc_ck.clk,
  303. .recalc = &followparent_recalc,
  304. };
  305. static struct arm_idlect1_clk api_ck = {
  306. .clk = {
  307. .name = "api_ck",
  308. .ops = &clkops_generic,
  309. .parent = &tc_ck.clk,
  310. .flags = CLOCK_IDLE_CONTROL,
  311. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  312. .enable_bit = EN_APICK,
  313. .recalc = &followparent_recalc,
  314. },
  315. .idlect_shift = IDLAPI_ARM_SHIFT,
  316. };
  317. static struct arm_idlect1_clk lb_ck = {
  318. .clk = {
  319. .name = "lb_ck",
  320. .ops = &clkops_generic,
  321. .parent = &tc_ck.clk,
  322. .flags = CLOCK_IDLE_CONTROL,
  323. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  324. .enable_bit = EN_LBCK,
  325. .recalc = &followparent_recalc,
  326. },
  327. .idlect_shift = IDLLB_ARM_SHIFT,
  328. };
  329. static struct clk rhea1_ck = {
  330. .name = "rhea1_ck",
  331. .ops = &clkops_null,
  332. .parent = &tc_ck.clk,
  333. .recalc = &followparent_recalc,
  334. };
  335. static struct clk rhea2_ck = {
  336. .name = "rhea2_ck",
  337. .ops = &clkops_null,
  338. .parent = &tc_ck.clk,
  339. .recalc = &followparent_recalc,
  340. };
  341. static struct clk lcd_ck_16xx = {
  342. .name = "lcd_ck",
  343. .ops = &clkops_generic,
  344. .parent = &ck_dpll1,
  345. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  346. .enable_bit = EN_LCDCK,
  347. .rate_offset = CKCTL_LCDDIV_OFFSET,
  348. .recalc = &omap1_ckctl_recalc,
  349. .round_rate = omap1_clk_round_rate_ckctl_arm,
  350. .set_rate = omap1_clk_set_rate_ckctl_arm,
  351. };
  352. static struct arm_idlect1_clk lcd_ck_1510 = {
  353. .clk = {
  354. .name = "lcd_ck",
  355. .ops = &clkops_generic,
  356. .parent = &ck_dpll1,
  357. .flags = CLOCK_IDLE_CONTROL,
  358. .enable_reg = OMAP1_IO_ADDRESS(ARM_IDLECT2),
  359. .enable_bit = EN_LCDCK,
  360. .rate_offset = CKCTL_LCDDIV_OFFSET,
  361. .recalc = &omap1_ckctl_recalc,
  362. .round_rate = omap1_clk_round_rate_ckctl_arm,
  363. .set_rate = omap1_clk_set_rate_ckctl_arm,
  364. },
  365. .idlect_shift = OMAP1510_IDLLCD_ARM_SHIFT,
  366. };
  367. /*
  368. * XXX The enable_bit here is misused - it simply switches between 12MHz
  369. * and 48MHz. Reimplement with clksel.
  370. *
  371. * XXX does this need SYSC register handling?
  372. */
  373. static struct clk uart1_1510 = {
  374. .name = "uart1_ck",
  375. .ops = &clkops_null,
  376. /* Direct from ULPD, no real parent */
  377. .parent = &armper_ck.clk,
  378. .rate = 12000000,
  379. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  380. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  381. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  382. .set_rate = &omap1_set_uart_rate,
  383. .recalc = &omap1_uart_recalc,
  384. };
  385. /*
  386. * XXX The enable_bit here is misused - it simply switches between 12MHz
  387. * and 48MHz. Reimplement with clksel.
  388. *
  389. * XXX SYSC register handling does not belong in the clock framework
  390. */
  391. static struct uart_clk uart1_16xx = {
  392. .clk = {
  393. .name = "uart1_ck",
  394. .ops = &clkops_uart_16xx,
  395. /* Direct from ULPD, no real parent */
  396. .parent = &armper_ck.clk,
  397. .rate = 48000000,
  398. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  399. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  400. .enable_bit = CONF_MOD_UART1_CLK_MODE_R,
  401. },
  402. .sysc_addr = 0xfffb0054,
  403. };
  404. /*
  405. * XXX The enable_bit here is misused - it simply switches between 12MHz
  406. * and 48MHz. Reimplement with clksel.
  407. *
  408. * XXX does this need SYSC register handling?
  409. */
  410. static struct clk uart2_ck = {
  411. .name = "uart2_ck",
  412. .ops = &clkops_null,
  413. /* Direct from ULPD, no real parent */
  414. .parent = &armper_ck.clk,
  415. .rate = 12000000,
  416. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  417. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  418. .enable_bit = CONF_MOD_UART2_CLK_MODE_R,
  419. .set_rate = &omap1_set_uart_rate,
  420. .recalc = &omap1_uart_recalc,
  421. };
  422. /*
  423. * XXX The enable_bit here is misused - it simply switches between 12MHz
  424. * and 48MHz. Reimplement with clksel.
  425. *
  426. * XXX does this need SYSC register handling?
  427. */
  428. static struct clk uart3_1510 = {
  429. .name = "uart3_ck",
  430. .ops = &clkops_null,
  431. /* Direct from ULPD, no real parent */
  432. .parent = &armper_ck.clk,
  433. .rate = 12000000,
  434. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  435. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  436. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  437. .set_rate = &omap1_set_uart_rate,
  438. .recalc = &omap1_uart_recalc,
  439. };
  440. /*
  441. * XXX The enable_bit here is misused - it simply switches between 12MHz
  442. * and 48MHz. Reimplement with clksel.
  443. *
  444. * XXX SYSC register handling does not belong in the clock framework
  445. */
  446. static struct uart_clk uart3_16xx = {
  447. .clk = {
  448. .name = "uart3_ck",
  449. .ops = &clkops_uart_16xx,
  450. /* Direct from ULPD, no real parent */
  451. .parent = &armper_ck.clk,
  452. .rate = 48000000,
  453. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  454. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  455. .enable_bit = CONF_MOD_UART3_CLK_MODE_R,
  456. },
  457. .sysc_addr = 0xfffb9854,
  458. };
  459. static struct clk usb_clko = { /* 6 MHz output on W4_USB_CLKO */
  460. .name = "usb_clko",
  461. .ops = &clkops_generic,
  462. /* Direct from ULPD, no parent */
  463. .rate = 6000000,
  464. .flags = ENABLE_REG_32BIT,
  465. .enable_reg = OMAP1_IO_ADDRESS(ULPD_CLOCK_CTRL),
  466. .enable_bit = USB_MCLK_EN_BIT,
  467. };
  468. static struct clk usb_hhc_ck1510 = {
  469. .name = "usb_hhc_ck",
  470. .ops = &clkops_generic,
  471. /* Direct from ULPD, no parent */
  472. .rate = 48000000, /* Actually 2 clocks, 12MHz and 48MHz */
  473. .flags = ENABLE_REG_32BIT,
  474. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  475. .enable_bit = USB_HOST_HHC_UHOST_EN,
  476. };
  477. static struct clk usb_hhc_ck16xx = {
  478. .name = "usb_hhc_ck",
  479. .ops = &clkops_generic,
  480. /* Direct from ULPD, no parent */
  481. .rate = 48000000,
  482. /* OTG_SYSCON_2.OTG_PADEN == 0 (not 1510-compatible) */
  483. .flags = ENABLE_REG_32BIT,
  484. .enable_reg = OMAP1_IO_ADDRESS(OTG_BASE + 0x08), /* OTG_SYSCON_2 */
  485. .enable_bit = OTG_SYSCON_2_UHOST_EN_SHIFT
  486. };
  487. static struct clk usb_dc_ck = {
  488. .name = "usb_dc_ck",
  489. .ops = &clkops_generic,
  490. /* Direct from ULPD, no parent */
  491. .rate = 48000000,
  492. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  493. .enable_bit = USB_REQ_EN_SHIFT,
  494. };
  495. static struct clk usb_dc_ck7xx = {
  496. .name = "usb_dc_ck",
  497. .ops = &clkops_generic,
  498. /* Direct from ULPD, no parent */
  499. .rate = 48000000,
  500. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  501. .enable_bit = SOFT_USB_OTG_DPLL_REQ_SHIFT,
  502. };
  503. static struct clk uart1_7xx = {
  504. .name = "uart1_ck",
  505. .ops = &clkops_generic,
  506. /* Direct from ULPD, no parent */
  507. .rate = 12000000,
  508. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  509. .enable_bit = 9,
  510. };
  511. static struct clk uart2_7xx = {
  512. .name = "uart2_ck",
  513. .ops = &clkops_generic,
  514. /* Direct from ULPD, no parent */
  515. .rate = 12000000,
  516. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  517. .enable_bit = 11,
  518. };
  519. static struct clk mclk_1510 = {
  520. .name = "mclk",
  521. .ops = &clkops_generic,
  522. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  523. .rate = 12000000,
  524. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  525. .enable_bit = SOFT_COM_MCKO_REQ_SHIFT,
  526. };
  527. static struct clk mclk_16xx = {
  528. .name = "mclk",
  529. .ops = &clkops_generic,
  530. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  531. .enable_reg = OMAP1_IO_ADDRESS(COM_CLK_DIV_CTRL_SEL),
  532. .enable_bit = COM_ULPD_PLL_CLK_REQ,
  533. .set_rate = &omap1_set_ext_clk_rate,
  534. .round_rate = &omap1_round_ext_clk_rate,
  535. .init = &omap1_init_ext_clk,
  536. };
  537. static struct clk bclk_1510 = {
  538. .name = "bclk",
  539. .ops = &clkops_generic,
  540. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  541. .rate = 12000000,
  542. };
  543. static struct clk bclk_16xx = {
  544. .name = "bclk",
  545. .ops = &clkops_generic,
  546. /* Direct from ULPD, no parent. May be enabled by ext hardware. */
  547. .enable_reg = OMAP1_IO_ADDRESS(SWD_CLK_DIV_CTRL_SEL),
  548. .enable_bit = SWD_ULPD_PLL_CLK_REQ,
  549. .set_rate = &omap1_set_ext_clk_rate,
  550. .round_rate = &omap1_round_ext_clk_rate,
  551. .init = &omap1_init_ext_clk,
  552. };
  553. static struct clk mmc1_ck = {
  554. .name = "mmc1_ck",
  555. .ops = &clkops_generic,
  556. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  557. .parent = &armper_ck.clk,
  558. .rate = 48000000,
  559. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  560. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  561. .enable_bit = CONF_MOD_MMC_SD_CLK_REQ_R,
  562. };
  563. /*
  564. * XXX MOD_CONF_CTRL_0 bit 20 is defined in the 1510 TRM as
  565. * CONF_MOD_MCBSP3_AUXON ??
  566. */
  567. static struct clk mmc2_ck = {
  568. .name = "mmc2_ck",
  569. .ops = &clkops_generic,
  570. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  571. .parent = &armper_ck.clk,
  572. .rate = 48000000,
  573. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  574. .enable_reg = OMAP1_IO_ADDRESS(MOD_CONF_CTRL_0),
  575. .enable_bit = 20,
  576. };
  577. static struct clk mmc3_ck = {
  578. .name = "mmc3_ck",
  579. .ops = &clkops_generic,
  580. /* Functional clock is direct from ULPD, interface clock is ARMPER */
  581. .parent = &armper_ck.clk,
  582. .rate = 48000000,
  583. .flags = ENABLE_REG_32BIT | CLOCK_NO_IDLE_PARENT,
  584. .enable_reg = OMAP1_IO_ADDRESS(SOFT_REQ_REG),
  585. .enable_bit = SOFT_MMC_DPLL_REQ_SHIFT,
  586. };
  587. static struct clk virtual_ck_mpu = {
  588. .name = "mpu",
  589. .ops = &clkops_null,
  590. .parent = &arm_ck, /* Is smarter alias for */
  591. .recalc = &followparent_recalc,
  592. .set_rate = &omap1_select_table_rate,
  593. .round_rate = &omap1_round_to_table_rate,
  594. };
  595. /* virtual functional clock domain for I2C. Just for making sure that ARMXOR_CK
  596. remains active during MPU idle whenever this is enabled */
  597. static struct clk i2c_fck = {
  598. .name = "i2c_fck",
  599. .ops = &clkops_null,
  600. .flags = CLOCK_NO_IDLE_PARENT,
  601. .parent = &armxor_ck.clk,
  602. .recalc = &followparent_recalc,
  603. };
  604. static struct clk i2c_ick = {
  605. .name = "i2c_ick",
  606. .ops = &clkops_null,
  607. .flags = CLOCK_NO_IDLE_PARENT,
  608. .parent = &armper_ck.clk,
  609. .recalc = &followparent_recalc,
  610. };
  611. /*
  612. * clkdev integration
  613. */
  614. static struct omap_clk omap_clks[] = {
  615. /* non-ULPD clocks */
  616. CLK(NULL, "ck_ref", &ck_ref, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  617. CLK(NULL, "ck_dpll1", &ck_dpll1, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  618. /* CK_GEN1 clocks */
  619. CLK(NULL, "ck_dpll1out", &ck_dpll1out.clk, CK_16XX),
  620. CLK(NULL, "ck_sossi", &sossi_ck, CK_16XX),
  621. CLK(NULL, "arm_ck", &arm_ck, CK_16XX | CK_1510 | CK_310),
  622. CLK(NULL, "armper_ck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  623. CLK(NULL, "arm_gpio_ck", &arm_gpio_ck, CK_1510 | CK_310),
  624. CLK(NULL, "armxor_ck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  625. CLK(NULL, "armtim_ck", &armtim_ck.clk, CK_16XX | CK_1510 | CK_310),
  626. CLK("omap_wdt", "fck", &armwdt_ck.clk, CK_16XX | CK_1510 | CK_310),
  627. CLK("omap_wdt", "ick", &armper_ck.clk, CK_16XX),
  628. CLK("omap_wdt", "ick", &dummy_ck, CK_1510 | CK_310),
  629. CLK(NULL, "arminth_ck", &arminth_ck1510, CK_1510 | CK_310),
  630. CLK(NULL, "arminth_ck", &arminth_ck16xx, CK_16XX),
  631. /* CK_GEN2 clocks */
  632. CLK(NULL, "dsp_ck", &dsp_ck, CK_16XX | CK_1510 | CK_310),
  633. CLK(NULL, "dspmmu_ck", &dspmmu_ck, CK_16XX | CK_1510 | CK_310),
  634. CLK(NULL, "dspper_ck", &dspper_ck, CK_16XX | CK_1510 | CK_310),
  635. CLK(NULL, "dspxor_ck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  636. CLK(NULL, "dsptim_ck", &dsptim_ck, CK_16XX | CK_1510 | CK_310),
  637. /* CK_GEN3 clocks */
  638. CLK(NULL, "tc_ck", &tc_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  639. CLK(NULL, "tipb_ck", &tipb_ck, CK_1510 | CK_310),
  640. CLK(NULL, "l3_ocpi_ck", &l3_ocpi_ck, CK_16XX | CK_7XX),
  641. CLK(NULL, "tc1_ck", &tc1_ck, CK_16XX),
  642. CLK(NULL, "tc2_ck", &tc2_ck, CK_16XX),
  643. CLK(NULL, "dma_ck", &dma_ck, CK_16XX | CK_1510 | CK_310),
  644. CLK(NULL, "dma_lcdfree_ck", &dma_lcdfree_ck, CK_16XX),
  645. CLK(NULL, "api_ck", &api_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  646. CLK(NULL, "lb_ck", &lb_ck.clk, CK_1510 | CK_310),
  647. CLK(NULL, "rhea1_ck", &rhea1_ck, CK_16XX),
  648. CLK(NULL, "rhea2_ck", &rhea2_ck, CK_16XX),
  649. CLK(NULL, "lcd_ck", &lcd_ck_16xx, CK_16XX | CK_7XX),
  650. CLK(NULL, "lcd_ck", &lcd_ck_1510.clk, CK_1510 | CK_310),
  651. /* ULPD clocks */
  652. CLK(NULL, "uart1_ck", &uart1_1510, CK_1510 | CK_310),
  653. CLK(NULL, "uart1_ck", &uart1_16xx.clk, CK_16XX),
  654. CLK(NULL, "uart1_ck", &uart1_7xx, CK_7XX),
  655. CLK(NULL, "uart2_ck", &uart2_ck, CK_16XX | CK_1510 | CK_310),
  656. CLK(NULL, "uart2_ck", &uart2_7xx, CK_7XX),
  657. CLK(NULL, "uart3_ck", &uart3_1510, CK_1510 | CK_310),
  658. CLK(NULL, "uart3_ck", &uart3_16xx.clk, CK_16XX),
  659. CLK(NULL, "usb_clko", &usb_clko, CK_16XX | CK_1510 | CK_310),
  660. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck1510, CK_1510 | CK_310),
  661. CLK(NULL, "usb_hhc_ck", &usb_hhc_ck16xx, CK_16XX),
  662. CLK(NULL, "usb_dc_ck", &usb_dc_ck, CK_16XX),
  663. CLK(NULL, "usb_dc_ck", &usb_dc_ck7xx, CK_7XX),
  664. CLK(NULL, "mclk", &mclk_1510, CK_1510 | CK_310),
  665. CLK(NULL, "mclk", &mclk_16xx, CK_16XX),
  666. CLK(NULL, "bclk", &bclk_1510, CK_1510 | CK_310),
  667. CLK(NULL, "bclk", &bclk_16xx, CK_16XX),
  668. CLK("mmci-omap.0", "fck", &mmc1_ck, CK_16XX | CK_1510 | CK_310),
  669. CLK("mmci-omap.0", "fck", &mmc3_ck, CK_7XX),
  670. CLK("mmci-omap.0", "ick", &armper_ck.clk, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  671. CLK("mmci-omap.1", "fck", &mmc2_ck, CK_16XX),
  672. CLK("mmci-omap.1", "ick", &armper_ck.clk, CK_16XX),
  673. /* Virtual clocks */
  674. CLK(NULL, "mpu", &virtual_ck_mpu, CK_16XX | CK_1510 | CK_310),
  675. CLK("i2c_omap.1", "fck", &i2c_fck, CK_16XX | CK_1510 | CK_310 | CK_7XX),
  676. CLK("i2c_omap.1", "ick", &i2c_ick, CK_16XX),
  677. CLK("i2c_omap.1", "ick", &dummy_ck, CK_1510 | CK_310 | CK_7XX),
  678. CLK("omap1_spi100k.1", "fck", &dummy_ck, CK_7XX),
  679. CLK("omap1_spi100k.1", "ick", &dummy_ck, CK_7XX),
  680. CLK("omap1_spi100k.2", "fck", &dummy_ck, CK_7XX),
  681. CLK("omap1_spi100k.2", "ick", &dummy_ck, CK_7XX),
  682. CLK("omap_uwire", "fck", &armxor_ck.clk, CK_16XX | CK_1510 | CK_310),
  683. CLK("omap-mcbsp.1", "ick", &dspper_ck, CK_16XX),
  684. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_1510 | CK_310),
  685. CLK("omap-mcbsp.2", "ick", &armper_ck.clk, CK_16XX),
  686. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_1510 | CK_310),
  687. CLK("omap-mcbsp.3", "ick", &dspper_ck, CK_16XX),
  688. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_1510 | CK_310),
  689. CLK("omap-mcbsp.1", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  690. CLK("omap-mcbsp.2", "fck", &armper_ck.clk, CK_16XX | CK_1510 | CK_310),
  691. CLK("omap-mcbsp.3", "fck", &dspxor_ck, CK_16XX | CK_1510 | CK_310),
  692. };
  693. /*
  694. * init
  695. */
  696. static struct clk_functions omap1_clk_functions = {
  697. .clk_enable = omap1_clk_enable,
  698. .clk_disable = omap1_clk_disable,
  699. .clk_round_rate = omap1_clk_round_rate,
  700. .clk_set_rate = omap1_clk_set_rate,
  701. .clk_disable_unused = omap1_clk_disable_unused,
  702. };
  703. int __init omap1_clk_init(void)
  704. {
  705. struct omap_clk *c;
  706. const struct omap_clock_config *info;
  707. int crystal_type = 0; /* Default 12 MHz */
  708. u32 reg, cpu_mask;
  709. #ifdef CONFIG_DEBUG_LL
  710. /*
  711. * Resets some clocks that may be left on from bootloader,
  712. * but leaves serial clocks on.
  713. */
  714. omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
  715. #endif
  716. /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
  717. reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
  718. omap_writew(reg, SOFT_REQ_REG);
  719. if (!cpu_is_omap15xx())
  720. omap_writew(0, SOFT_REQ_REG2);
  721. clk_init(&omap1_clk_functions);
  722. /* By default all idlect1 clocks are allowed to idle */
  723. arm_idlect1_mask = ~0;
  724. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  725. clk_preinit(c->lk.clk);
  726. cpu_mask = 0;
  727. if (cpu_is_omap16xx())
  728. cpu_mask |= CK_16XX;
  729. if (cpu_is_omap1510())
  730. cpu_mask |= CK_1510;
  731. if (cpu_is_omap7xx())
  732. cpu_mask |= CK_7XX;
  733. if (cpu_is_omap310())
  734. cpu_mask |= CK_310;
  735. for (c = omap_clks; c < omap_clks + ARRAY_SIZE(omap_clks); c++)
  736. if (c->cpu & cpu_mask) {
  737. clkdev_add(&c->lk);
  738. clk_register(c->lk.clk);
  739. }
  740. /* Pointers to these clocks are needed by code in clock.c */
  741. api_ck_p = clk_get(NULL, "api_ck");
  742. ck_dpll1_p = clk_get(NULL, "ck_dpll1");
  743. ck_ref_p = clk_get(NULL, "ck_ref");
  744. info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
  745. if (info != NULL) {
  746. if (!cpu_is_omap15xx())
  747. crystal_type = info->system_clock_type;
  748. }
  749. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  750. ck_ref.rate = 13000000;
  751. #elif defined(CONFIG_ARCH_OMAP16XX)
  752. if (crystal_type == 2)
  753. ck_ref.rate = 19200000;
  754. #endif
  755. pr_info("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: "
  756. "0x%04x\n", omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
  757. omap_readw(ARM_CKCTL));
  758. /* We want to be in syncronous scalable mode */
  759. omap_writew(0x1000, ARM_SYSST);
  760. #ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
  761. /* Use values set by bootloader. Determine PLL rate and recalculate
  762. * dependent clocks as if kernel had changed PLL or divisors.
  763. */
  764. {
  765. unsigned pll_ctl_val = omap_readw(DPLL_CTL);
  766. ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
  767. if (pll_ctl_val & 0x10) {
  768. /* PLL enabled, apply multiplier and divisor */
  769. if (pll_ctl_val & 0xf80)
  770. ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
  771. ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
  772. } else {
  773. /* PLL disabled, apply bypass divisor */
  774. switch (pll_ctl_val & 0xc) {
  775. case 0:
  776. break;
  777. case 0x4:
  778. ck_dpll1.rate /= 2;
  779. break;
  780. default:
  781. ck_dpll1.rate /= 4;
  782. break;
  783. }
  784. }
  785. }
  786. #else
  787. /* Find the highest supported frequency and enable it */
  788. if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
  789. printk(KERN_ERR "System frequencies not set. Check your config.\n");
  790. /* Guess sane values (60MHz) */
  791. omap_writew(0x2290, DPLL_CTL);
  792. omap_writew(cpu_is_omap7xx() ? 0x3005 : 0x1005, ARM_CKCTL);
  793. ck_dpll1.rate = 60000000;
  794. }
  795. #endif
  796. propagate_rate(&ck_dpll1);
  797. /* Cache rates for clocks connected to ck_ref (not dpll1) */
  798. propagate_rate(&ck_ref);
  799. printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
  800. "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
  801. ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
  802. ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
  803. arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
  804. #if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
  805. /* Select slicer output as OMAP input clock */
  806. omap_writew(omap_readw(OMAP7XX_PCC_UPLD_CTRL) & ~0x1, OMAP7XX_PCC_UPLD_CTRL);
  807. #endif
  808. /* Amstrad Delta wants BCLK high when inactive */
  809. if (machine_is_ams_delta())
  810. omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
  811. (1 << SDW_MCLK_INV_BIT),
  812. ULPD_CLOCK_CTRL);
  813. /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
  814. /* (on 730, bit 13 must not be cleared) */
  815. if (cpu_is_omap7xx())
  816. omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
  817. else
  818. omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
  819. /* Put DSP/MPUI into reset until needed */
  820. omap_writew(0, ARM_RSTCT1);
  821. omap_writew(1, ARM_RSTCT2);
  822. omap_writew(0x400, ARM_IDLECT1);
  823. /*
  824. * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
  825. * of the ARM_IDLECT2 register must be set to zero. The power-on
  826. * default value of this bit is one.
  827. */
  828. omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
  829. /*
  830. * Only enable those clocks we will need, let the drivers
  831. * enable other clocks as necessary
  832. */
  833. clk_enable(&armper_ck.clk);
  834. clk_enable(&armxor_ck.clk);
  835. clk_enable(&armtim_ck.clk); /* This should be done by timer code */
  836. if (cpu_is_omap15xx())
  837. clk_enable(&arm_gpio_ck);
  838. return 0;
  839. }