clock-mx51.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/mm.h>
  13. #include <linux/delay.h>
  14. #include <linux/clk.h>
  15. #include <linux/io.h>
  16. #include <asm/clkdev.h>
  17. #include <asm/div64.h>
  18. #include <mach/hardware.h>
  19. #include <mach/common.h>
  20. #include <mach/clock.h>
  21. #include "crm_regs.h"
  22. /* External clock values passed-in by the board code */
  23. static unsigned long external_high_reference, external_low_reference;
  24. static unsigned long oscillator_reference, ckih2_reference;
  25. static struct clk osc_clk;
  26. static struct clk pll1_main_clk;
  27. static struct clk pll1_sw_clk;
  28. static struct clk pll2_sw_clk;
  29. static struct clk pll3_sw_clk;
  30. static struct clk lp_apm_clk;
  31. static struct clk periph_apm_clk;
  32. static struct clk ahb_clk;
  33. static struct clk ipg_clk;
  34. static struct clk usboh3_clk;
  35. #define MAX_DPLL_WAIT_TRIES 1000 /* 1000 * udelay(1) = 1ms */
  36. static int _clk_ccgr_enable(struct clk *clk)
  37. {
  38. u32 reg;
  39. reg = __raw_readl(clk->enable_reg);
  40. reg |= MXC_CCM_CCGRx_MOD_ON << clk->enable_shift;
  41. __raw_writel(reg, clk->enable_reg);
  42. return 0;
  43. }
  44. static void _clk_ccgr_disable(struct clk *clk)
  45. {
  46. u32 reg;
  47. reg = __raw_readl(clk->enable_reg);
  48. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  49. __raw_writel(reg, clk->enable_reg);
  50. }
  51. static void _clk_ccgr_disable_inwait(struct clk *clk)
  52. {
  53. u32 reg;
  54. reg = __raw_readl(clk->enable_reg);
  55. reg &= ~(MXC_CCM_CCGRx_CG_MASK << clk->enable_shift);
  56. reg |= MXC_CCM_CCGRx_MOD_IDLE << clk->enable_shift;
  57. __raw_writel(reg, clk->enable_reg);
  58. }
  59. /*
  60. * For the 4-to-1 muxed input clock
  61. */
  62. static inline u32 _get_mux(struct clk *parent, struct clk *m0,
  63. struct clk *m1, struct clk *m2, struct clk *m3)
  64. {
  65. if (parent == m0)
  66. return 0;
  67. else if (parent == m1)
  68. return 1;
  69. else if (parent == m2)
  70. return 2;
  71. else if (parent == m3)
  72. return 3;
  73. else
  74. BUG();
  75. return -EINVAL;
  76. }
  77. static inline void __iomem *_get_pll_base(struct clk *pll)
  78. {
  79. if (pll == &pll1_main_clk)
  80. return MX51_DPLL1_BASE;
  81. else if (pll == &pll2_sw_clk)
  82. return MX51_DPLL2_BASE;
  83. else if (pll == &pll3_sw_clk)
  84. return MX51_DPLL3_BASE;
  85. else
  86. BUG();
  87. return NULL;
  88. }
  89. static unsigned long clk_pll_get_rate(struct clk *clk)
  90. {
  91. long mfi, mfn, mfd, pdf, ref_clk, mfn_abs;
  92. unsigned long dp_op, dp_mfd, dp_mfn, dp_ctl, pll_hfsm, dbl;
  93. void __iomem *pllbase;
  94. s64 temp;
  95. unsigned long parent_rate;
  96. parent_rate = clk_get_rate(clk->parent);
  97. pllbase = _get_pll_base(clk);
  98. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  99. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  100. dbl = dp_ctl & MXC_PLL_DP_CTL_DPDCK0_2_EN;
  101. if (pll_hfsm == 0) {
  102. dp_op = __raw_readl(pllbase + MXC_PLL_DP_OP);
  103. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_MFD);
  104. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_MFN);
  105. } else {
  106. dp_op = __raw_readl(pllbase + MXC_PLL_DP_HFS_OP);
  107. dp_mfd = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFD);
  108. dp_mfn = __raw_readl(pllbase + MXC_PLL_DP_HFS_MFN);
  109. }
  110. pdf = dp_op & MXC_PLL_DP_OP_PDF_MASK;
  111. mfi = (dp_op & MXC_PLL_DP_OP_MFI_MASK) >> MXC_PLL_DP_OP_MFI_OFFSET;
  112. mfi = (mfi <= 5) ? 5 : mfi;
  113. mfd = dp_mfd & MXC_PLL_DP_MFD_MASK;
  114. mfn = mfn_abs = dp_mfn & MXC_PLL_DP_MFN_MASK;
  115. /* Sign extend to 32-bits */
  116. if (mfn >= 0x04000000) {
  117. mfn |= 0xFC000000;
  118. mfn_abs = -mfn;
  119. }
  120. ref_clk = 2 * parent_rate;
  121. if (dbl != 0)
  122. ref_clk *= 2;
  123. ref_clk /= (pdf + 1);
  124. temp = (u64) ref_clk * mfn_abs;
  125. do_div(temp, mfd + 1);
  126. if (mfn < 0)
  127. temp = -temp;
  128. temp = (ref_clk * mfi) + temp;
  129. return temp;
  130. }
  131. static int _clk_pll_set_rate(struct clk *clk, unsigned long rate)
  132. {
  133. u32 reg;
  134. void __iomem *pllbase;
  135. long mfi, pdf, mfn, mfd = 999999;
  136. s64 temp64;
  137. unsigned long quad_parent_rate;
  138. unsigned long pll_hfsm, dp_ctl;
  139. unsigned long parent_rate;
  140. parent_rate = clk_get_rate(clk->parent);
  141. pllbase = _get_pll_base(clk);
  142. quad_parent_rate = 4 * parent_rate;
  143. pdf = mfi = -1;
  144. while (++pdf < 16 && mfi < 5)
  145. mfi = rate * (pdf+1) / quad_parent_rate;
  146. if (mfi > 15)
  147. return -EINVAL;
  148. pdf--;
  149. temp64 = rate * (pdf+1) - quad_parent_rate * mfi;
  150. do_div(temp64, quad_parent_rate/1000000);
  151. mfn = (long)temp64;
  152. dp_ctl = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  153. /* use dpdck0_2 */
  154. __raw_writel(dp_ctl | 0x1000L, pllbase + MXC_PLL_DP_CTL);
  155. pll_hfsm = dp_ctl & MXC_PLL_DP_CTL_HFSM;
  156. if (pll_hfsm == 0) {
  157. reg = mfi << 4 | pdf;
  158. __raw_writel(reg, pllbase + MXC_PLL_DP_OP);
  159. __raw_writel(mfd, pllbase + MXC_PLL_DP_MFD);
  160. __raw_writel(mfn, pllbase + MXC_PLL_DP_MFN);
  161. } else {
  162. reg = mfi << 4 | pdf;
  163. __raw_writel(reg, pllbase + MXC_PLL_DP_HFS_OP);
  164. __raw_writel(mfd, pllbase + MXC_PLL_DP_HFS_MFD);
  165. __raw_writel(mfn, pllbase + MXC_PLL_DP_HFS_MFN);
  166. }
  167. return 0;
  168. }
  169. static int _clk_pll_enable(struct clk *clk)
  170. {
  171. u32 reg;
  172. void __iomem *pllbase;
  173. int i = 0;
  174. pllbase = _get_pll_base(clk);
  175. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) | MXC_PLL_DP_CTL_UPEN;
  176. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  177. /* Wait for lock */
  178. do {
  179. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL);
  180. if (reg & MXC_PLL_DP_CTL_LRF)
  181. break;
  182. udelay(1);
  183. } while (++i < MAX_DPLL_WAIT_TRIES);
  184. if (i == MAX_DPLL_WAIT_TRIES) {
  185. pr_err("MX5: pll locking failed\n");
  186. return -EINVAL;
  187. }
  188. return 0;
  189. }
  190. static void _clk_pll_disable(struct clk *clk)
  191. {
  192. u32 reg;
  193. void __iomem *pllbase;
  194. pllbase = _get_pll_base(clk);
  195. reg = __raw_readl(pllbase + MXC_PLL_DP_CTL) & ~MXC_PLL_DP_CTL_UPEN;
  196. __raw_writel(reg, pllbase + MXC_PLL_DP_CTL);
  197. }
  198. static int _clk_pll1_sw_set_parent(struct clk *clk, struct clk *parent)
  199. {
  200. u32 reg, step;
  201. reg = __raw_readl(MXC_CCM_CCSR);
  202. /* When switching from pll_main_clk to a bypass clock, first select a
  203. * multiplexed clock in 'step_sel', then shift the glitchless mux
  204. * 'pll1_sw_clk_sel'.
  205. *
  206. * When switching back, do it in reverse order
  207. */
  208. if (parent == &pll1_main_clk) {
  209. /* Switch to pll1_main_clk */
  210. reg &= ~MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  211. __raw_writel(reg, MXC_CCM_CCSR);
  212. /* step_clk mux switched to lp_apm, to save power. */
  213. reg = __raw_readl(MXC_CCM_CCSR);
  214. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  215. reg |= (MXC_CCM_CCSR_STEP_SEL_LP_APM <<
  216. MXC_CCM_CCSR_STEP_SEL_OFFSET);
  217. } else {
  218. if (parent == &lp_apm_clk) {
  219. step = MXC_CCM_CCSR_STEP_SEL_LP_APM;
  220. } else if (parent == &pll2_sw_clk) {
  221. step = MXC_CCM_CCSR_STEP_SEL_PLL2_DIVIDED;
  222. } else if (parent == &pll3_sw_clk) {
  223. step = MXC_CCM_CCSR_STEP_SEL_PLL3_DIVIDED;
  224. } else
  225. return -EINVAL;
  226. reg &= ~MXC_CCM_CCSR_STEP_SEL_MASK;
  227. reg |= (step << MXC_CCM_CCSR_STEP_SEL_OFFSET);
  228. __raw_writel(reg, MXC_CCM_CCSR);
  229. /* Switch to step_clk */
  230. reg = __raw_readl(MXC_CCM_CCSR);
  231. reg |= MXC_CCM_CCSR_PLL1_SW_CLK_SEL;
  232. }
  233. __raw_writel(reg, MXC_CCM_CCSR);
  234. return 0;
  235. }
  236. static unsigned long clk_pll1_sw_get_rate(struct clk *clk)
  237. {
  238. u32 reg, div;
  239. unsigned long parent_rate;
  240. parent_rate = clk_get_rate(clk->parent);
  241. reg = __raw_readl(MXC_CCM_CCSR);
  242. if (clk->parent == &pll2_sw_clk) {
  243. div = ((reg & MXC_CCM_CCSR_PLL2_PODF_MASK) >>
  244. MXC_CCM_CCSR_PLL2_PODF_OFFSET) + 1;
  245. } else if (clk->parent == &pll3_sw_clk) {
  246. div = ((reg & MXC_CCM_CCSR_PLL3_PODF_MASK) >>
  247. MXC_CCM_CCSR_PLL3_PODF_OFFSET) + 1;
  248. } else
  249. div = 1;
  250. return parent_rate / div;
  251. }
  252. static int _clk_pll2_sw_set_parent(struct clk *clk, struct clk *parent)
  253. {
  254. u32 reg;
  255. reg = __raw_readl(MXC_CCM_CCSR);
  256. if (parent == &pll2_sw_clk)
  257. reg &= ~MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  258. else
  259. reg |= MXC_CCM_CCSR_PLL2_SW_CLK_SEL;
  260. __raw_writel(reg, MXC_CCM_CCSR);
  261. return 0;
  262. }
  263. static int _clk_lp_apm_set_parent(struct clk *clk, struct clk *parent)
  264. {
  265. u32 reg;
  266. if (parent == &osc_clk)
  267. reg = __raw_readl(MXC_CCM_CCSR) & ~MXC_CCM_CCSR_LP_APM_SEL;
  268. else
  269. return -EINVAL;
  270. __raw_writel(reg, MXC_CCM_CCSR);
  271. return 0;
  272. }
  273. static unsigned long clk_arm_get_rate(struct clk *clk)
  274. {
  275. u32 cacrr, div;
  276. unsigned long parent_rate;
  277. parent_rate = clk_get_rate(clk->parent);
  278. cacrr = __raw_readl(MXC_CCM_CACRR);
  279. div = (cacrr & MXC_CCM_CACRR_ARM_PODF_MASK) + 1;
  280. return parent_rate / div;
  281. }
  282. static int _clk_periph_apm_set_parent(struct clk *clk, struct clk *parent)
  283. {
  284. u32 reg, mux;
  285. int i = 0;
  286. mux = _get_mux(parent, &pll1_sw_clk, &pll3_sw_clk, &lp_apm_clk, NULL);
  287. reg = __raw_readl(MXC_CCM_CBCMR) & ~MXC_CCM_CBCMR_PERIPH_CLK_SEL_MASK;
  288. reg |= mux << MXC_CCM_CBCMR_PERIPH_CLK_SEL_OFFSET;
  289. __raw_writel(reg, MXC_CCM_CBCMR);
  290. /* Wait for lock */
  291. do {
  292. reg = __raw_readl(MXC_CCM_CDHIPR);
  293. if (!(reg & MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY))
  294. break;
  295. udelay(1);
  296. } while (++i < MAX_DPLL_WAIT_TRIES);
  297. if (i == MAX_DPLL_WAIT_TRIES) {
  298. pr_err("MX5: Set parent for periph_apm clock failed\n");
  299. return -EINVAL;
  300. }
  301. return 0;
  302. }
  303. static int _clk_main_bus_set_parent(struct clk *clk, struct clk *parent)
  304. {
  305. u32 reg;
  306. reg = __raw_readl(MXC_CCM_CBCDR);
  307. if (parent == &pll2_sw_clk)
  308. reg &= ~MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  309. else if (parent == &periph_apm_clk)
  310. reg |= MXC_CCM_CBCDR_PERIPH_CLK_SEL;
  311. else
  312. return -EINVAL;
  313. __raw_writel(reg, MXC_CCM_CBCDR);
  314. return 0;
  315. }
  316. static struct clk main_bus_clk = {
  317. .parent = &pll2_sw_clk,
  318. .set_parent = _clk_main_bus_set_parent,
  319. };
  320. static unsigned long clk_ahb_get_rate(struct clk *clk)
  321. {
  322. u32 reg, div;
  323. unsigned long parent_rate;
  324. parent_rate = clk_get_rate(clk->parent);
  325. reg = __raw_readl(MXC_CCM_CBCDR);
  326. div = ((reg & MXC_CCM_CBCDR_AHB_PODF_MASK) >>
  327. MXC_CCM_CBCDR_AHB_PODF_OFFSET) + 1;
  328. return parent_rate / div;
  329. }
  330. static int _clk_ahb_set_rate(struct clk *clk, unsigned long rate)
  331. {
  332. u32 reg, div;
  333. unsigned long parent_rate;
  334. int i = 0;
  335. parent_rate = clk_get_rate(clk->parent);
  336. div = parent_rate / rate;
  337. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  338. return -EINVAL;
  339. reg = __raw_readl(MXC_CCM_CBCDR);
  340. reg &= ~MXC_CCM_CBCDR_AHB_PODF_MASK;
  341. reg |= (div - 1) << MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  342. __raw_writel(reg, MXC_CCM_CBCDR);
  343. /* Wait for lock */
  344. do {
  345. reg = __raw_readl(MXC_CCM_CDHIPR);
  346. if (!(reg & MXC_CCM_CDHIPR_AHB_PODF_BUSY))
  347. break;
  348. udelay(1);
  349. } while (++i < MAX_DPLL_WAIT_TRIES);
  350. if (i == MAX_DPLL_WAIT_TRIES) {
  351. pr_err("MX5: clk_ahb_set_rate failed\n");
  352. return -EINVAL;
  353. }
  354. return 0;
  355. }
  356. static unsigned long _clk_ahb_round_rate(struct clk *clk,
  357. unsigned long rate)
  358. {
  359. u32 div;
  360. unsigned long parent_rate;
  361. parent_rate = clk_get_rate(clk->parent);
  362. div = parent_rate / rate;
  363. if (div > 8)
  364. div = 8;
  365. else if (div == 0)
  366. div++;
  367. return parent_rate / div;
  368. }
  369. static int _clk_max_enable(struct clk *clk)
  370. {
  371. u32 reg;
  372. _clk_ccgr_enable(clk);
  373. /* Handshake with MAX when LPM is entered. */
  374. reg = __raw_readl(MXC_CCM_CLPCR);
  375. reg &= ~MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  376. __raw_writel(reg, MXC_CCM_CLPCR);
  377. return 0;
  378. }
  379. static void _clk_max_disable(struct clk *clk)
  380. {
  381. u32 reg;
  382. _clk_ccgr_disable_inwait(clk);
  383. /* No Handshake with MAX when LPM is entered as its disabled. */
  384. reg = __raw_readl(MXC_CCM_CLPCR);
  385. reg |= MXC_CCM_CLPCR_BYPASS_MAX_LPM_HS;
  386. __raw_writel(reg, MXC_CCM_CLPCR);
  387. }
  388. static unsigned long clk_ipg_get_rate(struct clk *clk)
  389. {
  390. u32 reg, div;
  391. unsigned long parent_rate;
  392. parent_rate = clk_get_rate(clk->parent);
  393. reg = __raw_readl(MXC_CCM_CBCDR);
  394. div = ((reg & MXC_CCM_CBCDR_IPG_PODF_MASK) >>
  395. MXC_CCM_CBCDR_IPG_PODF_OFFSET) + 1;
  396. return parent_rate / div;
  397. }
  398. static unsigned long clk_ipg_per_get_rate(struct clk *clk)
  399. {
  400. u32 reg, prediv1, prediv2, podf;
  401. unsigned long parent_rate;
  402. parent_rate = clk_get_rate(clk->parent);
  403. if (clk->parent == &main_bus_clk || clk->parent == &lp_apm_clk) {
  404. /* the main_bus_clk is the one before the DVFS engine */
  405. reg = __raw_readl(MXC_CCM_CBCDR);
  406. prediv1 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED1_MASK) >>
  407. MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET) + 1;
  408. prediv2 = ((reg & MXC_CCM_CBCDR_PERCLK_PRED2_MASK) >>
  409. MXC_CCM_CBCDR_PERCLK_PRED2_OFFSET) + 1;
  410. podf = ((reg & MXC_CCM_CBCDR_PERCLK_PODF_MASK) >>
  411. MXC_CCM_CBCDR_PERCLK_PODF_OFFSET) + 1;
  412. return parent_rate / (prediv1 * prediv2 * podf);
  413. } else if (clk->parent == &ipg_clk)
  414. return parent_rate;
  415. else
  416. BUG();
  417. }
  418. static int _clk_ipg_per_set_parent(struct clk *clk, struct clk *parent)
  419. {
  420. u32 reg;
  421. reg = __raw_readl(MXC_CCM_CBCMR);
  422. reg &= ~MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  423. reg &= ~MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  424. if (parent == &ipg_clk)
  425. reg |= MXC_CCM_CBCMR_PERCLK_IPG_CLK_SEL;
  426. else if (parent == &lp_apm_clk)
  427. reg |= MXC_CCM_CBCMR_PERCLK_LP_APM_CLK_SEL;
  428. else if (parent != &main_bus_clk)
  429. return -EINVAL;
  430. __raw_writel(reg, MXC_CCM_CBCMR);
  431. return 0;
  432. }
  433. static unsigned long clk_uart_get_rate(struct clk *clk)
  434. {
  435. u32 reg, prediv, podf;
  436. unsigned long parent_rate;
  437. parent_rate = clk_get_rate(clk->parent);
  438. reg = __raw_readl(MXC_CCM_CSCDR1);
  439. prediv = ((reg & MXC_CCM_CSCDR1_UART_CLK_PRED_MASK) >>
  440. MXC_CCM_CSCDR1_UART_CLK_PRED_OFFSET) + 1;
  441. podf = ((reg & MXC_CCM_CSCDR1_UART_CLK_PODF_MASK) >>
  442. MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET) + 1;
  443. return parent_rate / (prediv * podf);
  444. }
  445. static int _clk_uart_set_parent(struct clk *clk, struct clk *parent)
  446. {
  447. u32 reg, mux;
  448. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  449. &lp_apm_clk);
  450. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_UART_CLK_SEL_MASK;
  451. reg |= mux << MXC_CCM_CSCMR1_UART_CLK_SEL_OFFSET;
  452. __raw_writel(reg, MXC_CCM_CSCMR1);
  453. return 0;
  454. }
  455. static unsigned long clk_usboh3_get_rate(struct clk *clk)
  456. {
  457. u32 reg, prediv, podf;
  458. unsigned long parent_rate;
  459. parent_rate = clk_get_rate(clk->parent);
  460. reg = __raw_readl(MXC_CCM_CSCDR1);
  461. prediv = ((reg & MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK) >>
  462. MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET) + 1;
  463. podf = ((reg & MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK) >>
  464. MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET) + 1;
  465. return parent_rate / (prediv * podf);
  466. }
  467. static int _clk_usboh3_set_parent(struct clk *clk, struct clk *parent)
  468. {
  469. u32 reg, mux;
  470. mux = _get_mux(parent, &pll1_sw_clk, &pll2_sw_clk, &pll3_sw_clk,
  471. &lp_apm_clk);
  472. reg = __raw_readl(MXC_CCM_CSCMR1) & ~MXC_CCM_CSCMR1_USBOH3_CLK_SEL_MASK;
  473. reg |= mux << MXC_CCM_CSCMR1_USBOH3_CLK_SEL_OFFSET;
  474. __raw_writel(reg, MXC_CCM_CSCMR1);
  475. return 0;
  476. }
  477. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  478. {
  479. return external_high_reference;
  480. }
  481. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  482. {
  483. return external_low_reference;
  484. }
  485. static unsigned long get_oscillator_reference_clock_rate(struct clk *clk)
  486. {
  487. return oscillator_reference;
  488. }
  489. static unsigned long get_ckih2_reference_clock_rate(struct clk *clk)
  490. {
  491. return ckih2_reference;
  492. }
  493. /* External high frequency clock */
  494. static struct clk ckih_clk = {
  495. .get_rate = get_high_reference_clock_rate,
  496. };
  497. static struct clk ckih2_clk = {
  498. .get_rate = get_ckih2_reference_clock_rate,
  499. };
  500. static struct clk osc_clk = {
  501. .get_rate = get_oscillator_reference_clock_rate,
  502. };
  503. /* External low frequency (32kHz) clock */
  504. static struct clk ckil_clk = {
  505. .get_rate = get_low_reference_clock_rate,
  506. };
  507. static struct clk pll1_main_clk = {
  508. .parent = &osc_clk,
  509. .get_rate = clk_pll_get_rate,
  510. .enable = _clk_pll_enable,
  511. .disable = _clk_pll_disable,
  512. };
  513. /* Clock tree block diagram (WIP):
  514. * CCM: Clock Controller Module
  515. *
  516. * PLL output -> |
  517. * | CCM Switcher -> CCM_CLK_ROOT_GEN ->
  518. * PLL bypass -> |
  519. *
  520. */
  521. /* PLL1 SW supplies to ARM core */
  522. static struct clk pll1_sw_clk = {
  523. .parent = &pll1_main_clk,
  524. .set_parent = _clk_pll1_sw_set_parent,
  525. .get_rate = clk_pll1_sw_get_rate,
  526. };
  527. /* PLL2 SW supplies to AXI/AHB/IP buses */
  528. static struct clk pll2_sw_clk = {
  529. .parent = &osc_clk,
  530. .get_rate = clk_pll_get_rate,
  531. .set_rate = _clk_pll_set_rate,
  532. .set_parent = _clk_pll2_sw_set_parent,
  533. .enable = _clk_pll_enable,
  534. .disable = _clk_pll_disable,
  535. };
  536. /* PLL3 SW supplies to serial clocks like USB, SSI, etc. */
  537. static struct clk pll3_sw_clk = {
  538. .parent = &osc_clk,
  539. .set_rate = _clk_pll_set_rate,
  540. .get_rate = clk_pll_get_rate,
  541. .enable = _clk_pll_enable,
  542. .disable = _clk_pll_disable,
  543. };
  544. /* Low-power Audio Playback Mode clock */
  545. static struct clk lp_apm_clk = {
  546. .parent = &osc_clk,
  547. .set_parent = _clk_lp_apm_set_parent,
  548. };
  549. static struct clk periph_apm_clk = {
  550. .parent = &pll1_sw_clk,
  551. .set_parent = _clk_periph_apm_set_parent,
  552. };
  553. static struct clk cpu_clk = {
  554. .parent = &pll1_sw_clk,
  555. .get_rate = clk_arm_get_rate,
  556. };
  557. static struct clk ahb_clk = {
  558. .parent = &main_bus_clk,
  559. .get_rate = clk_ahb_get_rate,
  560. .set_rate = _clk_ahb_set_rate,
  561. .round_rate = _clk_ahb_round_rate,
  562. };
  563. /* Main IP interface clock for access to registers */
  564. static struct clk ipg_clk = {
  565. .parent = &ahb_clk,
  566. .get_rate = clk_ipg_get_rate,
  567. };
  568. static struct clk ipg_perclk = {
  569. .parent = &lp_apm_clk,
  570. .get_rate = clk_ipg_per_get_rate,
  571. .set_parent = _clk_ipg_per_set_parent,
  572. };
  573. static struct clk uart_root_clk = {
  574. .parent = &pll2_sw_clk,
  575. .get_rate = clk_uart_get_rate,
  576. .set_parent = _clk_uart_set_parent,
  577. };
  578. static struct clk usboh3_clk = {
  579. .parent = &pll2_sw_clk,
  580. .get_rate = clk_usboh3_get_rate,
  581. .set_parent = _clk_usboh3_set_parent,
  582. };
  583. static struct clk ahb_max_clk = {
  584. .parent = &ahb_clk,
  585. .enable_reg = MXC_CCM_CCGR0,
  586. .enable_shift = MXC_CCM_CCGRx_CG14_OFFSET,
  587. .enable = _clk_max_enable,
  588. .disable = _clk_max_disable,
  589. };
  590. static struct clk aips_tz1_clk = {
  591. .parent = &ahb_clk,
  592. .secondary = &ahb_max_clk,
  593. .enable_reg = MXC_CCM_CCGR0,
  594. .enable_shift = MXC_CCM_CCGRx_CG12_OFFSET,
  595. .enable = _clk_ccgr_enable,
  596. .disable = _clk_ccgr_disable_inwait,
  597. };
  598. static struct clk aips_tz2_clk = {
  599. .parent = &ahb_clk,
  600. .secondary = &ahb_max_clk,
  601. .enable_reg = MXC_CCM_CCGR0,
  602. .enable_shift = MXC_CCM_CCGRx_CG13_OFFSET,
  603. .enable = _clk_ccgr_enable,
  604. .disable = _clk_ccgr_disable_inwait,
  605. };
  606. static struct clk gpt_32k_clk = {
  607. .id = 0,
  608. .parent = &ckil_clk,
  609. };
  610. static struct clk kpp_clk = {
  611. .id = 0,
  612. };
  613. #define DEFINE_CLOCK(name, i, er, es, gr, sr, p, s) \
  614. static struct clk name = { \
  615. .id = i, \
  616. .enable_reg = er, \
  617. .enable_shift = es, \
  618. .get_rate = gr, \
  619. .set_rate = sr, \
  620. .enable = _clk_ccgr_enable, \
  621. .disable = _clk_ccgr_disable, \
  622. .parent = p, \
  623. .secondary = s, \
  624. }
  625. /* DEFINE_CLOCK(name, id, enable_reg, enable_shift,
  626. get_rate, set_rate, parent, secondary); */
  627. /* Shared peripheral bus arbiter */
  628. DEFINE_CLOCK(spba_clk, 0, MXC_CCM_CCGR5, MXC_CCM_CCGRx_CG0_OFFSET,
  629. NULL, NULL, &ipg_clk, NULL);
  630. /* UART */
  631. DEFINE_CLOCK(uart1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG4_OFFSET,
  632. NULL, NULL, &uart_root_clk, NULL);
  633. DEFINE_CLOCK(uart2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG6_OFFSET,
  634. NULL, NULL, &uart_root_clk, NULL);
  635. DEFINE_CLOCK(uart3_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG8_OFFSET,
  636. NULL, NULL, &uart_root_clk, NULL);
  637. DEFINE_CLOCK(uart1_ipg_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG3_OFFSET,
  638. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  639. DEFINE_CLOCK(uart2_ipg_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG5_OFFSET,
  640. NULL, NULL, &ipg_clk, &aips_tz1_clk);
  641. DEFINE_CLOCK(uart3_ipg_clk, 2, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG7_OFFSET,
  642. NULL, NULL, &ipg_clk, &spba_clk);
  643. /* GPT */
  644. DEFINE_CLOCK(gpt_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG9_OFFSET,
  645. NULL, NULL, &ipg_clk, NULL);
  646. DEFINE_CLOCK(gpt_ipg_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG10_OFFSET,
  647. NULL, NULL, &ipg_clk, NULL);
  648. /* I2C */
  649. DEFINE_CLOCK(i2c1_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG9_OFFSET,
  650. NULL, NULL, &ipg_clk, NULL);
  651. DEFINE_CLOCK(i2c2_clk, 1, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG10_OFFSET,
  652. NULL, NULL, &ipg_clk, NULL);
  653. DEFINE_CLOCK(hsi2c_clk, 0, MXC_CCM_CCGR1, MXC_CCM_CCGRx_CG11_OFFSET,
  654. NULL, NULL, &ipg_clk, NULL);
  655. /* FEC */
  656. DEFINE_CLOCK(fec_clk, 0, MXC_CCM_CCGR2, MXC_CCM_CCGRx_CG12_OFFSET,
  657. NULL, NULL, &ipg_clk, NULL);
  658. #define _REGISTER_CLOCK(d, n, c) \
  659. { \
  660. .dev_id = d, \
  661. .con_id = n, \
  662. .clk = &c, \
  663. },
  664. static struct clk_lookup lookups[] = {
  665. _REGISTER_CLOCK("imx-uart.0", NULL, uart1_clk)
  666. _REGISTER_CLOCK("imx-uart.1", NULL, uart2_clk)
  667. _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk)
  668. _REGISTER_CLOCK(NULL, "gpt", gpt_clk)
  669. _REGISTER_CLOCK("fec.0", NULL, fec_clk)
  670. _REGISTER_CLOCK("imx-i2c.0", NULL, i2c1_clk)
  671. _REGISTER_CLOCK("imx-i2c.1", NULL, i2c2_clk)
  672. _REGISTER_CLOCK("imx-i2c.2", NULL, hsi2c_clk)
  673. _REGISTER_CLOCK("mxc-ehci.0", "usb", usboh3_clk)
  674. _REGISTER_CLOCK("mxc-ehci.0", "usb_ahb", ahb_clk)
  675. _REGISTER_CLOCK("mxc-ehci.1", "usb", usboh3_clk)
  676. _REGISTER_CLOCK("mxc-ehci.1", "usb_ahb", ahb_clk)
  677. _REGISTER_CLOCK("fsl-usb2-udc", "usb", usboh3_clk)
  678. _REGISTER_CLOCK("fsl-usb2-udc", "usb_ahb", ahb_clk)
  679. _REGISTER_CLOCK("imx-keypad.0", NULL, kpp_clk)
  680. };
  681. static void clk_tree_init(void)
  682. {
  683. u32 reg;
  684. ipg_perclk.set_parent(&ipg_perclk, &lp_apm_clk);
  685. /*
  686. * Initialise the IPG PER CLK dividers to 3. IPG_PER_CLK should be at
  687. * 8MHz, its derived from lp_apm.
  688. *
  689. * FIXME: Verify if true for all boards
  690. */
  691. reg = __raw_readl(MXC_CCM_CBCDR);
  692. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED1_MASK;
  693. reg &= ~MXC_CCM_CBCDR_PERCLK_PRED2_MASK;
  694. reg &= ~MXC_CCM_CBCDR_PERCLK_PODF_MASK;
  695. reg |= (2 << MXC_CCM_CBCDR_PERCLK_PRED1_OFFSET);
  696. __raw_writel(reg, MXC_CCM_CBCDR);
  697. }
  698. int __init mx51_clocks_init(unsigned long ckil, unsigned long osc,
  699. unsigned long ckih1, unsigned long ckih2)
  700. {
  701. int i;
  702. external_low_reference = ckil;
  703. external_high_reference = ckih1;
  704. ckih2_reference = ckih2;
  705. oscillator_reference = osc;
  706. for (i = 0; i < ARRAY_SIZE(lookups); i++)
  707. clkdev_add(&lookups[i]);
  708. clk_tree_init();
  709. clk_enable(&cpu_clk);
  710. clk_enable(&main_bus_clk);
  711. /* set the usboh3_clk parent to pll2_sw_clk */
  712. clk_set_parent(&usboh3_clk, &pll2_sw_clk);
  713. /* System timer */
  714. mxc_timer_init(&gpt_clk, MX51_IO_ADDRESS(MX51_GPT1_BASE_ADDR),
  715. MX51_MXC_INT_GPT);
  716. return 0;
  717. }