mm.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright (C) 1999,2000 Arm Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  5. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. * - add MX31 specific definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/mm.h>
  19. #include <linux/init.h>
  20. #include <linux/err.h>
  21. #include <asm/pgtable.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include <mach/common.h>
  25. #include <mach/hardware.h>
  26. #include <mach/iomux-v3.h>
  27. /*!
  28. * @file mm.c
  29. *
  30. * @brief This file creates static virtual to physical mappings, common to all MX3 boards.
  31. *
  32. * @ingroup Memory
  33. */
  34. /*!
  35. * This table defines static virtual address mappings for I/O regions.
  36. * These are the mappings common across all MX3 boards.
  37. */
  38. static struct map_desc mxc_io_desc[] __initdata = {
  39. {
  40. .virtual = X_MEMC_BASE_ADDR_VIRT,
  41. .pfn = __phys_to_pfn(X_MEMC_BASE_ADDR),
  42. .length = X_MEMC_SIZE,
  43. .type = MT_DEVICE
  44. }, {
  45. .virtual = AVIC_BASE_ADDR_VIRT,
  46. .pfn = __phys_to_pfn(AVIC_BASE_ADDR),
  47. .length = AVIC_SIZE,
  48. .type = MT_DEVICE_NONSHARED
  49. }, {
  50. .virtual = AIPS1_BASE_ADDR_VIRT,
  51. .pfn = __phys_to_pfn(AIPS1_BASE_ADDR),
  52. .length = AIPS1_SIZE,
  53. .type = MT_DEVICE_NONSHARED
  54. }, {
  55. .virtual = AIPS2_BASE_ADDR_VIRT,
  56. .pfn = __phys_to_pfn(AIPS2_BASE_ADDR),
  57. .length = AIPS2_SIZE,
  58. .type = MT_DEVICE_NONSHARED
  59. }, {
  60. .virtual = SPBA0_BASE_ADDR_VIRT,
  61. .pfn = __phys_to_pfn(SPBA0_BASE_ADDR),
  62. .length = SPBA0_SIZE,
  63. .type = MT_DEVICE_NONSHARED
  64. },
  65. };
  66. /*!
  67. * This function initializes the memory map. It is called during the
  68. * system startup to create static physical to virtual memory mappings
  69. * for the IO modules.
  70. */
  71. void __init mx31_map_io(void)
  72. {
  73. mxc_set_cpu_type(MXC_CPU_MX31);
  74. mxc_arch_reset_init(IO_ADDRESS(WDOG_BASE_ADDR));
  75. iotable_init(mxc_io_desc, ARRAY_SIZE(mxc_io_desc));
  76. }
  77. #ifdef CONFIG_ARCH_MX35
  78. void __init mx35_map_io(void)
  79. {
  80. mxc_set_cpu_type(MXC_CPU_MX35);
  81. mxc_iomux_v3_init(IO_ADDRESS(IOMUXC_BASE_ADDR));
  82. mxc_arch_reset_init(IO_ADDRESS(WDOG_BASE_ADDR));
  83. iotable_init(mxc_io_desc, ARRAY_SIZE(mxc_io_desc));
  84. }
  85. #endif
  86. int imx3x_register_gpios(void);
  87. void __init mx31_init_irq(void)
  88. {
  89. mxc_init_irq(IO_ADDRESS(AVIC_BASE_ADDR));
  90. imx3x_register_gpios();
  91. }
  92. void __init mx35_init_irq(void)
  93. {
  94. mx31_init_irq();
  95. }
  96. #ifdef CONFIG_CACHE_L2X0
  97. static int mxc_init_l2x0(void)
  98. {
  99. void __iomem *l2x0_base;
  100. l2x0_base = ioremap(L2CC_BASE_ADDR, 4096);
  101. if (IS_ERR(l2x0_base)) {
  102. printk(KERN_ERR "remapping L2 cache area failed with %ld\n",
  103. PTR_ERR(l2x0_base));
  104. return 0;
  105. }
  106. l2x0_init(l2x0_base, 0x00030024, 0x00000000);
  107. return 0;
  108. }
  109. arch_initcall(mxc_init_l2x0);
  110. #endif