msm_iomap-8x50.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. /*
  2. * Copyright (C) 2007 Google, Inc.
  3. * Copyright (c) 2008-2010, Code Aurora Forum. All rights reserved.
  4. * Author: Brian Swetland <swetland@google.com>
  5. *
  6. * This software is licensed under the terms of the GNU General Public
  7. * License version 2, as published by the Free Software Foundation, and
  8. * may be copied, distributed, and modified under those terms.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. *
  16. * The MSM peripherals are spread all over across 768MB of physical
  17. * space, which makes just having a simple IO_ADDRESS macro to slide
  18. * them into the right virtual location rough. Instead, we will
  19. * provide a master phys->virt mapping for peripherals here.
  20. *
  21. */
  22. #ifndef __ASM_ARCH_MSM_IOMAP_8X50_H
  23. #define __ASM_ARCH_MSM_IOMAP_8X50_H
  24. /* Physical base address and size of peripherals.
  25. * Ordered by the virtual base addresses they will be mapped at.
  26. *
  27. * MSM_VIC_BASE must be an value that can be loaded via a "mov"
  28. * instruction, otherwise entry-macro.S will not compile.
  29. *
  30. * If you add or remove entries here, you'll want to edit the
  31. * msm_io_desc array in arch/arm/mach-msm/io.c to reflect your
  32. * changes.
  33. *
  34. */
  35. #define MSM_VIC_BASE IOMEM(0xE0000000)
  36. #define MSM_VIC_PHYS 0xAC000000
  37. #define MSM_VIC_SIZE SZ_4K
  38. #define MSM_CSR_BASE IOMEM(0xE0001000)
  39. #define MSM_CSR_PHYS 0xAC100000
  40. #define MSM_CSR_SIZE SZ_4K
  41. #define MSM_TMR_PHYS MSM_CSR_PHYS
  42. #define MSM_TMR_BASE MSM_CSR_BASE
  43. #define MSM_TMR_SIZE SZ_4K
  44. #define MSM_GPT_BASE MSM_TMR_BASE
  45. #define MSM_DGT_BASE (MSM_TMR_BASE + 0x10)
  46. #define MSM_DMOV_BASE IOMEM(0xE0002000)
  47. #define MSM_DMOV_PHYS 0xA9700000
  48. #define MSM_DMOV_SIZE SZ_4K
  49. #define MSM_GPIO1_BASE IOMEM(0xE0003000)
  50. #define MSM_GPIO1_PHYS 0xA9000000
  51. #define MSM_GPIO1_SIZE SZ_4K
  52. #define MSM_GPIO2_BASE IOMEM(0xE0004000)
  53. #define MSM_GPIO2_PHYS 0xA9100000
  54. #define MSM_GPIO2_SIZE SZ_4K
  55. #define MSM_CLK_CTL_BASE IOMEM(0xE0005000)
  56. #define MSM_CLK_CTL_PHYS 0xA8600000
  57. #define MSM_CLK_CTL_SIZE SZ_4K
  58. #define MSM_SIRC_BASE IOMEM(0xE1006000)
  59. #define MSM_SIRC_PHYS 0xAC200000
  60. #define MSM_SIRC_SIZE SZ_4K
  61. #define MSM_SCPLL_BASE IOMEM(0xE1007000)
  62. #define MSM_SCPLL_PHYS 0xA8800000
  63. #define MSM_SCPLL_SIZE SZ_4K
  64. #ifdef CONFIG_MSM_SOC_REV_A
  65. #define MSM_SMI_BASE 0xE0000000
  66. #else
  67. #define MSM_SMI_BASE 0x00000000
  68. #endif
  69. #define MSM_SHARED_RAM_BASE IOMEM(0xE0100000)
  70. #define MSM_SHARED_RAM_PHYS (MSM_SMI_BASE + 0x00100000)
  71. #define MSM_SHARED_RAM_SIZE SZ_1M
  72. #define MSM_UART1_PHYS 0xA9A00000
  73. #define MSM_UART1_SIZE SZ_4K
  74. #define MSM_UART2_PHYS 0xA9B00000
  75. #define MSM_UART2_SIZE SZ_4K
  76. #define MSM_UART3_PHYS 0xA9C00000
  77. #define MSM_UART3_SIZE SZ_4K
  78. #ifdef CONFIG_MSM_DEBUG_UART
  79. #define MSM_DEBUG_UART_BASE 0xE1000000
  80. #if CONFIG_MSM_DEBUG_UART == 1
  81. #define MSM_DEBUG_UART_PHYS MSM_UART1_PHYS
  82. #elif CONFIG_MSM_DEBUG_UART == 2
  83. #define MSM_DEBUG_UART_PHYS MSM_UART2_PHYS
  84. #elif CONFIG_MSM_DEBUG_UART == 3
  85. #define MSM_DEBUG_UART_PHYS MSM_UART3_PHYS
  86. #endif
  87. #define MSM_DEBUG_UART_SIZE SZ_4K
  88. #endif
  89. #define MSM_MDC_BASE IOMEM(0xE0200000)
  90. #define MSM_MDC_PHYS 0xAA500000
  91. #define MSM_MDC_SIZE SZ_1M
  92. #define MSM_AD5_BASE IOMEM(0xE0300000)
  93. #define MSM_AD5_PHYS 0xAC000000
  94. #define MSM_AD5_SIZE (SZ_1M*13)
  95. #define MSM_I2C_SIZE SZ_4K
  96. #define MSM_I2C_PHYS 0xA9900000
  97. #define MSM_HSUSB_PHYS 0xA0800000
  98. #define MSM_HSUSB_SIZE SZ_1K
  99. #define MSM_NAND_PHYS 0xA0A00000
  100. #define MSM_TSIF_PHYS (0xa0100000)
  101. #define MSM_TSIF_SIZE (0x200)
  102. #define MSM_TSSC_PHYS 0xAA300000
  103. #define MSM_UART1DM_PHYS 0xA0200000
  104. #define MSM_UART2DM_PHYS 0xA0900000
  105. #define MSM_SDC1_PHYS 0xA0400000
  106. #define MSM_SDC1_SIZE SZ_4K
  107. #define MSM_SDC2_PHYS 0xA0500000
  108. #define MSM_SDC2_SIZE SZ_4K
  109. #define MSM_SDC3_PHYS 0xA0600000
  110. #define MSM_SDC3_SIZE SZ_4K
  111. #define MSM_SDC4_PHYS 0xA0700000
  112. #define MSM_SDC4_SIZE SZ_4K
  113. #endif