irq-mmp2.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * linux/arch/arm/mach-mmp/irq-mmp2.c
  3. *
  4. * Generic IRQ handling, GPIO IRQ demultiplexing, etc.
  5. *
  6. * Author: Haojian Zhuang <haojian.zhuang@marvell.com>
  7. * Copyright: Marvell International Ltd.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/irq.h>
  15. #include <linux/io.h>
  16. #include <mach/regs-icu.h>
  17. #include <mach/mmp2.h>
  18. #include "common.h"
  19. static void icu_mask_irq(unsigned int irq)
  20. {
  21. uint32_t r = __raw_readl(ICU_INT_CONF(irq));
  22. r &= ~ICU_INT_ROUTE_PJ4_IRQ;
  23. __raw_writel(r, ICU_INT_CONF(irq));
  24. }
  25. static void icu_unmask_irq(unsigned int irq)
  26. {
  27. uint32_t r = __raw_readl(ICU_INT_CONF(irq));
  28. r |= ICU_INT_ROUTE_PJ4_IRQ;
  29. __raw_writel(r, ICU_INT_CONF(irq));
  30. }
  31. static struct irq_chip icu_irq_chip = {
  32. .name = "icu_irq",
  33. .mask = icu_mask_irq,
  34. .mask_ack = icu_mask_irq,
  35. .unmask = icu_unmask_irq,
  36. };
  37. static void pmic_irq_ack(unsigned int irq)
  38. {
  39. if (irq == IRQ_MMP2_PMIC)
  40. mmp2_clear_pmic_int();
  41. }
  42. #define SECOND_IRQ_MASK(_name_, irq_base, prefix) \
  43. static void _name_##_mask_irq(unsigned int irq) \
  44. { \
  45. uint32_t r; \
  46. r = __raw_readl(prefix##_MASK) | (1 << (irq - irq_base)); \
  47. __raw_writel(r, prefix##_MASK); \
  48. }
  49. #define SECOND_IRQ_UNMASK(_name_, irq_base, prefix) \
  50. static void _name_##_unmask_irq(unsigned int irq) \
  51. { \
  52. uint32_t r; \
  53. r = __raw_readl(prefix##_MASK) & ~(1 << (irq - irq_base)); \
  54. __raw_writel(r, prefix##_MASK); \
  55. }
  56. #define SECOND_IRQ_DEMUX(_name_, irq_base, prefix) \
  57. static void _name_##_irq_demux(unsigned int irq, struct irq_desc *desc) \
  58. { \
  59. unsigned long status, mask, n; \
  60. mask = __raw_readl(prefix##_MASK); \
  61. while (1) { \
  62. status = __raw_readl(prefix##_STATUS) & ~mask; \
  63. if (status == 0) \
  64. break; \
  65. n = find_first_bit(&status, BITS_PER_LONG); \
  66. while (n < BITS_PER_LONG) { \
  67. generic_handle_irq(irq_base + n); \
  68. n = find_next_bit(&status, BITS_PER_LONG, n+1); \
  69. } \
  70. } \
  71. }
  72. #define SECOND_IRQ_CHIP(_name_, irq_base, prefix) \
  73. SECOND_IRQ_MASK(_name_, irq_base, prefix) \
  74. SECOND_IRQ_UNMASK(_name_, irq_base, prefix) \
  75. SECOND_IRQ_DEMUX(_name_, irq_base, prefix) \
  76. static struct irq_chip _name_##_irq_chip = { \
  77. .name = #_name_, \
  78. .mask = _name_##_mask_irq, \
  79. .unmask = _name_##_unmask_irq, \
  80. }
  81. SECOND_IRQ_CHIP(pmic, IRQ_MMP2_PMIC_BASE, MMP2_ICU_INT4);
  82. SECOND_IRQ_CHIP(rtc, IRQ_MMP2_RTC_BASE, MMP2_ICU_INT5);
  83. SECOND_IRQ_CHIP(twsi, IRQ_MMP2_TWSI_BASE, MMP2_ICU_INT17);
  84. SECOND_IRQ_CHIP(misc, IRQ_MMP2_MISC_BASE, MMP2_ICU_INT35);
  85. SECOND_IRQ_CHIP(ssp, IRQ_MMP2_SSP_BASE, MMP2_ICU_INT51);
  86. static void init_mux_irq(struct irq_chip *chip, int start, int num)
  87. {
  88. int irq;
  89. for (irq = start; num > 0; irq++, num--) {
  90. /* mask and clear the IRQ */
  91. chip->mask(irq);
  92. if (chip->ack)
  93. chip->ack(irq);
  94. set_irq_chip(irq, chip);
  95. set_irq_flags(irq, IRQF_VALID);
  96. set_irq_handler(irq, handle_level_irq);
  97. }
  98. }
  99. void __init mmp2_init_icu(void)
  100. {
  101. int irq;
  102. for (irq = 0; irq < IRQ_MMP2_MUX_BASE; irq++) {
  103. icu_mask_irq(irq);
  104. set_irq_chip(irq, &icu_irq_chip);
  105. set_irq_flags(irq, IRQF_VALID);
  106. switch (irq) {
  107. case IRQ_MMP2_PMIC_MUX:
  108. case IRQ_MMP2_RTC_MUX:
  109. case IRQ_MMP2_TWSI_MUX:
  110. case IRQ_MMP2_MISC_MUX:
  111. case IRQ_MMP2_SSP_MUX:
  112. break;
  113. default:
  114. set_irq_handler(irq, handle_level_irq);
  115. break;
  116. }
  117. }
  118. /* NOTE: IRQ_MMP2_PMIC requires the PMIC MFPR register
  119. * to be written to clear the interrupt
  120. */
  121. pmic_irq_chip.ack = pmic_irq_ack;
  122. init_mux_irq(&pmic_irq_chip, IRQ_MMP2_PMIC_BASE, 2);
  123. init_mux_irq(&rtc_irq_chip, IRQ_MMP2_RTC_BASE, 2);
  124. init_mux_irq(&twsi_irq_chip, IRQ_MMP2_TWSI_BASE, 5);
  125. init_mux_irq(&misc_irq_chip, IRQ_MMP2_MISC_BASE, 15);
  126. init_mux_irq(&ssp_irq_chip, IRQ_MMP2_SSP_BASE, 2);
  127. set_irq_chained_handler(IRQ_MMP2_PMIC_MUX, pmic_irq_demux);
  128. set_irq_chained_handler(IRQ_MMP2_RTC_MUX, rtc_irq_demux);
  129. set_irq_chained_handler(IRQ_MMP2_TWSI_MUX, twsi_irq_demux);
  130. set_irq_chained_handler(IRQ_MMP2_MISC_MUX, misc_irq_demux);
  131. set_irq_chained_handler(IRQ_MMP2_SSP_MUX, ssp_irq_demux);
  132. }