adma.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647
  1. /*
  2. * Copyright(c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. *
  17. */
  18. #ifndef _ADMA_H
  19. #define _ADMA_H
  20. #include <linux/types.h>
  21. #include <linux/io.h>
  22. #include <mach/hardware.h>
  23. #include <asm/hardware/iop_adma.h>
  24. #define ADMA_ACCR(chan) (chan->mmr_base + 0x0)
  25. #define ADMA_ACSR(chan) (chan->mmr_base + 0x4)
  26. #define ADMA_ADAR(chan) (chan->mmr_base + 0x8)
  27. #define ADMA_IIPCR(chan) (chan->mmr_base + 0x18)
  28. #define ADMA_IIPAR(chan) (chan->mmr_base + 0x1c)
  29. #define ADMA_IIPUAR(chan) (chan->mmr_base + 0x20)
  30. #define ADMA_ANDAR(chan) (chan->mmr_base + 0x24)
  31. #define ADMA_ADCR(chan) (chan->mmr_base + 0x28)
  32. #define ADMA_CARMD(chan) (chan->mmr_base + 0x2c)
  33. #define ADMA_ABCR(chan) (chan->mmr_base + 0x30)
  34. #define ADMA_DLADR(chan) (chan->mmr_base + 0x34)
  35. #define ADMA_DUADR(chan) (chan->mmr_base + 0x38)
  36. #define ADMA_SLAR(src, chan) (chan->mmr_base + (0x3c + (src << 3)))
  37. #define ADMA_SUAR(src, chan) (chan->mmr_base + (0x40 + (src << 3)))
  38. struct iop13xx_adma_src {
  39. u32 src_addr;
  40. union {
  41. u32 upper_src_addr;
  42. struct {
  43. unsigned int pq_upper_src_addr:24;
  44. unsigned int pq_dmlt:8;
  45. };
  46. };
  47. };
  48. struct iop13xx_adma_desc_ctrl {
  49. unsigned int int_en:1;
  50. unsigned int xfer_dir:2;
  51. unsigned int src_select:4;
  52. unsigned int zero_result:1;
  53. unsigned int block_fill_en:1;
  54. unsigned int crc_gen_en:1;
  55. unsigned int crc_xfer_dis:1;
  56. unsigned int crc_seed_fetch_dis:1;
  57. unsigned int status_write_back_en:1;
  58. unsigned int endian_swap_en:1;
  59. unsigned int reserved0:2;
  60. unsigned int pq_update_xfer_en:1;
  61. unsigned int dual_xor_en:1;
  62. unsigned int pq_xfer_en:1;
  63. unsigned int p_xfer_dis:1;
  64. unsigned int reserved1:10;
  65. unsigned int relax_order_en:1;
  66. unsigned int no_snoop_en:1;
  67. };
  68. struct iop13xx_adma_byte_count {
  69. unsigned int byte_count:24;
  70. unsigned int host_if:3;
  71. unsigned int reserved:2;
  72. unsigned int zero_result_err_q:1;
  73. unsigned int zero_result_err:1;
  74. unsigned int tx_complete:1;
  75. };
  76. struct iop13xx_adma_desc_hw {
  77. u32 next_desc;
  78. union {
  79. u32 desc_ctrl;
  80. struct iop13xx_adma_desc_ctrl desc_ctrl_field;
  81. };
  82. union {
  83. u32 crc_addr;
  84. u32 block_fill_data;
  85. u32 q_dest_addr;
  86. };
  87. union {
  88. u32 byte_count;
  89. struct iop13xx_adma_byte_count byte_count_field;
  90. };
  91. union {
  92. u32 dest_addr;
  93. u32 p_dest_addr;
  94. };
  95. union {
  96. u32 upper_dest_addr;
  97. u32 pq_upper_dest_addr;
  98. };
  99. struct iop13xx_adma_src src[1];
  100. };
  101. struct iop13xx_adma_desc_dual_xor {
  102. u32 next_desc;
  103. u32 desc_ctrl;
  104. u32 reserved;
  105. u32 byte_count;
  106. u32 h_dest_addr;
  107. u32 h_upper_dest_addr;
  108. u32 src0_addr;
  109. u32 upper_src0_addr;
  110. u32 src1_addr;
  111. u32 upper_src1_addr;
  112. u32 h_src_addr;
  113. u32 h_upper_src_addr;
  114. u32 d_src_addr;
  115. u32 d_upper_src_addr;
  116. u32 d_dest_addr;
  117. u32 d_upper_dest_addr;
  118. };
  119. struct iop13xx_adma_desc_pq_update {
  120. u32 next_desc;
  121. u32 desc_ctrl;
  122. u32 reserved;
  123. u32 byte_count;
  124. u32 p_dest_addr;
  125. u32 p_upper_dest_addr;
  126. u32 src0_addr;
  127. u32 upper_src0_addr;
  128. u32 src1_addr;
  129. u32 upper_src1_addr;
  130. u32 p_src_addr;
  131. u32 p_upper_src_addr;
  132. u32 q_src_addr;
  133. struct {
  134. unsigned int q_upper_src_addr:24;
  135. unsigned int q_dmlt:8;
  136. };
  137. u32 q_dest_addr;
  138. u32 q_upper_dest_addr;
  139. };
  140. static inline int iop_adma_get_max_xor(void)
  141. {
  142. return 16;
  143. }
  144. #define iop_adma_get_max_pq iop_adma_get_max_xor
  145. static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan)
  146. {
  147. return __raw_readl(ADMA_ADAR(chan));
  148. }
  149. static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,
  150. u32 next_desc_addr)
  151. {
  152. __raw_writel(next_desc_addr, ADMA_ANDAR(chan));
  153. }
  154. #define ADMA_STATUS_BUSY (1 << 13)
  155. static inline char iop_chan_is_busy(struct iop_adma_chan *chan)
  156. {
  157. if (__raw_readl(ADMA_ACSR(chan)) &
  158. ADMA_STATUS_BUSY)
  159. return 1;
  160. else
  161. return 0;
  162. }
  163. static inline int
  164. iop_chan_get_desc_align(struct iop_adma_chan *chan, int num_slots)
  165. {
  166. return 1;
  167. }
  168. #define iop_desc_is_aligned(x, y) 1
  169. static inline int
  170. iop_chan_memcpy_slot_count(size_t len, int *slots_per_op)
  171. {
  172. *slots_per_op = 1;
  173. return 1;
  174. }
  175. #define iop_chan_interrupt_slot_count(s, c) iop_chan_memcpy_slot_count(0, s)
  176. static inline int
  177. iop_chan_memset_slot_count(size_t len, int *slots_per_op)
  178. {
  179. *slots_per_op = 1;
  180. return 1;
  181. }
  182. static inline int
  183. iop_chan_xor_slot_count(size_t len, int src_cnt, int *slots_per_op)
  184. {
  185. static const char slot_count_table[] = { 1, 2, 2, 2,
  186. 2, 3, 3, 3,
  187. 3, 4, 4, 4,
  188. 4, 5, 5, 5,
  189. };
  190. *slots_per_op = slot_count_table[src_cnt - 1];
  191. return *slots_per_op;
  192. }
  193. #define ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)
  194. #define IOP_ADMA_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  195. #define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  196. #define IOP_ADMA_XOR_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  197. #define IOP_ADMA_PQ_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  198. #define iop_chan_zero_sum_slot_count(l, s, o) iop_chan_xor_slot_count(l, s, o)
  199. #define iop_chan_pq_slot_count iop_chan_xor_slot_count
  200. #define iop_chan_pq_zero_sum_slot_count iop_chan_xor_slot_count
  201. static inline u32 iop_desc_get_dest_addr(struct iop_adma_desc_slot *desc,
  202. struct iop_adma_chan *chan)
  203. {
  204. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  205. return hw_desc->dest_addr;
  206. }
  207. static inline u32 iop_desc_get_qdest_addr(struct iop_adma_desc_slot *desc,
  208. struct iop_adma_chan *chan)
  209. {
  210. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  211. return hw_desc->q_dest_addr;
  212. }
  213. static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,
  214. struct iop_adma_chan *chan)
  215. {
  216. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  217. return hw_desc->byte_count_field.byte_count;
  218. }
  219. static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,
  220. struct iop_adma_chan *chan,
  221. int src_idx)
  222. {
  223. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  224. return hw_desc->src[src_idx].src_addr;
  225. }
  226. static inline u32 iop_desc_get_src_count(struct iop_adma_desc_slot *desc,
  227. struct iop_adma_chan *chan)
  228. {
  229. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  230. return hw_desc->desc_ctrl_field.src_select + 1;
  231. }
  232. static inline void
  233. iop_desc_init_memcpy(struct iop_adma_desc_slot *desc, unsigned long flags)
  234. {
  235. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  236. union {
  237. u32 value;
  238. struct iop13xx_adma_desc_ctrl field;
  239. } u_desc_ctrl;
  240. u_desc_ctrl.value = 0;
  241. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  242. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  243. hw_desc->desc_ctrl = u_desc_ctrl.value;
  244. hw_desc->crc_addr = 0;
  245. }
  246. static inline void
  247. iop_desc_init_memset(struct iop_adma_desc_slot *desc, unsigned long flags)
  248. {
  249. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  250. union {
  251. u32 value;
  252. struct iop13xx_adma_desc_ctrl field;
  253. } u_desc_ctrl;
  254. u_desc_ctrl.value = 0;
  255. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  256. u_desc_ctrl.field.block_fill_en = 1;
  257. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  258. hw_desc->desc_ctrl = u_desc_ctrl.value;
  259. hw_desc->crc_addr = 0;
  260. }
  261. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  262. static inline void
  263. iop_desc_init_xor(struct iop_adma_desc_slot *desc, int src_cnt,
  264. unsigned long flags)
  265. {
  266. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  267. union {
  268. u32 value;
  269. struct iop13xx_adma_desc_ctrl field;
  270. } u_desc_ctrl;
  271. u_desc_ctrl.value = 0;
  272. u_desc_ctrl.field.src_select = src_cnt - 1;
  273. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  274. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  275. hw_desc->desc_ctrl = u_desc_ctrl.value;
  276. hw_desc->crc_addr = 0;
  277. }
  278. #define iop_desc_init_null_xor(d, s, i) iop_desc_init_xor(d, s, i)
  279. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  280. static inline int
  281. iop_desc_init_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
  282. unsigned long flags)
  283. {
  284. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  285. union {
  286. u32 value;
  287. struct iop13xx_adma_desc_ctrl field;
  288. } u_desc_ctrl;
  289. u_desc_ctrl.value = 0;
  290. u_desc_ctrl.field.src_select = src_cnt - 1;
  291. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  292. u_desc_ctrl.field.zero_result = 1;
  293. u_desc_ctrl.field.status_write_back_en = 1;
  294. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  295. hw_desc->desc_ctrl = u_desc_ctrl.value;
  296. hw_desc->crc_addr = 0;
  297. return 1;
  298. }
  299. static inline void
  300. iop_desc_init_pq(struct iop_adma_desc_slot *desc, int src_cnt,
  301. unsigned long flags)
  302. {
  303. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  304. union {
  305. u32 value;
  306. struct iop13xx_adma_desc_ctrl field;
  307. } u_desc_ctrl;
  308. u_desc_ctrl.value = 0;
  309. u_desc_ctrl.field.src_select = src_cnt - 1;
  310. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  311. u_desc_ctrl.field.pq_xfer_en = 1;
  312. u_desc_ctrl.field.p_xfer_dis = !!(flags & DMA_PREP_PQ_DISABLE_P);
  313. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  314. hw_desc->desc_ctrl = u_desc_ctrl.value;
  315. }
  316. static inline int iop_desc_is_pq(struct iop_adma_desc_slot *desc)
  317. {
  318. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  319. union {
  320. u32 value;
  321. struct iop13xx_adma_desc_ctrl field;
  322. } u_desc_ctrl;
  323. u_desc_ctrl.value = hw_desc->desc_ctrl;
  324. return u_desc_ctrl.field.pq_xfer_en;
  325. }
  326. static inline void
  327. iop_desc_init_pq_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
  328. unsigned long flags)
  329. {
  330. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  331. union {
  332. u32 value;
  333. struct iop13xx_adma_desc_ctrl field;
  334. } u_desc_ctrl;
  335. u_desc_ctrl.value = 0;
  336. u_desc_ctrl.field.src_select = src_cnt - 1;
  337. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  338. u_desc_ctrl.field.zero_result = 1;
  339. u_desc_ctrl.field.status_write_back_en = 1;
  340. u_desc_ctrl.field.pq_xfer_en = 1;
  341. u_desc_ctrl.field.p_xfer_dis = !!(flags & DMA_PREP_PQ_DISABLE_P);
  342. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  343. hw_desc->desc_ctrl = u_desc_ctrl.value;
  344. }
  345. static inline void iop_desc_set_byte_count(struct iop_adma_desc_slot *desc,
  346. struct iop_adma_chan *chan,
  347. u32 byte_count)
  348. {
  349. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  350. hw_desc->byte_count = byte_count;
  351. }
  352. static inline void
  353. iop_desc_set_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len)
  354. {
  355. int slots_per_op = desc->slots_per_op;
  356. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  357. int i = 0;
  358. if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
  359. hw_desc->byte_count = len;
  360. } else {
  361. do {
  362. iter = iop_hw_desc_slot_idx(hw_desc, i);
  363. iter->byte_count = IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  364. len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  365. i += slots_per_op;
  366. } while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT);
  367. if (len) {
  368. iter = iop_hw_desc_slot_idx(hw_desc, i);
  369. iter->byte_count = len;
  370. }
  371. }
  372. }
  373. #define iop_desc_set_pq_zero_sum_byte_count iop_desc_set_zero_sum_byte_count
  374. static inline void iop_desc_set_dest_addr(struct iop_adma_desc_slot *desc,
  375. struct iop_adma_chan *chan,
  376. dma_addr_t addr)
  377. {
  378. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  379. hw_desc->dest_addr = addr;
  380. hw_desc->upper_dest_addr = 0;
  381. }
  382. static inline void
  383. iop_desc_set_pq_addr(struct iop_adma_desc_slot *desc, dma_addr_t *addr)
  384. {
  385. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  386. hw_desc->dest_addr = addr[0];
  387. hw_desc->q_dest_addr = addr[1];
  388. hw_desc->upper_dest_addr = 0;
  389. }
  390. static inline void iop_desc_set_memcpy_src_addr(struct iop_adma_desc_slot *desc,
  391. dma_addr_t addr)
  392. {
  393. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  394. hw_desc->src[0].src_addr = addr;
  395. hw_desc->src[0].upper_src_addr = 0;
  396. }
  397. static inline void iop_desc_set_xor_src_addr(struct iop_adma_desc_slot *desc,
  398. int src_idx, dma_addr_t addr)
  399. {
  400. int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
  401. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  402. int i = 0;
  403. do {
  404. iter = iop_hw_desc_slot_idx(hw_desc, i);
  405. iter->src[src_idx].src_addr = addr;
  406. iter->src[src_idx].upper_src_addr = 0;
  407. slot_cnt -= slots_per_op;
  408. if (slot_cnt) {
  409. i += slots_per_op;
  410. addr += IOP_ADMA_XOR_MAX_BYTE_COUNT;
  411. }
  412. } while (slot_cnt);
  413. }
  414. static inline void
  415. iop_desc_set_pq_src_addr(struct iop_adma_desc_slot *desc, int src_idx,
  416. dma_addr_t addr, unsigned char coef)
  417. {
  418. int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
  419. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  420. struct iop13xx_adma_src *src;
  421. int i = 0;
  422. do {
  423. iter = iop_hw_desc_slot_idx(hw_desc, i);
  424. src = &iter->src[src_idx];
  425. src->src_addr = addr;
  426. src->pq_upper_src_addr = 0;
  427. src->pq_dmlt = coef;
  428. slot_cnt -= slots_per_op;
  429. if (slot_cnt) {
  430. i += slots_per_op;
  431. addr += IOP_ADMA_PQ_MAX_BYTE_COUNT;
  432. }
  433. } while (slot_cnt);
  434. }
  435. static inline void
  436. iop_desc_init_interrupt(struct iop_adma_desc_slot *desc,
  437. struct iop_adma_chan *chan)
  438. {
  439. iop_desc_init_memcpy(desc, 1);
  440. iop_desc_set_byte_count(desc, chan, 0);
  441. iop_desc_set_dest_addr(desc, chan, 0);
  442. iop_desc_set_memcpy_src_addr(desc, 0);
  443. }
  444. #define iop_desc_set_zero_sum_src_addr iop_desc_set_xor_src_addr
  445. #define iop_desc_set_pq_zero_sum_src_addr iop_desc_set_pq_src_addr
  446. static inline void
  447. iop_desc_set_pq_zero_sum_addr(struct iop_adma_desc_slot *desc, int pq_idx,
  448. dma_addr_t *src)
  449. {
  450. iop_desc_set_xor_src_addr(desc, pq_idx, src[pq_idx]);
  451. iop_desc_set_xor_src_addr(desc, pq_idx+1, src[pq_idx+1]);
  452. }
  453. static inline void iop_desc_set_next_desc(struct iop_adma_desc_slot *desc,
  454. u32 next_desc_addr)
  455. {
  456. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  457. iop_paranoia(hw_desc->next_desc);
  458. hw_desc->next_desc = next_desc_addr;
  459. }
  460. static inline u32 iop_desc_get_next_desc(struct iop_adma_desc_slot *desc)
  461. {
  462. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  463. return hw_desc->next_desc;
  464. }
  465. static inline void iop_desc_clear_next_desc(struct iop_adma_desc_slot *desc)
  466. {
  467. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  468. hw_desc->next_desc = 0;
  469. }
  470. static inline void iop_desc_set_block_fill_val(struct iop_adma_desc_slot *desc,
  471. u32 val)
  472. {
  473. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  474. hw_desc->block_fill_data = val;
  475. }
  476. static inline enum sum_check_flags
  477. iop_desc_get_zero_result(struct iop_adma_desc_slot *desc)
  478. {
  479. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  480. struct iop13xx_adma_desc_ctrl desc_ctrl = hw_desc->desc_ctrl_field;
  481. struct iop13xx_adma_byte_count byte_count = hw_desc->byte_count_field;
  482. enum sum_check_flags flags;
  483. BUG_ON(!(byte_count.tx_complete && desc_ctrl.zero_result));
  484. flags = byte_count.zero_result_err_q << SUM_CHECK_Q;
  485. flags |= byte_count.zero_result_err << SUM_CHECK_P;
  486. return flags;
  487. }
  488. static inline void iop_chan_append(struct iop_adma_chan *chan)
  489. {
  490. u32 adma_accr;
  491. adma_accr = __raw_readl(ADMA_ACCR(chan));
  492. adma_accr |= 0x2;
  493. __raw_writel(adma_accr, ADMA_ACCR(chan));
  494. }
  495. static inline u32 iop_chan_get_status(struct iop_adma_chan *chan)
  496. {
  497. return __raw_readl(ADMA_ACSR(chan));
  498. }
  499. static inline void iop_chan_disable(struct iop_adma_chan *chan)
  500. {
  501. u32 adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  502. adma_chan_ctrl &= ~0x1;
  503. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  504. }
  505. static inline void iop_chan_enable(struct iop_adma_chan *chan)
  506. {
  507. u32 adma_chan_ctrl;
  508. adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  509. adma_chan_ctrl |= 0x1;
  510. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  511. }
  512. static inline void iop_adma_device_clear_eot_status(struct iop_adma_chan *chan)
  513. {
  514. u32 status = __raw_readl(ADMA_ACSR(chan));
  515. status &= (1 << 12);
  516. __raw_writel(status, ADMA_ACSR(chan));
  517. }
  518. static inline void iop_adma_device_clear_eoc_status(struct iop_adma_chan *chan)
  519. {
  520. u32 status = __raw_readl(ADMA_ACSR(chan));
  521. status &= (1 << 11);
  522. __raw_writel(status, ADMA_ACSR(chan));
  523. }
  524. static inline void iop_adma_device_clear_err_status(struct iop_adma_chan *chan)
  525. {
  526. u32 status = __raw_readl(ADMA_ACSR(chan));
  527. status &= (1 << 9) | (1 << 5) | (1 << 4) | (1 << 3);
  528. __raw_writel(status, ADMA_ACSR(chan));
  529. }
  530. static inline int
  531. iop_is_err_int_parity(unsigned long status, struct iop_adma_chan *chan)
  532. {
  533. return test_bit(9, &status);
  534. }
  535. static inline int
  536. iop_is_err_mcu_abort(unsigned long status, struct iop_adma_chan *chan)
  537. {
  538. return test_bit(5, &status);
  539. }
  540. static inline int
  541. iop_is_err_int_tabort(unsigned long status, struct iop_adma_chan *chan)
  542. {
  543. return test_bit(4, &status);
  544. }
  545. static inline int
  546. iop_is_err_int_mabort(unsigned long status, struct iop_adma_chan *chan)
  547. {
  548. return test_bit(3, &status);
  549. }
  550. static inline int
  551. iop_is_err_pci_tabort(unsigned long status, struct iop_adma_chan *chan)
  552. {
  553. return 0;
  554. }
  555. static inline int
  556. iop_is_err_pci_mabort(unsigned long status, struct iop_adma_chan *chan)
  557. {
  558. return 0;
  559. }
  560. static inline int
  561. iop_is_err_split_tx(unsigned long status, struct iop_adma_chan *chan)
  562. {
  563. return 0;
  564. }
  565. #endif /* _ADMA_H */